Merge tag 'pci-v4.20-changes' of git://git.kernel.org/pub/scm/linux/kernel/git/helgaa...
[linux-2.6-microblaze.git] / drivers / scsi / hisi_sas / hisi_sas_v1_hw.c
1 /*
2  * Copyright (c) 2015 Linaro Ltd.
3  * Copyright (c) 2015 Hisilicon Limited.
4  *
5  * This program is free software; you can redistribute it and/or modify
6  * it under the terms of the GNU General Public License as published by
7  * the Free Software Foundation; either version 2 of the License, or
8  * (at your option) any later version.
9  *
10  */
11
12 #include "hisi_sas.h"
13 #define DRV_NAME "hisi_sas_v1_hw"
14
15 /* global registers need init*/
16 #define DLVRY_QUEUE_ENABLE              0x0
17 #define IOST_BASE_ADDR_LO               0x8
18 #define IOST_BASE_ADDR_HI               0xc
19 #define ITCT_BASE_ADDR_LO               0x10
20 #define ITCT_BASE_ADDR_HI               0x14
21 #define BROKEN_MSG_ADDR_LO              0x18
22 #define BROKEN_MSG_ADDR_HI              0x1c
23 #define PHY_CONTEXT                     0x20
24 #define PHY_STATE                       0x24
25 #define PHY_PORT_NUM_MA                 0x28
26 #define PORT_STATE                      0x2c
27 #define PHY_CONN_RATE                   0x30
28 #define HGC_TRANS_TASK_CNT_LIMIT        0x38
29 #define AXI_AHB_CLK_CFG                 0x3c
30 #define HGC_SAS_TXFAIL_RETRY_CTRL       0x84
31 #define HGC_GET_ITV_TIME                0x90
32 #define DEVICE_MSG_WORK_MODE            0x94
33 #define I_T_NEXUS_LOSS_TIME             0xa0
34 #define BUS_INACTIVE_LIMIT_TIME         0xa8
35 #define REJECT_TO_OPEN_LIMIT_TIME       0xac
36 #define CFG_AGING_TIME                  0xbc
37 #define CFG_AGING_TIME_ITCT_REL_OFF     0
38 #define CFG_AGING_TIME_ITCT_REL_MSK     (0x1 << CFG_AGING_TIME_ITCT_REL_OFF)
39 #define HGC_DFX_CFG2                    0xc0
40 #define FIS_LIST_BADDR_L                0xc4
41 #define CFG_1US_TIMER_TRSH              0xcc
42 #define CFG_SAS_CONFIG                  0xd4
43 #define HGC_IOST_ECC_ADDR               0x140
44 #define HGC_IOST_ECC_ADDR_BAD_OFF       16
45 #define HGC_IOST_ECC_ADDR_BAD_MSK       (0x3ff << HGC_IOST_ECC_ADDR_BAD_OFF)
46 #define HGC_DQ_ECC_ADDR                 0x144
47 #define HGC_DQ_ECC_ADDR_BAD_OFF         16
48 #define HGC_DQ_ECC_ADDR_BAD_MSK         (0xfff << HGC_DQ_ECC_ADDR_BAD_OFF)
49 #define HGC_INVLD_DQE_INFO              0x148
50 #define HGC_INVLD_DQE_INFO_DQ_OFF       0
51 #define HGC_INVLD_DQE_INFO_DQ_MSK       (0xffff << HGC_INVLD_DQE_INFO_DQ_OFF)
52 #define HGC_INVLD_DQE_INFO_TYPE_OFF     16
53 #define HGC_INVLD_DQE_INFO_TYPE_MSK     (0x1 << HGC_INVLD_DQE_INFO_TYPE_OFF)
54 #define HGC_INVLD_DQE_INFO_FORCE_OFF    17
55 #define HGC_INVLD_DQE_INFO_FORCE_MSK    (0x1 << HGC_INVLD_DQE_INFO_FORCE_OFF)
56 #define HGC_INVLD_DQE_INFO_PHY_OFF      18
57 #define HGC_INVLD_DQE_INFO_PHY_MSK      (0x1 << HGC_INVLD_DQE_INFO_PHY_OFF)
58 #define HGC_INVLD_DQE_INFO_ABORT_OFF    19
59 #define HGC_INVLD_DQE_INFO_ABORT_MSK    (0x1 << HGC_INVLD_DQE_INFO_ABORT_OFF)
60 #define HGC_INVLD_DQE_INFO_IPTT_OF_OFF  20
61 #define HGC_INVLD_DQE_INFO_IPTT_OF_MSK  (0x1 << HGC_INVLD_DQE_INFO_IPTT_OF_OFF)
62 #define HGC_INVLD_DQE_INFO_SSP_ERR_OFF  21
63 #define HGC_INVLD_DQE_INFO_SSP_ERR_MSK  (0x1 << HGC_INVLD_DQE_INFO_SSP_ERR_OFF)
64 #define HGC_INVLD_DQE_INFO_OFL_OFF      22
65 #define HGC_INVLD_DQE_INFO_OFL_MSK      (0x1 << HGC_INVLD_DQE_INFO_OFL_OFF)
66 #define HGC_ITCT_ECC_ADDR               0x150
67 #define HGC_ITCT_ECC_ADDR_BAD_OFF       16
68 #define HGC_ITCT_ECC_ADDR_BAD_MSK       (0x3ff << HGC_ITCT_ECC_ADDR_BAD_OFF)
69 #define HGC_AXI_FIFO_ERR_INFO           0x154
70 #define INT_COAL_EN                     0x1bc
71 #define OQ_INT_COAL_TIME                0x1c0
72 #define OQ_INT_COAL_CNT                 0x1c4
73 #define ENT_INT_COAL_TIME               0x1c8
74 #define ENT_INT_COAL_CNT                0x1cc
75 #define OQ_INT_SRC                      0x1d0
76 #define OQ_INT_SRC_MSK                  0x1d4
77 #define ENT_INT_SRC1                    0x1d8
78 #define ENT_INT_SRC2                    0x1dc
79 #define ENT_INT_SRC2_DQ_CFG_ERR_OFF     25
80 #define ENT_INT_SRC2_DQ_CFG_ERR_MSK     (0x1 << ENT_INT_SRC2_DQ_CFG_ERR_OFF)
81 #define ENT_INT_SRC2_CQ_CFG_ERR_OFF     27
82 #define ENT_INT_SRC2_CQ_CFG_ERR_MSK     (0x1 << ENT_INT_SRC2_CQ_CFG_ERR_OFF)
83 #define ENT_INT_SRC2_AXI_WRONG_INT_OFF  28
84 #define ENT_INT_SRC2_AXI_WRONG_INT_MSK  (0x1 << ENT_INT_SRC2_AXI_WRONG_INT_OFF)
85 #define ENT_INT_SRC2_AXI_OVERLF_INT_OFF 29
86 #define ENT_INT_SRC2_AXI_OVERLF_INT_MSK (0x1 << ENT_INT_SRC2_AXI_OVERLF_INT_OFF)
87 #define ENT_INT_SRC_MSK1                0x1e0
88 #define ENT_INT_SRC_MSK2                0x1e4
89 #define SAS_ECC_INTR                    0x1e8
90 #define SAS_ECC_INTR_DQ_ECC1B_OFF       0
91 #define SAS_ECC_INTR_DQ_ECC1B_MSK       (0x1 << SAS_ECC_INTR_DQ_ECC1B_OFF)
92 #define SAS_ECC_INTR_DQ_ECCBAD_OFF      1
93 #define SAS_ECC_INTR_DQ_ECCBAD_MSK      (0x1 << SAS_ECC_INTR_DQ_ECCBAD_OFF)
94 #define SAS_ECC_INTR_IOST_ECC1B_OFF     2
95 #define SAS_ECC_INTR_IOST_ECC1B_MSK     (0x1 << SAS_ECC_INTR_IOST_ECC1B_OFF)
96 #define SAS_ECC_INTR_IOST_ECCBAD_OFF    3
97 #define SAS_ECC_INTR_IOST_ECCBAD_MSK    (0x1 << SAS_ECC_INTR_IOST_ECCBAD_OFF)
98 #define SAS_ECC_INTR_ITCT_ECC1B_OFF     4
99 #define SAS_ECC_INTR_ITCT_ECC1B_MSK     (0x1 << SAS_ECC_INTR_ITCT_ECC1B_OFF)
100 #define SAS_ECC_INTR_ITCT_ECCBAD_OFF    5
101 #define SAS_ECC_INTR_ITCT_ECCBAD_MSK    (0x1 << SAS_ECC_INTR_ITCT_ECCBAD_OFF)
102 #define SAS_ECC_INTR_MSK                0x1ec
103 #define HGC_ERR_STAT_EN                 0x238
104 #define DLVRY_Q_0_BASE_ADDR_LO          0x260
105 #define DLVRY_Q_0_BASE_ADDR_HI          0x264
106 #define DLVRY_Q_0_DEPTH                 0x268
107 #define DLVRY_Q_0_WR_PTR                0x26c
108 #define DLVRY_Q_0_RD_PTR                0x270
109 #define COMPL_Q_0_BASE_ADDR_LO          0x4e0
110 #define COMPL_Q_0_BASE_ADDR_HI          0x4e4
111 #define COMPL_Q_0_DEPTH                 0x4e8
112 #define COMPL_Q_0_WR_PTR                0x4ec
113 #define COMPL_Q_0_RD_PTR                0x4f0
114 #define HGC_ECC_ERR                     0x7d0
115
116 /* phy registers need init */
117 #define PORT_BASE                       (0x800)
118
119 #define PHY_CFG                         (PORT_BASE + 0x0)
120 #define PHY_CFG_ENA_OFF                 0
121 #define PHY_CFG_ENA_MSK                 (0x1 << PHY_CFG_ENA_OFF)
122 #define PHY_CFG_DC_OPT_OFF              2
123 #define PHY_CFG_DC_OPT_MSK              (0x1 << PHY_CFG_DC_OPT_OFF)
124 #define PROG_PHY_LINK_RATE              (PORT_BASE + 0xc)
125 #define PROG_PHY_LINK_RATE_MAX_OFF      0
126 #define PROG_PHY_LINK_RATE_MAX_MSK      (0xf << PROG_PHY_LINK_RATE_MAX_OFF)
127 #define PROG_PHY_LINK_RATE_MIN_OFF      4
128 #define PROG_PHY_LINK_RATE_MIN_MSK      (0xf << PROG_PHY_LINK_RATE_MIN_OFF)
129 #define PROG_PHY_LINK_RATE_OOB_OFF      8
130 #define PROG_PHY_LINK_RATE_OOB_MSK      (0xf << PROG_PHY_LINK_RATE_OOB_OFF)
131 #define PHY_CTRL                        (PORT_BASE + 0x14)
132 #define PHY_CTRL_RESET_OFF              0
133 #define PHY_CTRL_RESET_MSK              (0x1 << PHY_CTRL_RESET_OFF)
134 #define PHY_RATE_NEGO                   (PORT_BASE + 0x30)
135 #define PHY_PCN                         (PORT_BASE + 0x44)
136 #define SL_TOUT_CFG                     (PORT_BASE + 0x8c)
137 #define SL_CONTROL                      (PORT_BASE + 0x94)
138 #define SL_CONTROL_NOTIFY_EN_OFF        0
139 #define SL_CONTROL_NOTIFY_EN_MSK        (0x1 << SL_CONTROL_NOTIFY_EN_OFF)
140 #define TX_ID_DWORD0                    (PORT_BASE + 0x9c)
141 #define TX_ID_DWORD1                    (PORT_BASE + 0xa0)
142 #define TX_ID_DWORD2                    (PORT_BASE + 0xa4)
143 #define TX_ID_DWORD3                    (PORT_BASE + 0xa8)
144 #define TX_ID_DWORD4                    (PORT_BASE + 0xaC)
145 #define TX_ID_DWORD5                    (PORT_BASE + 0xb0)
146 #define TX_ID_DWORD6                    (PORT_BASE + 0xb4)
147 #define RX_IDAF_DWORD0                  (PORT_BASE + 0xc4)
148 #define RX_IDAF_DWORD1                  (PORT_BASE + 0xc8)
149 #define RX_IDAF_DWORD2                  (PORT_BASE + 0xcc)
150 #define RX_IDAF_DWORD3                  (PORT_BASE + 0xd0)
151 #define RX_IDAF_DWORD4                  (PORT_BASE + 0xd4)
152 #define RX_IDAF_DWORD5                  (PORT_BASE + 0xd8)
153 #define RX_IDAF_DWORD6                  (PORT_BASE + 0xdc)
154 #define RXOP_CHECK_CFG_H                (PORT_BASE + 0xfc)
155 #define DONE_RECEIVED_TIME              (PORT_BASE + 0x12c)
156 #define CON_CFG_DRIVER                  (PORT_BASE + 0x130)
157 #define PHY_CONFIG2                     (PORT_BASE + 0x1a8)
158 #define PHY_CONFIG2_FORCE_TXDEEMPH_OFF  3
159 #define PHY_CONFIG2_FORCE_TXDEEMPH_MSK  (0x1 << PHY_CONFIG2_FORCE_TXDEEMPH_OFF)
160 #define PHY_CONFIG2_TX_TRAIN_COMP_OFF   24
161 #define PHY_CONFIG2_TX_TRAIN_COMP_MSK   (0x1 << PHY_CONFIG2_TX_TRAIN_COMP_OFF)
162 #define CHL_INT0                        (PORT_BASE + 0x1b0)
163 #define CHL_INT0_PHYCTRL_NOTRDY_OFF     0
164 #define CHL_INT0_PHYCTRL_NOTRDY_MSK     (0x1 << CHL_INT0_PHYCTRL_NOTRDY_OFF)
165 #define CHL_INT0_SN_FAIL_NGR_OFF        2
166 #define CHL_INT0_SN_FAIL_NGR_MSK        (0x1 << CHL_INT0_SN_FAIL_NGR_OFF)
167 #define CHL_INT0_DWS_LOST_OFF           4
168 #define CHL_INT0_DWS_LOST_MSK           (0x1 << CHL_INT0_DWS_LOST_OFF)
169 #define CHL_INT0_SL_IDAF_FAIL_OFF       10
170 #define CHL_INT0_SL_IDAF_FAIL_MSK       (0x1 << CHL_INT0_SL_IDAF_FAIL_OFF)
171 #define CHL_INT0_ID_TIMEOUT_OFF         11
172 #define CHL_INT0_ID_TIMEOUT_MSK         (0x1 << CHL_INT0_ID_TIMEOUT_OFF)
173 #define CHL_INT0_SL_OPAF_FAIL_OFF       12
174 #define CHL_INT0_SL_OPAF_FAIL_MSK       (0x1 << CHL_INT0_SL_OPAF_FAIL_OFF)
175 #define CHL_INT0_SL_PS_FAIL_OFF         21
176 #define CHL_INT0_SL_PS_FAIL_MSK         (0x1 << CHL_INT0_SL_PS_FAIL_OFF)
177 #define CHL_INT1                        (PORT_BASE + 0x1b4)
178 #define CHL_INT2                        (PORT_BASE + 0x1b8)
179 #define CHL_INT2_SL_RX_BC_ACK_OFF       2
180 #define CHL_INT2_SL_RX_BC_ACK_MSK       (0x1 << CHL_INT2_SL_RX_BC_ACK_OFF)
181 #define CHL_INT2_SL_PHY_ENA_OFF         6
182 #define CHL_INT2_SL_PHY_ENA_MSK         (0x1 << CHL_INT2_SL_PHY_ENA_OFF)
183 #define CHL_INT0_MSK                    (PORT_BASE + 0x1bc)
184 #define CHL_INT0_MSK_PHYCTRL_NOTRDY_OFF 0
185 #define CHL_INT0_MSK_PHYCTRL_NOTRDY_MSK (0x1 << CHL_INT0_MSK_PHYCTRL_NOTRDY_OFF)
186 #define CHL_INT1_MSK                    (PORT_BASE + 0x1c0)
187 #define CHL_INT2_MSK                    (PORT_BASE + 0x1c4)
188 #define CHL_INT_COAL_EN                 (PORT_BASE + 0x1d0)
189 #define DMA_TX_STATUS                   (PORT_BASE + 0x2d0)
190 #define DMA_TX_STATUS_BUSY_OFF          0
191 #define DMA_TX_STATUS_BUSY_MSK          (0x1 << DMA_TX_STATUS_BUSY_OFF)
192 #define DMA_RX_STATUS                   (PORT_BASE + 0x2e8)
193 #define DMA_RX_STATUS_BUSY_OFF          0
194 #define DMA_RX_STATUS_BUSY_MSK          (0x1 << DMA_RX_STATUS_BUSY_OFF)
195
196 #define AXI_CFG                         0x5100
197 #define RESET_VALUE                     0x7ffff
198
199 /* HW dma structures */
200 /* Delivery queue header */
201 /* dw0 */
202 #define CMD_HDR_RESP_REPORT_OFF         5
203 #define CMD_HDR_RESP_REPORT_MSK         0x20
204 #define CMD_HDR_TLR_CTRL_OFF            6
205 #define CMD_HDR_TLR_CTRL_MSK            0xc0
206 #define CMD_HDR_PORT_OFF                17
207 #define CMD_HDR_PORT_MSK                0xe0000
208 #define CMD_HDR_PRIORITY_OFF            27
209 #define CMD_HDR_PRIORITY_MSK            0x8000000
210 #define CMD_HDR_MODE_OFF                28
211 #define CMD_HDR_MODE_MSK                0x10000000
212 #define CMD_HDR_CMD_OFF                 29
213 #define CMD_HDR_CMD_MSK                 0xe0000000
214 /* dw1 */
215 #define CMD_HDR_VERIFY_DTL_OFF          10
216 #define CMD_HDR_VERIFY_DTL_MSK          0x400
217 #define CMD_HDR_SSP_FRAME_TYPE_OFF      13
218 #define CMD_HDR_SSP_FRAME_TYPE_MSK      0xe000
219 #define CMD_HDR_DEVICE_ID_OFF           16
220 #define CMD_HDR_DEVICE_ID_MSK           0xffff0000
221 /* dw2 */
222 #define CMD_HDR_CFL_OFF                 0
223 #define CMD_HDR_CFL_MSK                 0x1ff
224 #define CMD_HDR_MRFL_OFF                15
225 #define CMD_HDR_MRFL_MSK                0xff8000
226 #define CMD_HDR_FIRST_BURST_OFF         25
227 #define CMD_HDR_FIRST_BURST_MSK         0x2000000
228 /* dw3 */
229 #define CMD_HDR_IPTT_OFF                0
230 #define CMD_HDR_IPTT_MSK                0xffff
231 /* dw6 */
232 #define CMD_HDR_DATA_SGL_LEN_OFF        16
233 #define CMD_HDR_DATA_SGL_LEN_MSK        0xffff0000
234
235 /* Completion header */
236 #define CMPLT_HDR_IPTT_OFF              0
237 #define CMPLT_HDR_IPTT_MSK              (0xffff << CMPLT_HDR_IPTT_OFF)
238 #define CMPLT_HDR_CMD_CMPLT_OFF         17
239 #define CMPLT_HDR_CMD_CMPLT_MSK         (0x1 << CMPLT_HDR_CMD_CMPLT_OFF)
240 #define CMPLT_HDR_ERR_RCRD_XFRD_OFF     18
241 #define CMPLT_HDR_ERR_RCRD_XFRD_MSK     (0x1 << CMPLT_HDR_ERR_RCRD_XFRD_OFF)
242 #define CMPLT_HDR_RSPNS_XFRD_OFF        19
243 #define CMPLT_HDR_RSPNS_XFRD_MSK        (0x1 << CMPLT_HDR_RSPNS_XFRD_OFF)
244 #define CMPLT_HDR_IO_CFG_ERR_OFF        27
245 #define CMPLT_HDR_IO_CFG_ERR_MSK        (0x1 << CMPLT_HDR_IO_CFG_ERR_OFF)
246
247 /* ITCT header */
248 /* qw0 */
249 #define ITCT_HDR_DEV_TYPE_OFF           0
250 #define ITCT_HDR_DEV_TYPE_MSK           (0x3ULL << ITCT_HDR_DEV_TYPE_OFF)
251 #define ITCT_HDR_VALID_OFF              2
252 #define ITCT_HDR_VALID_MSK              (0x1ULL << ITCT_HDR_VALID_OFF)
253 #define ITCT_HDR_AWT_CONTROL_OFF        4
254 #define ITCT_HDR_AWT_CONTROL_MSK        (0x1ULL << ITCT_HDR_AWT_CONTROL_OFF)
255 #define ITCT_HDR_MAX_CONN_RATE_OFF      5
256 #define ITCT_HDR_MAX_CONN_RATE_MSK      (0xfULL << ITCT_HDR_MAX_CONN_RATE_OFF)
257 #define ITCT_HDR_VALID_LINK_NUM_OFF     9
258 #define ITCT_HDR_VALID_LINK_NUM_MSK     (0xfULL << ITCT_HDR_VALID_LINK_NUM_OFF)
259 #define ITCT_HDR_PORT_ID_OFF            13
260 #define ITCT_HDR_PORT_ID_MSK            (0x7ULL << ITCT_HDR_PORT_ID_OFF)
261 #define ITCT_HDR_SMP_TIMEOUT_OFF        16
262 #define ITCT_HDR_SMP_TIMEOUT_MSK        (0xffffULL << ITCT_HDR_SMP_TIMEOUT_OFF)
263 /* qw1 */
264 #define ITCT_HDR_MAX_SAS_ADDR_OFF       0
265 #define ITCT_HDR_MAX_SAS_ADDR_MSK       (0xffffffffffffffff << \
266                                         ITCT_HDR_MAX_SAS_ADDR_OFF)
267 /* qw2 */
268 #define ITCT_HDR_IT_NEXUS_LOSS_TL_OFF   0
269 #define ITCT_HDR_IT_NEXUS_LOSS_TL_MSK   (0xffffULL << \
270                                         ITCT_HDR_IT_NEXUS_LOSS_TL_OFF)
271 #define ITCT_HDR_BUS_INACTIVE_TL_OFF    16
272 #define ITCT_HDR_BUS_INACTIVE_TL_MSK    (0xffffULL << \
273                                         ITCT_HDR_BUS_INACTIVE_TL_OFF)
274 #define ITCT_HDR_MAX_CONN_TL_OFF        32
275 #define ITCT_HDR_MAX_CONN_TL_MSK        (0xffffULL << \
276                                         ITCT_HDR_MAX_CONN_TL_OFF)
277 #define ITCT_HDR_REJ_OPEN_TL_OFF        48
278 #define ITCT_HDR_REJ_OPEN_TL_MSK        (0xffffULL << \
279                                         ITCT_HDR_REJ_OPEN_TL_OFF)
280
281 /* Err record header */
282 #define ERR_HDR_DMA_TX_ERR_TYPE_OFF     0
283 #define ERR_HDR_DMA_TX_ERR_TYPE_MSK     (0xffff << ERR_HDR_DMA_TX_ERR_TYPE_OFF)
284 #define ERR_HDR_DMA_RX_ERR_TYPE_OFF     16
285 #define ERR_HDR_DMA_RX_ERR_TYPE_MSK     (0xffff << ERR_HDR_DMA_RX_ERR_TYPE_OFF)
286
287 struct hisi_sas_complete_v1_hdr {
288         __le32 data;
289 };
290
291 struct hisi_sas_err_record_v1 {
292         /* dw0 */
293         __le32 dma_err_type;
294
295         /* dw1 */
296         __le32 trans_tx_fail_type;
297
298         /* dw2 */
299         __le32 trans_rx_fail_type;
300
301         /* dw3 */
302         u32 rsvd;
303 };
304
305 enum {
306         HISI_SAS_PHY_BCAST_ACK = 0,
307         HISI_SAS_PHY_SL_PHY_ENABLED,
308         HISI_SAS_PHY_INT_ABNORMAL,
309         HISI_SAS_PHY_INT_NR
310 };
311
312 enum {
313         DMA_TX_ERR_BASE = 0x0,
314         DMA_RX_ERR_BASE = 0x100,
315         TRANS_TX_FAIL_BASE = 0x200,
316         TRANS_RX_FAIL_BASE = 0x300,
317
318         /* dma tx */
319         DMA_TX_DIF_CRC_ERR = DMA_TX_ERR_BASE, /* 0x0 */
320         DMA_TX_DIF_APP_ERR, /* 0x1 */
321         DMA_TX_DIF_RPP_ERR, /* 0x2 */
322         DMA_TX_AXI_BUS_ERR, /* 0x3 */
323         DMA_TX_DATA_SGL_OVERFLOW_ERR, /* 0x4 */
324         DMA_TX_DIF_SGL_OVERFLOW_ERR, /* 0x5 */
325         DMA_TX_UNEXP_XFER_RDY_ERR, /* 0x6 */
326         DMA_TX_XFER_RDY_OFFSET_ERR, /* 0x7 */
327         DMA_TX_DATA_UNDERFLOW_ERR, /* 0x8 */
328         DMA_TX_XFER_RDY_LENGTH_OVERFLOW_ERR, /* 0x9 */
329
330         /* dma rx */
331         DMA_RX_BUFFER_ECC_ERR = DMA_RX_ERR_BASE, /* 0x100 */
332         DMA_RX_DIF_CRC_ERR, /* 0x101 */
333         DMA_RX_DIF_APP_ERR, /* 0x102 */
334         DMA_RX_DIF_RPP_ERR, /* 0x103 */
335         DMA_RX_RESP_BUFFER_OVERFLOW_ERR, /* 0x104 */
336         DMA_RX_AXI_BUS_ERR, /* 0x105 */
337         DMA_RX_DATA_SGL_OVERFLOW_ERR, /* 0x106 */
338         DMA_RX_DIF_SGL_OVERFLOW_ERR, /* 0x107 */
339         DMA_RX_DATA_OFFSET_ERR, /* 0x108 */
340         DMA_RX_UNEXP_RX_DATA_ERR, /* 0x109 */
341         DMA_RX_DATA_OVERFLOW_ERR, /* 0x10a */
342         DMA_RX_DATA_UNDERFLOW_ERR, /* 0x10b */
343         DMA_RX_UNEXP_RETRANS_RESP_ERR, /* 0x10c */
344
345         /* trans tx */
346         TRANS_TX_RSVD0_ERR = TRANS_TX_FAIL_BASE, /* 0x200 */
347         TRANS_TX_PHY_NOT_ENABLE_ERR, /* 0x201 */
348         TRANS_TX_OPEN_REJCT_WRONG_DEST_ERR, /* 0x202 */
349         TRANS_TX_OPEN_REJCT_ZONE_VIOLATION_ERR, /* 0x203 */
350         TRANS_TX_OPEN_REJCT_BY_OTHER_ERR, /* 0x204 */
351         TRANS_TX_RSVD1_ERR, /* 0x205 */
352         TRANS_TX_OPEN_REJCT_AIP_TIMEOUT_ERR, /* 0x206 */
353         TRANS_TX_OPEN_REJCT_STP_BUSY_ERR, /* 0x207 */
354         TRANS_TX_OPEN_REJCT_PROTOCOL_NOT_SUPPORT_ERR, /* 0x208 */
355         TRANS_TX_OPEN_REJCT_RATE_NOT_SUPPORT_ERR, /* 0x209 */
356         TRANS_TX_OPEN_REJCT_BAD_DEST_ERR, /* 0x20a */
357         TRANS_TX_OPEN_BREAK_RECEIVE_ERR, /* 0x20b */
358         TRANS_TX_LOW_PHY_POWER_ERR, /* 0x20c */
359         TRANS_TX_OPEN_REJCT_PATHWAY_BLOCKED_ERR, /* 0x20d */
360         TRANS_TX_OPEN_TIMEOUT_ERR, /* 0x20e */
361         TRANS_TX_OPEN_REJCT_NO_DEST_ERR, /* 0x20f */
362         TRANS_TX_OPEN_RETRY_ERR, /* 0x210 */
363         TRANS_TX_RSVD2_ERR, /* 0x211 */
364         TRANS_TX_BREAK_TIMEOUT_ERR, /* 0x212 */
365         TRANS_TX_BREAK_REQUEST_ERR, /* 0x213 */
366         TRANS_TX_BREAK_RECEIVE_ERR, /* 0x214 */
367         TRANS_TX_CLOSE_TIMEOUT_ERR, /* 0x215 */
368         TRANS_TX_CLOSE_NORMAL_ERR, /* 0x216 */
369         TRANS_TX_CLOSE_PHYRESET_ERR, /* 0x217 */
370         TRANS_TX_WITH_CLOSE_DWS_TIMEOUT_ERR, /* 0x218 */
371         TRANS_TX_WITH_CLOSE_COMINIT_ERR, /* 0x219 */
372         TRANS_TX_NAK_RECEIVE_ERR, /* 0x21a */
373         TRANS_TX_ACK_NAK_TIMEOUT_ERR, /* 0x21b */
374         TRANS_TX_CREDIT_TIMEOUT_ERR, /* 0x21c */
375         TRANS_TX_IPTT_CONFLICT_ERR, /* 0x21d */
376         TRANS_TX_TXFRM_TYPE_ERR, /* 0x21e */
377         TRANS_TX_TXSMP_LENGTH_ERR, /* 0x21f */
378
379         /* trans rx */
380         TRANS_RX_FRAME_CRC_ERR = TRANS_RX_FAIL_BASE, /* 0x300 */
381         TRANS_RX_FRAME_DONE_ERR, /* 0x301 */
382         TRANS_RX_FRAME_ERRPRM_ERR, /* 0x302 */
383         TRANS_RX_FRAME_NO_CREDIT_ERR, /* 0x303 */
384         TRANS_RX_RSVD0_ERR, /* 0x304 */
385         TRANS_RX_FRAME_OVERRUN_ERR, /* 0x305 */
386         TRANS_RX_FRAME_NO_EOF_ERR, /* 0x306 */
387         TRANS_RX_LINK_BUF_OVERRUN_ERR, /* 0x307 */
388         TRANS_RX_BREAK_TIMEOUT_ERR, /* 0x308 */
389         TRANS_RX_BREAK_REQUEST_ERR, /* 0x309 */
390         TRANS_RX_BREAK_RECEIVE_ERR, /* 0x30a */
391         TRANS_RX_CLOSE_TIMEOUT_ERR, /* 0x30b */
392         TRANS_RX_CLOSE_NORMAL_ERR, /* 0x30c */
393         TRANS_RX_CLOSE_PHYRESET_ERR, /* 0x30d */
394         TRANS_RX_WITH_CLOSE_DWS_TIMEOUT_ERR, /* 0x30e */
395         TRANS_RX_WITH_CLOSE_COMINIT_ERR, /* 0x30f */
396         TRANS_RX_DATA_LENGTH0_ERR, /* 0x310 */
397         TRANS_RX_BAD_HASH_ERR, /* 0x311 */
398         TRANS_RX_XRDY_ZERO_ERR, /* 0x312 */
399         TRANS_RX_SSP_FRAME_LEN_ERR, /* 0x313 */
400         TRANS_RX_TRANS_RX_RSVD1_ERR, /* 0x314 */
401         TRANS_RX_NO_BALANCE_ERR, /* 0x315 */
402         TRANS_RX_TRANS_RX_RSVD2_ERR, /* 0x316 */
403         TRANS_RX_TRANS_RX_RSVD3_ERR, /* 0x317 */
404         TRANS_RX_BAD_FRAME_TYPE_ERR, /* 0x318 */
405         TRANS_RX_SMP_FRAME_LEN_ERR, /* 0x319 */
406         TRANS_RX_SMP_RESP_TIMEOUT_ERR, /* 0x31a */
407 };
408
409 #define HISI_SAS_COMMAND_ENTRIES_V1_HW 8192
410
411 #define HISI_SAS_PHY_MAX_INT_NR (HISI_SAS_PHY_INT_NR * HISI_SAS_MAX_PHYS)
412 #define HISI_SAS_CQ_MAX_INT_NR (HISI_SAS_MAX_QUEUES)
413 #define HISI_SAS_FATAL_INT_NR (2)
414
415 #define HISI_SAS_MAX_INT_NR \
416         (HISI_SAS_PHY_MAX_INT_NR + HISI_SAS_CQ_MAX_INT_NR +\
417         HISI_SAS_FATAL_INT_NR)
418
419 static u32 hisi_sas_read32(struct hisi_hba *hisi_hba, u32 off)
420 {
421         void __iomem *regs = hisi_hba->regs + off;
422
423         return readl(regs);
424 }
425
426 static u32 hisi_sas_read32_relaxed(struct hisi_hba *hisi_hba, u32 off)
427 {
428         void __iomem *regs = hisi_hba->regs + off;
429
430         return readl_relaxed(regs);
431 }
432
433 static void hisi_sas_write32(struct hisi_hba *hisi_hba,
434                                     u32 off, u32 val)
435 {
436         void __iomem *regs = hisi_hba->regs + off;
437
438         writel(val, regs);
439 }
440
441 static void hisi_sas_phy_write32(struct hisi_hba *hisi_hba,
442                                         int phy_no, u32 off, u32 val)
443 {
444         void __iomem *regs = hisi_hba->regs + (0x400 * phy_no) + off;
445
446         writel(val, regs);
447 }
448
449 static u32 hisi_sas_phy_read32(struct hisi_hba *hisi_hba,
450                                       int phy_no, u32 off)
451 {
452         void __iomem *regs = hisi_hba->regs + (0x400 * phy_no) + off;
453
454         return readl(regs);
455 }
456
457 static void config_phy_opt_mode_v1_hw(struct hisi_hba *hisi_hba, int phy_no)
458 {
459         u32 cfg = hisi_sas_phy_read32(hisi_hba, phy_no, PHY_CFG);
460
461         cfg &= ~PHY_CFG_DC_OPT_MSK;
462         cfg |= 1 << PHY_CFG_DC_OPT_OFF;
463         hisi_sas_phy_write32(hisi_hba, phy_no, PHY_CFG, cfg);
464 }
465
466 static void config_tx_tfe_autoneg_v1_hw(struct hisi_hba *hisi_hba, int phy_no)
467 {
468         u32 cfg = hisi_sas_phy_read32(hisi_hba, phy_no, PHY_CONFIG2);
469
470         cfg &= ~PHY_CONFIG2_FORCE_TXDEEMPH_MSK;
471         hisi_sas_phy_write32(hisi_hba, phy_no, PHY_CONFIG2, cfg);
472 }
473
474 static void config_id_frame_v1_hw(struct hisi_hba *hisi_hba, int phy_no)
475 {
476         struct sas_identify_frame identify_frame;
477         u32 *identify_buffer;
478
479         memset(&identify_frame, 0, sizeof(identify_frame));
480         identify_frame.dev_type = SAS_END_DEVICE;
481         identify_frame.frame_type = 0;
482         identify_frame._un1 = 1;
483         identify_frame.initiator_bits = SAS_PROTOCOL_ALL;
484         identify_frame.target_bits = SAS_PROTOCOL_NONE;
485         memcpy(&identify_frame._un4_11[0], hisi_hba->sas_addr, SAS_ADDR_SIZE);
486         memcpy(&identify_frame.sas_addr[0], hisi_hba->sas_addr, SAS_ADDR_SIZE);
487         identify_frame.phy_id = phy_no;
488         identify_buffer = (u32 *)(&identify_frame);
489
490         hisi_sas_phy_write32(hisi_hba, phy_no, TX_ID_DWORD0,
491                         __swab32(identify_buffer[0]));
492         hisi_sas_phy_write32(hisi_hba, phy_no, TX_ID_DWORD1,
493                         __swab32(identify_buffer[1]));
494         hisi_sas_phy_write32(hisi_hba, phy_no, TX_ID_DWORD2,
495                         __swab32(identify_buffer[2]));
496         hisi_sas_phy_write32(hisi_hba, phy_no, TX_ID_DWORD3,
497                         __swab32(identify_buffer[3]));
498         hisi_sas_phy_write32(hisi_hba, phy_no, TX_ID_DWORD4,
499                         __swab32(identify_buffer[4]));
500         hisi_sas_phy_write32(hisi_hba, phy_no, TX_ID_DWORD5,
501                         __swab32(identify_buffer[5]));
502 }
503
504 static void setup_itct_v1_hw(struct hisi_hba *hisi_hba,
505                              struct hisi_sas_device *sas_dev)
506 {
507         struct domain_device *device = sas_dev->sas_device;
508         struct device *dev = hisi_hba->dev;
509         u64 qw0, device_id = sas_dev->device_id;
510         struct hisi_sas_itct *itct = &hisi_hba->itct[device_id];
511         struct asd_sas_port *sas_port = device->port;
512         struct hisi_sas_port *port = to_hisi_sas_port(sas_port);
513
514         memset(itct, 0, sizeof(*itct));
515
516         /* qw0 */
517         qw0 = 0;
518         switch (sas_dev->dev_type) {
519         case SAS_END_DEVICE:
520         case SAS_EDGE_EXPANDER_DEVICE:
521         case SAS_FANOUT_EXPANDER_DEVICE:
522                 qw0 = HISI_SAS_DEV_TYPE_SSP << ITCT_HDR_DEV_TYPE_OFF;
523                 break;
524         default:
525                 dev_warn(dev, "setup itct: unsupported dev type (%d)\n",
526                          sas_dev->dev_type);
527         }
528
529         qw0 |= ((1 << ITCT_HDR_VALID_OFF) |
530                 (1 << ITCT_HDR_AWT_CONTROL_OFF) |
531                 (device->max_linkrate << ITCT_HDR_MAX_CONN_RATE_OFF) |
532                 (1 << ITCT_HDR_VALID_LINK_NUM_OFF) |
533                 (port->id << ITCT_HDR_PORT_ID_OFF));
534         itct->qw0 = cpu_to_le64(qw0);
535
536         /* qw1 */
537         memcpy(&itct->sas_addr, device->sas_addr, SAS_ADDR_SIZE);
538         itct->sas_addr = __swab64(itct->sas_addr);
539
540         /* qw2 */
541         itct->qw2 = cpu_to_le64((500ULL << ITCT_HDR_IT_NEXUS_LOSS_TL_OFF) |
542                                 (0xff00ULL << ITCT_HDR_BUS_INACTIVE_TL_OFF) |
543                                 (0xff00ULL << ITCT_HDR_MAX_CONN_TL_OFF) |
544                                 (0xff00ULL << ITCT_HDR_REJ_OPEN_TL_OFF));
545 }
546
547 static void clear_itct_v1_hw(struct hisi_hba *hisi_hba,
548                               struct hisi_sas_device *sas_dev)
549 {
550         u64 dev_id = sas_dev->device_id;
551         struct hisi_sas_itct *itct = &hisi_hba->itct[dev_id];
552         u64 qw0;
553         u32 reg_val = hisi_sas_read32(hisi_hba, CFG_AGING_TIME);
554
555         reg_val |= CFG_AGING_TIME_ITCT_REL_MSK;
556         hisi_sas_write32(hisi_hba, CFG_AGING_TIME, reg_val);
557
558         /* free itct */
559         udelay(1);
560         reg_val = hisi_sas_read32(hisi_hba, CFG_AGING_TIME);
561         reg_val &= ~CFG_AGING_TIME_ITCT_REL_MSK;
562         hisi_sas_write32(hisi_hba, CFG_AGING_TIME, reg_val);
563
564         qw0 = cpu_to_le64(itct->qw0);
565         qw0 &= ~ITCT_HDR_VALID_MSK;
566         itct->qw0 = cpu_to_le64(qw0);
567 }
568
569 static int reset_hw_v1_hw(struct hisi_hba *hisi_hba)
570 {
571         int i;
572         unsigned long end_time;
573         u32 val;
574         struct device *dev = hisi_hba->dev;
575
576         for (i = 0; i < hisi_hba->n_phy; i++) {
577                 u32 phy_ctrl = hisi_sas_phy_read32(hisi_hba, i, PHY_CTRL);
578
579                 phy_ctrl |= PHY_CTRL_RESET_MSK;
580                 hisi_sas_phy_write32(hisi_hba, i, PHY_CTRL, phy_ctrl);
581         }
582         msleep(1); /* It is safe to wait for 50us */
583
584         /* Ensure DMA tx & rx idle */
585         for (i = 0; i < hisi_hba->n_phy; i++) {
586                 u32 dma_tx_status, dma_rx_status;
587
588                 end_time = jiffies + msecs_to_jiffies(1000);
589
590                 while (1) {
591                         dma_tx_status = hisi_sas_phy_read32(hisi_hba, i,
592                                                             DMA_TX_STATUS);
593                         dma_rx_status = hisi_sas_phy_read32(hisi_hba, i,
594                                                             DMA_RX_STATUS);
595
596                         if (!(dma_tx_status & DMA_TX_STATUS_BUSY_MSK) &&
597                                 !(dma_rx_status & DMA_RX_STATUS_BUSY_MSK))
598                                 break;
599
600                         msleep(20);
601                         if (time_after(jiffies, end_time))
602                                 return -EIO;
603                 }
604         }
605
606         /* Ensure axi bus idle */
607         end_time = jiffies + msecs_to_jiffies(1000);
608         while (1) {
609                 u32 axi_status =
610                         hisi_sas_read32(hisi_hba, AXI_CFG);
611
612                 if (axi_status == 0)
613                         break;
614
615                 msleep(20);
616                 if (time_after(jiffies, end_time))
617                         return -EIO;
618         }
619
620         if (ACPI_HANDLE(dev)) {
621                 acpi_status s;
622
623                 s = acpi_evaluate_object(ACPI_HANDLE(dev), "_RST", NULL, NULL);
624                 if (ACPI_FAILURE(s)) {
625                         dev_err(dev, "Reset failed\n");
626                         return -EIO;
627                 }
628         } else if (hisi_hba->ctrl) {
629                 /* Apply reset and disable clock */
630                 /* clk disable reg is offset by +4 bytes from clk enable reg */
631                 regmap_write(hisi_hba->ctrl, hisi_hba->ctrl_reset_reg,
632                              RESET_VALUE);
633                 regmap_write(hisi_hba->ctrl, hisi_hba->ctrl_clock_ena_reg + 4,
634                              RESET_VALUE);
635                 msleep(1);
636                 regmap_read(hisi_hba->ctrl, hisi_hba->ctrl_reset_sts_reg, &val);
637                 if (RESET_VALUE != (val & RESET_VALUE)) {
638                         dev_err(dev, "Reset failed\n");
639                         return -EIO;
640                 }
641
642                 /* De-reset and enable clock */
643                 /* deassert rst reg is offset by +4 bytes from assert reg */
644                 regmap_write(hisi_hba->ctrl, hisi_hba->ctrl_reset_reg + 4,
645                              RESET_VALUE);
646                 regmap_write(hisi_hba->ctrl, hisi_hba->ctrl_clock_ena_reg,
647                              RESET_VALUE);
648                 msleep(1);
649                 regmap_read(hisi_hba->ctrl, hisi_hba->ctrl_reset_sts_reg, &val);
650                 if (val & RESET_VALUE) {
651                         dev_err(dev, "De-reset failed\n");
652                         return -EIO;
653                 }
654         } else {
655                 dev_warn(dev, "no reset method\n");
656                 return -EINVAL;
657         }
658
659         return 0;
660 }
661
662 static void init_reg_v1_hw(struct hisi_hba *hisi_hba)
663 {
664         int i;
665
666         /* Global registers init*/
667         hisi_sas_write32(hisi_hba, DLVRY_QUEUE_ENABLE,
668                          (u32)((1ULL << hisi_hba->queue_count) - 1));
669         hisi_sas_write32(hisi_hba, HGC_TRANS_TASK_CNT_LIMIT, 0x11);
670         hisi_sas_write32(hisi_hba, DEVICE_MSG_WORK_MODE, 0x1);
671         hisi_sas_write32(hisi_hba, HGC_SAS_TXFAIL_RETRY_CTRL, 0x1ff);
672         hisi_sas_write32(hisi_hba, HGC_ERR_STAT_EN, 0x401);
673         hisi_sas_write32(hisi_hba, CFG_1US_TIMER_TRSH, 0x64);
674         hisi_sas_write32(hisi_hba, HGC_GET_ITV_TIME, 0x1);
675         hisi_sas_write32(hisi_hba, I_T_NEXUS_LOSS_TIME, 0x64);
676         hisi_sas_write32(hisi_hba, BUS_INACTIVE_LIMIT_TIME, 0x2710);
677         hisi_sas_write32(hisi_hba, REJECT_TO_OPEN_LIMIT_TIME, 0x1);
678         hisi_sas_write32(hisi_hba, CFG_AGING_TIME, 0x7a12);
679         hisi_sas_write32(hisi_hba, HGC_DFX_CFG2, 0x9c40);
680         hisi_sas_write32(hisi_hba, FIS_LIST_BADDR_L, 0x2);
681         hisi_sas_write32(hisi_hba, INT_COAL_EN, 0xc);
682         hisi_sas_write32(hisi_hba, OQ_INT_COAL_TIME, 0x186a0);
683         hisi_sas_write32(hisi_hba, OQ_INT_COAL_CNT, 1);
684         hisi_sas_write32(hisi_hba, ENT_INT_COAL_TIME, 0x1);
685         hisi_sas_write32(hisi_hba, ENT_INT_COAL_CNT, 0x1);
686         hisi_sas_write32(hisi_hba, OQ_INT_SRC, 0xffffffff);
687         hisi_sas_write32(hisi_hba, OQ_INT_SRC_MSK, 0);
688         hisi_sas_write32(hisi_hba, ENT_INT_SRC1, 0xffffffff);
689         hisi_sas_write32(hisi_hba, ENT_INT_SRC_MSK1, 0);
690         hisi_sas_write32(hisi_hba, ENT_INT_SRC2, 0xffffffff);
691         hisi_sas_write32(hisi_hba, ENT_INT_SRC_MSK2, 0);
692         hisi_sas_write32(hisi_hba, SAS_ECC_INTR_MSK, 0);
693         hisi_sas_write32(hisi_hba, AXI_AHB_CLK_CFG, 0x2);
694         hisi_sas_write32(hisi_hba, CFG_SAS_CONFIG, 0x22000000);
695
696         for (i = 0; i < hisi_hba->n_phy; i++) {
697                 hisi_sas_phy_write32(hisi_hba, i, PROG_PHY_LINK_RATE, 0x88a);
698                 hisi_sas_phy_write32(hisi_hba, i, PHY_CONFIG2, 0x7c080);
699                 hisi_sas_phy_write32(hisi_hba, i, PHY_RATE_NEGO, 0x415ee00);
700                 hisi_sas_phy_write32(hisi_hba, i, PHY_PCN, 0x80a80000);
701                 hisi_sas_phy_write32(hisi_hba, i, SL_TOUT_CFG, 0x7d7d7d7d);
702                 hisi_sas_phy_write32(hisi_hba, i, DONE_RECEIVED_TIME, 0x0);
703                 hisi_sas_phy_write32(hisi_hba, i, RXOP_CHECK_CFG_H, 0x1000);
704                 hisi_sas_phy_write32(hisi_hba, i, DONE_RECEIVED_TIME, 0);
705                 hisi_sas_phy_write32(hisi_hba, i, CON_CFG_DRIVER, 0x13f0a);
706                 hisi_sas_phy_write32(hisi_hba, i, CHL_INT_COAL_EN, 3);
707                 hisi_sas_phy_write32(hisi_hba, i, DONE_RECEIVED_TIME, 8);
708         }
709
710         for (i = 0; i < hisi_hba->queue_count; i++) {
711                 /* Delivery queue */
712                 hisi_sas_write32(hisi_hba,
713                                  DLVRY_Q_0_BASE_ADDR_HI + (i * 0x14),
714                                  upper_32_bits(hisi_hba->cmd_hdr_dma[i]));
715
716                 hisi_sas_write32(hisi_hba,
717                                  DLVRY_Q_0_BASE_ADDR_LO + (i * 0x14),
718                                  lower_32_bits(hisi_hba->cmd_hdr_dma[i]));
719
720                 hisi_sas_write32(hisi_hba,
721                                  DLVRY_Q_0_DEPTH + (i * 0x14),
722                                  HISI_SAS_QUEUE_SLOTS);
723
724                 /* Completion queue */
725                 hisi_sas_write32(hisi_hba,
726                                  COMPL_Q_0_BASE_ADDR_HI + (i * 0x14),
727                                  upper_32_bits(hisi_hba->complete_hdr_dma[i]));
728
729                 hisi_sas_write32(hisi_hba,
730                                  COMPL_Q_0_BASE_ADDR_LO + (i * 0x14),
731                                  lower_32_bits(hisi_hba->complete_hdr_dma[i]));
732
733                 hisi_sas_write32(hisi_hba, COMPL_Q_0_DEPTH + (i * 0x14),
734                                  HISI_SAS_QUEUE_SLOTS);
735         }
736
737         /* itct */
738         hisi_sas_write32(hisi_hba, ITCT_BASE_ADDR_LO,
739                          lower_32_bits(hisi_hba->itct_dma));
740
741         hisi_sas_write32(hisi_hba, ITCT_BASE_ADDR_HI,
742                          upper_32_bits(hisi_hba->itct_dma));
743
744         /* iost */
745         hisi_sas_write32(hisi_hba, IOST_BASE_ADDR_LO,
746                          lower_32_bits(hisi_hba->iost_dma));
747
748         hisi_sas_write32(hisi_hba, IOST_BASE_ADDR_HI,
749                          upper_32_bits(hisi_hba->iost_dma));
750
751         /* breakpoint */
752         hisi_sas_write32(hisi_hba, BROKEN_MSG_ADDR_LO,
753                          lower_32_bits(hisi_hba->breakpoint_dma));
754
755         hisi_sas_write32(hisi_hba, BROKEN_MSG_ADDR_HI,
756                          upper_32_bits(hisi_hba->breakpoint_dma));
757 }
758
759 static int hw_init_v1_hw(struct hisi_hba *hisi_hba)
760 {
761         struct device *dev = hisi_hba->dev;
762         int rc;
763
764         rc = reset_hw_v1_hw(hisi_hba);
765         if (rc) {
766                 dev_err(dev, "hisi_sas_reset_hw failed, rc=%d", rc);
767                 return rc;
768         }
769
770         msleep(100);
771         init_reg_v1_hw(hisi_hba);
772
773         return 0;
774 }
775
776 static void enable_phy_v1_hw(struct hisi_hba *hisi_hba, int phy_no)
777 {
778         u32 cfg = hisi_sas_phy_read32(hisi_hba, phy_no, PHY_CFG);
779
780         cfg |= PHY_CFG_ENA_MSK;
781         hisi_sas_phy_write32(hisi_hba, phy_no, PHY_CFG, cfg);
782 }
783
784 static void disable_phy_v1_hw(struct hisi_hba *hisi_hba, int phy_no)
785 {
786         u32 cfg = hisi_sas_phy_read32(hisi_hba, phy_no, PHY_CFG);
787
788         cfg &= ~PHY_CFG_ENA_MSK;
789         hisi_sas_phy_write32(hisi_hba, phy_no, PHY_CFG, cfg);
790 }
791
792 static void start_phy_v1_hw(struct hisi_hba *hisi_hba, int phy_no)
793 {
794         config_id_frame_v1_hw(hisi_hba, phy_no);
795         config_phy_opt_mode_v1_hw(hisi_hba, phy_no);
796         config_tx_tfe_autoneg_v1_hw(hisi_hba, phy_no);
797         enable_phy_v1_hw(hisi_hba, phy_no);
798 }
799
800 static void stop_phy_v1_hw(struct hisi_hba *hisi_hba, int phy_no)
801 {
802         disable_phy_v1_hw(hisi_hba, phy_no);
803 }
804
805 static void phy_hard_reset_v1_hw(struct hisi_hba *hisi_hba, int phy_no)
806 {
807         stop_phy_v1_hw(hisi_hba, phy_no);
808         msleep(100);
809         start_phy_v1_hw(hisi_hba, phy_no);
810 }
811
812 static void start_phys_v1_hw(struct timer_list *t)
813 {
814         struct hisi_hba *hisi_hba = from_timer(hisi_hba, t, timer);
815         int i;
816
817         for (i = 0; i < hisi_hba->n_phy; i++) {
818                 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0x12a);
819                 start_phy_v1_hw(hisi_hba, i);
820         }
821 }
822
823 static void phys_init_v1_hw(struct hisi_hba *hisi_hba)
824 {
825         int i;
826         struct timer_list *timer = &hisi_hba->timer;
827
828         for (i = 0; i < hisi_hba->n_phy; i++) {
829                 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0x6a);
830                 hisi_sas_phy_read32(hisi_hba, i, CHL_INT2_MSK);
831         }
832
833         timer_setup(timer, start_phys_v1_hw, 0);
834         mod_timer(timer, jiffies + HZ);
835 }
836
837 static void sl_notify_v1_hw(struct hisi_hba *hisi_hba, int phy_no)
838 {
839         u32 sl_control;
840
841         sl_control = hisi_sas_phy_read32(hisi_hba, phy_no, SL_CONTROL);
842         sl_control |= SL_CONTROL_NOTIFY_EN_MSK;
843         hisi_sas_phy_write32(hisi_hba, phy_no, SL_CONTROL, sl_control);
844         msleep(1);
845         sl_control = hisi_sas_phy_read32(hisi_hba, phy_no, SL_CONTROL);
846         sl_control &= ~SL_CONTROL_NOTIFY_EN_MSK;
847         hisi_sas_phy_write32(hisi_hba, phy_no, SL_CONTROL, sl_control);
848 }
849
850 static enum sas_linkrate phy_get_max_linkrate_v1_hw(void)
851 {
852         return SAS_LINK_RATE_6_0_GBPS;
853 }
854
855 static void phy_set_linkrate_v1_hw(struct hisi_hba *hisi_hba, int phy_no,
856                 struct sas_phy_linkrates *r)
857 {
858         enum sas_linkrate max = r->maximum_linkrate;
859         u32 prog_phy_link_rate = 0x800;
860
861         prog_phy_link_rate |= hisi_sas_get_prog_phy_linkrate_mask(max);
862         hisi_sas_phy_write32(hisi_hba, phy_no, PROG_PHY_LINK_RATE,
863                              prog_phy_link_rate);
864 }
865
866 static int get_wideport_bitmap_v1_hw(struct hisi_hba *hisi_hba, int port_id)
867 {
868         int i, bitmap = 0;
869         u32 phy_port_num_ma = hisi_sas_read32(hisi_hba, PHY_PORT_NUM_MA);
870
871         for (i = 0; i < hisi_hba->n_phy; i++)
872                 if (((phy_port_num_ma >> (i * 4)) & 0xf) == port_id)
873                         bitmap |= 1 << i;
874
875         return bitmap;
876 }
877
878 /*
879  * The callpath to this function and upto writing the write
880  * queue pointer should be safe from interruption.
881  */
882 static int
883 get_free_slot_v1_hw(struct hisi_hba *hisi_hba, struct hisi_sas_dq *dq)
884 {
885         struct device *dev = hisi_hba->dev;
886         int queue = dq->id;
887         u32 r, w;
888
889         w = dq->wr_point;
890         r = hisi_sas_read32_relaxed(hisi_hba,
891                                 DLVRY_Q_0_RD_PTR + (queue * 0x14));
892         if (r == (w+1) % HISI_SAS_QUEUE_SLOTS) {
893                 dev_warn(dev, "could not find free slot\n");
894                 return -EAGAIN;
895         }
896
897         dq->wr_point = (dq->wr_point + 1) % HISI_SAS_QUEUE_SLOTS;
898
899         return w;
900 }
901
902 /* DQ lock must be taken here */
903 static void start_delivery_v1_hw(struct hisi_sas_dq *dq)
904 {
905         struct hisi_hba *hisi_hba = dq->hisi_hba;
906         struct hisi_sas_slot *s, *s1, *s2 = NULL;
907         struct list_head *dq_list;
908         int dlvry_queue = dq->id;
909         int wp;
910
911         dq_list = &dq->list;
912         list_for_each_entry_safe(s, s1, &dq->list, delivery) {
913                 if (!s->ready)
914                         break;
915                 s2 = s;
916                 list_del(&s->delivery);
917         }
918
919         if (!s2)
920                 return;
921
922         /*
923          * Ensure that memories for slots built on other CPUs is observed.
924          */
925         smp_rmb();
926         wp = (s2->dlvry_queue_slot + 1) % HISI_SAS_QUEUE_SLOTS;
927
928         hisi_sas_write32(hisi_hba, DLVRY_Q_0_WR_PTR + (dlvry_queue * 0x14), wp);
929 }
930
931 static void prep_prd_sge_v1_hw(struct hisi_hba *hisi_hba,
932                               struct hisi_sas_slot *slot,
933                               struct hisi_sas_cmd_hdr *hdr,
934                               struct scatterlist *scatter,
935                               int n_elem)
936 {
937         struct hisi_sas_sge_page *sge_page = hisi_sas_sge_addr_mem(slot);
938         struct scatterlist *sg;
939         int i;
940
941         for_each_sg(scatter, sg, n_elem, i) {
942                 struct hisi_sas_sge *entry = &sge_page->sge[i];
943
944                 entry->addr = cpu_to_le64(sg_dma_address(sg));
945                 entry->page_ctrl_0 = entry->page_ctrl_1 = 0;
946                 entry->data_len = cpu_to_le32(sg_dma_len(sg));
947                 entry->data_off = 0;
948         }
949
950         hdr->prd_table_addr = cpu_to_le64(hisi_sas_sge_addr_dma(slot));
951
952         hdr->sg_len = cpu_to_le32(n_elem << CMD_HDR_DATA_SGL_LEN_OFF);
953 }
954
955 static void prep_smp_v1_hw(struct hisi_hba *hisi_hba,
956                           struct hisi_sas_slot *slot)
957 {
958         struct sas_task *task = slot->task;
959         struct hisi_sas_cmd_hdr *hdr = slot->cmd_hdr;
960         struct domain_device *device = task->dev;
961         struct hisi_sas_port *port = slot->port;
962         struct scatterlist *sg_req;
963         struct hisi_sas_device *sas_dev = device->lldd_dev;
964         dma_addr_t req_dma_addr;
965         unsigned int req_len;
966
967         /* req */
968         sg_req = &task->smp_task.smp_req;
969         req_len = sg_dma_len(sg_req);
970         req_dma_addr = sg_dma_address(sg_req);
971
972         /* create header */
973         /* dw0 */
974         hdr->dw0 = cpu_to_le32((port->id << CMD_HDR_PORT_OFF) |
975                                (1 << CMD_HDR_PRIORITY_OFF) | /* high pri */
976                                (1 << CMD_HDR_MODE_OFF) | /* ini mode */
977                                (2 << CMD_HDR_CMD_OFF)); /* smp */
978
979         /* map itct entry */
980         hdr->dw1 = cpu_to_le32(sas_dev->device_id << CMD_HDR_DEVICE_ID_OFF);
981
982         /* dw2 */
983         hdr->dw2 = cpu_to_le32((((req_len-4)/4) << CMD_HDR_CFL_OFF) |
984                                (HISI_SAS_MAX_SMP_RESP_SZ/4 <<
985                                CMD_HDR_MRFL_OFF));
986
987         hdr->transfer_tags = cpu_to_le32(slot->idx << CMD_HDR_IPTT_OFF);
988
989         hdr->cmd_table_addr = cpu_to_le64(req_dma_addr);
990         hdr->sts_buffer_addr = cpu_to_le64(hisi_sas_status_buf_addr_dma(slot));
991 }
992
993 static void prep_ssp_v1_hw(struct hisi_hba *hisi_hba,
994                           struct hisi_sas_slot *slot)
995 {
996         struct sas_task *task = slot->task;
997         struct hisi_sas_cmd_hdr *hdr = slot->cmd_hdr;
998         struct domain_device *device = task->dev;
999         struct hisi_sas_device *sas_dev = device->lldd_dev;
1000         struct hisi_sas_port *port = slot->port;
1001         struct sas_ssp_task *ssp_task = &task->ssp_task;
1002         struct scsi_cmnd *scsi_cmnd = ssp_task->cmd;
1003         struct hisi_sas_tmf_task *tmf = slot->tmf;
1004         int has_data = 0, priority = !!tmf;
1005         u8 *buf_cmd, fburst = 0;
1006         u32 dw1, dw2;
1007
1008         /* create header */
1009         hdr->dw0 = cpu_to_le32((1 << CMD_HDR_RESP_REPORT_OFF) |
1010                                (0x2 << CMD_HDR_TLR_CTRL_OFF) |
1011                                (port->id << CMD_HDR_PORT_OFF) |
1012                                (priority << CMD_HDR_PRIORITY_OFF) |
1013                                (1 << CMD_HDR_MODE_OFF) | /* ini mode */
1014                                (1 << CMD_HDR_CMD_OFF)); /* ssp */
1015
1016         dw1 = 1 << CMD_HDR_VERIFY_DTL_OFF;
1017
1018         if (tmf) {
1019                 dw1 |= 3 << CMD_HDR_SSP_FRAME_TYPE_OFF;
1020         } else {
1021                 switch (scsi_cmnd->sc_data_direction) {
1022                 case DMA_TO_DEVICE:
1023                         dw1 |= 2 << CMD_HDR_SSP_FRAME_TYPE_OFF;
1024                         has_data = 1;
1025                         break;
1026                 case DMA_FROM_DEVICE:
1027                         dw1 |= 1 << CMD_HDR_SSP_FRAME_TYPE_OFF;
1028                         has_data = 1;
1029                         break;
1030                 default:
1031                         dw1 |= 0 << CMD_HDR_SSP_FRAME_TYPE_OFF;
1032                 }
1033         }
1034
1035         /* map itct entry */
1036         dw1 |= sas_dev->device_id << CMD_HDR_DEVICE_ID_OFF;
1037         hdr->dw1 = cpu_to_le32(dw1);
1038
1039         if (tmf) {
1040                 dw2 = ((sizeof(struct ssp_tmf_iu) +
1041                         sizeof(struct ssp_frame_hdr)+3)/4) <<
1042                         CMD_HDR_CFL_OFF;
1043         } else {
1044                 dw2 = ((sizeof(struct ssp_command_iu) +
1045                         sizeof(struct ssp_frame_hdr)+3)/4) <<
1046                         CMD_HDR_CFL_OFF;
1047         }
1048
1049         dw2 |= (HISI_SAS_MAX_SSP_RESP_SZ/4) << CMD_HDR_MRFL_OFF;
1050
1051         hdr->transfer_tags = cpu_to_le32(slot->idx << CMD_HDR_IPTT_OFF);
1052
1053         if (has_data)
1054                 prep_prd_sge_v1_hw(hisi_hba, slot, hdr, task->scatter,
1055                                         slot->n_elem);
1056
1057         hdr->data_transfer_len = cpu_to_le32(task->total_xfer_len);
1058         hdr->cmd_table_addr = cpu_to_le64(hisi_sas_cmd_hdr_addr_dma(slot));
1059         hdr->sts_buffer_addr = cpu_to_le64(hisi_sas_status_buf_addr_dma(slot));
1060
1061         buf_cmd = hisi_sas_cmd_hdr_addr_mem(slot) +
1062                 sizeof(struct ssp_frame_hdr);
1063         if (task->ssp_task.enable_first_burst) {
1064                 fburst = (1 << 7);
1065                 dw2 |= 1 << CMD_HDR_FIRST_BURST_OFF;
1066         }
1067         hdr->dw2 = cpu_to_le32(dw2);
1068
1069         memcpy(buf_cmd, &task->ssp_task.LUN, 8);
1070         if (!tmf) {
1071                 buf_cmd[9] = fburst | task->ssp_task.task_attr |
1072                                 (task->ssp_task.task_prio << 3);
1073                 memcpy(buf_cmd + 12, task->ssp_task.cmd->cmnd,
1074                                 task->ssp_task.cmd->cmd_len);
1075         } else {
1076                 buf_cmd[10] = tmf->tmf;
1077                 switch (tmf->tmf) {
1078                 case TMF_ABORT_TASK:
1079                 case TMF_QUERY_TASK:
1080                         buf_cmd[12] =
1081                                 (tmf->tag_of_task_to_be_managed >> 8) & 0xff;
1082                         buf_cmd[13] =
1083                                 tmf->tag_of_task_to_be_managed & 0xff;
1084                         break;
1085                 default:
1086                         break;
1087                 }
1088         }
1089 }
1090
1091 /* by default, task resp is complete */
1092 static void slot_err_v1_hw(struct hisi_hba *hisi_hba,
1093                            struct sas_task *task,
1094                            struct hisi_sas_slot *slot)
1095 {
1096         struct task_status_struct *ts = &task->task_status;
1097         struct hisi_sas_err_record_v1 *err_record =
1098                         hisi_sas_status_buf_addr_mem(slot);
1099         struct device *dev = hisi_hba->dev;
1100
1101         switch (task->task_proto) {
1102         case SAS_PROTOCOL_SSP:
1103         {
1104                 int error = -1;
1105                 u32 dma_err_type = cpu_to_le32(err_record->dma_err_type);
1106                 u32 dma_tx_err_type = ((dma_err_type &
1107                                         ERR_HDR_DMA_TX_ERR_TYPE_MSK)) >>
1108                                         ERR_HDR_DMA_TX_ERR_TYPE_OFF;
1109                 u32 dma_rx_err_type = ((dma_err_type &
1110                                         ERR_HDR_DMA_RX_ERR_TYPE_MSK)) >>
1111                                         ERR_HDR_DMA_RX_ERR_TYPE_OFF;
1112                 u32 trans_tx_fail_type =
1113                                 cpu_to_le32(err_record->trans_tx_fail_type);
1114                 u32 trans_rx_fail_type =
1115                                 cpu_to_le32(err_record->trans_rx_fail_type);
1116
1117                 if (dma_tx_err_type) {
1118                         /* dma tx err */
1119                         error = ffs(dma_tx_err_type)
1120                                 - 1 + DMA_TX_ERR_BASE;
1121                 } else if (dma_rx_err_type) {
1122                         /* dma rx err */
1123                         error = ffs(dma_rx_err_type)
1124                                 - 1 + DMA_RX_ERR_BASE;
1125                 } else if (trans_tx_fail_type) {
1126                         /* trans tx err */
1127                         error = ffs(trans_tx_fail_type)
1128                                 - 1 + TRANS_TX_FAIL_BASE;
1129                 } else if (trans_rx_fail_type) {
1130                         /* trans rx err */
1131                         error = ffs(trans_rx_fail_type)
1132                                 - 1 + TRANS_RX_FAIL_BASE;
1133                 }
1134
1135                 switch (error) {
1136                 case DMA_TX_DATA_UNDERFLOW_ERR:
1137                 case DMA_RX_DATA_UNDERFLOW_ERR:
1138                 {
1139                         ts->residual = 0;
1140                         ts->stat = SAS_DATA_UNDERRUN;
1141                         break;
1142                 }
1143                 case DMA_TX_DATA_SGL_OVERFLOW_ERR:
1144                 case DMA_TX_DIF_SGL_OVERFLOW_ERR:
1145                 case DMA_TX_XFER_RDY_LENGTH_OVERFLOW_ERR:
1146                 case DMA_RX_DATA_OVERFLOW_ERR:
1147                 case TRANS_RX_FRAME_OVERRUN_ERR:
1148                 case TRANS_RX_LINK_BUF_OVERRUN_ERR:
1149                 {
1150                         ts->stat = SAS_DATA_OVERRUN;
1151                         ts->residual = 0;
1152                         break;
1153                 }
1154                 case TRANS_TX_PHY_NOT_ENABLE_ERR:
1155                 {
1156                         ts->stat = SAS_PHY_DOWN;
1157                         break;
1158                 }
1159                 case TRANS_TX_OPEN_REJCT_WRONG_DEST_ERR:
1160                 case TRANS_TX_OPEN_REJCT_ZONE_VIOLATION_ERR:
1161                 case TRANS_TX_OPEN_REJCT_BY_OTHER_ERR:
1162                 case TRANS_TX_OPEN_REJCT_AIP_TIMEOUT_ERR:
1163                 case TRANS_TX_OPEN_REJCT_STP_BUSY_ERR:
1164                 case TRANS_TX_OPEN_REJCT_PROTOCOL_NOT_SUPPORT_ERR:
1165                 case TRANS_TX_OPEN_REJCT_RATE_NOT_SUPPORT_ERR:
1166                 case TRANS_TX_OPEN_REJCT_BAD_DEST_ERR:
1167                 case TRANS_TX_OPEN_BREAK_RECEIVE_ERR:
1168                 case TRANS_TX_OPEN_REJCT_PATHWAY_BLOCKED_ERR:
1169                 case TRANS_TX_OPEN_REJCT_NO_DEST_ERR:
1170                 case TRANS_TX_OPEN_RETRY_ERR:
1171                 {
1172                         ts->stat = SAS_OPEN_REJECT;
1173                         ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1174                         break;
1175                 }
1176                 case TRANS_TX_OPEN_TIMEOUT_ERR:
1177                 {
1178                         ts->stat = SAS_OPEN_TO;
1179                         break;
1180                 }
1181                 case TRANS_TX_NAK_RECEIVE_ERR:
1182                 case TRANS_TX_ACK_NAK_TIMEOUT_ERR:
1183                 {
1184                         ts->stat = SAS_NAK_R_ERR;
1185                         break;
1186                 }
1187                 case TRANS_TX_CREDIT_TIMEOUT_ERR:
1188                 case TRANS_TX_CLOSE_NORMAL_ERR:
1189                 {
1190                         /* This will request a retry */
1191                         ts->stat = SAS_QUEUE_FULL;
1192                         slot->abort = 1;
1193                         break;
1194                 }
1195                 default:
1196                 {
1197                         ts->stat = SAM_STAT_CHECK_CONDITION;
1198                         break;
1199                 }
1200                 }
1201         }
1202                 break;
1203         case SAS_PROTOCOL_SMP:
1204                 ts->stat = SAM_STAT_CHECK_CONDITION;
1205                 break;
1206
1207         case SAS_PROTOCOL_SATA:
1208         case SAS_PROTOCOL_STP:
1209         case SAS_PROTOCOL_SATA | SAS_PROTOCOL_STP:
1210         {
1211                 dev_err(dev, "slot err: SATA/STP not supported");
1212         }
1213                 break;
1214         default:
1215                 break;
1216         }
1217
1218 }
1219
1220 static int slot_complete_v1_hw(struct hisi_hba *hisi_hba,
1221                                struct hisi_sas_slot *slot)
1222 {
1223         struct sas_task *task = slot->task;
1224         struct hisi_sas_device *sas_dev;
1225         struct device *dev = hisi_hba->dev;
1226         struct task_status_struct *ts;
1227         struct domain_device *device;
1228         enum exec_status sts;
1229         struct hisi_sas_complete_v1_hdr *complete_queue =
1230                         hisi_hba->complete_hdr[slot->cmplt_queue];
1231         struct hisi_sas_complete_v1_hdr *complete_hdr;
1232         unsigned long flags;
1233         u32 cmplt_hdr_data;
1234
1235         complete_hdr = &complete_queue[slot->cmplt_queue_slot];
1236         cmplt_hdr_data = le32_to_cpu(complete_hdr->data);
1237
1238         if (unlikely(!task || !task->lldd_task || !task->dev))
1239                 return -EINVAL;
1240
1241         ts = &task->task_status;
1242         device = task->dev;
1243         sas_dev = device->lldd_dev;
1244
1245         spin_lock_irqsave(&task->task_state_lock, flags);
1246         task->task_state_flags &=
1247                 ~(SAS_TASK_STATE_PENDING | SAS_TASK_AT_INITIATOR);
1248         task->task_state_flags |= SAS_TASK_STATE_DONE;
1249         spin_unlock_irqrestore(&task->task_state_lock, flags);
1250
1251         memset(ts, 0, sizeof(*ts));
1252         ts->resp = SAS_TASK_COMPLETE;
1253
1254         if (unlikely(!sas_dev)) {
1255                 dev_dbg(dev, "slot complete: port has no device\n");
1256                 ts->stat = SAS_PHY_DOWN;
1257                 goto out;
1258         }
1259
1260         if (cmplt_hdr_data & CMPLT_HDR_IO_CFG_ERR_MSK) {
1261                 u32 info_reg = hisi_sas_read32(hisi_hba, HGC_INVLD_DQE_INFO);
1262
1263                 if (info_reg & HGC_INVLD_DQE_INFO_DQ_MSK)
1264                         dev_err(dev, "slot complete: [%d:%d] has dq IPTT err",
1265                                 slot->cmplt_queue, slot->cmplt_queue_slot);
1266
1267                 if (info_reg & HGC_INVLD_DQE_INFO_TYPE_MSK)
1268                         dev_err(dev, "slot complete: [%d:%d] has dq type err",
1269                                 slot->cmplt_queue, slot->cmplt_queue_slot);
1270
1271                 if (info_reg & HGC_INVLD_DQE_INFO_FORCE_MSK)
1272                         dev_err(dev, "slot complete: [%d:%d] has dq force phy err",
1273                                 slot->cmplt_queue, slot->cmplt_queue_slot);
1274
1275                 if (info_reg & HGC_INVLD_DQE_INFO_PHY_MSK)
1276                         dev_err(dev, "slot complete: [%d:%d] has dq phy id err",
1277                                 slot->cmplt_queue, slot->cmplt_queue_slot);
1278
1279                 if (info_reg & HGC_INVLD_DQE_INFO_ABORT_MSK)
1280                         dev_err(dev, "slot complete: [%d:%d] has dq abort flag err",
1281                                 slot->cmplt_queue, slot->cmplt_queue_slot);
1282
1283                 if (info_reg & HGC_INVLD_DQE_INFO_IPTT_OF_MSK)
1284                         dev_err(dev, "slot complete: [%d:%d] has dq IPTT or ICT err",
1285                                 slot->cmplt_queue, slot->cmplt_queue_slot);
1286
1287                 if (info_reg & HGC_INVLD_DQE_INFO_SSP_ERR_MSK)
1288                         dev_err(dev, "slot complete: [%d:%d] has dq SSP frame type err",
1289                                 slot->cmplt_queue, slot->cmplt_queue_slot);
1290
1291                 if (info_reg & HGC_INVLD_DQE_INFO_OFL_MSK)
1292                         dev_err(dev, "slot complete: [%d:%d] has dq order frame len err",
1293                                 slot->cmplt_queue, slot->cmplt_queue_slot);
1294
1295                 ts->stat = SAS_OPEN_REJECT;
1296                 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1297                 goto out;
1298         }
1299
1300         if (cmplt_hdr_data & CMPLT_HDR_ERR_RCRD_XFRD_MSK &&
1301                 !(cmplt_hdr_data & CMPLT_HDR_RSPNS_XFRD_MSK)) {
1302
1303                 slot_err_v1_hw(hisi_hba, task, slot);
1304                 if (unlikely(slot->abort))
1305                         return ts->stat;
1306                 goto out;
1307         }
1308
1309         switch (task->task_proto) {
1310         case SAS_PROTOCOL_SSP:
1311         {
1312                 struct hisi_sas_status_buffer *status_buffer =
1313                                 hisi_sas_status_buf_addr_mem(slot);
1314                 struct ssp_response_iu *iu = (struct ssp_response_iu *)
1315                                 &status_buffer->iu[0];
1316
1317                 sas_ssp_task_response(dev, task, iu);
1318                 break;
1319         }
1320         case SAS_PROTOCOL_SMP:
1321         {
1322                 void *to;
1323                 struct scatterlist *sg_resp = &task->smp_task.smp_resp;
1324
1325                 ts->stat = SAM_STAT_GOOD;
1326                 to = kmap_atomic(sg_page(sg_resp));
1327
1328                 dma_unmap_sg(dev, &task->smp_task.smp_resp, 1,
1329                              DMA_FROM_DEVICE);
1330                 dma_unmap_sg(dev, &task->smp_task.smp_req, 1,
1331                              DMA_TO_DEVICE);
1332                 memcpy(to + sg_resp->offset,
1333                        hisi_sas_status_buf_addr_mem(slot) +
1334                        sizeof(struct hisi_sas_err_record),
1335                        sg_dma_len(sg_resp));
1336                 kunmap_atomic(to);
1337                 break;
1338         }
1339         case SAS_PROTOCOL_SATA:
1340         case SAS_PROTOCOL_STP:
1341         case SAS_PROTOCOL_SATA | SAS_PROTOCOL_STP:
1342                 dev_err(dev, "slot complete: SATA/STP not supported");
1343                 break;
1344
1345         default:
1346                 ts->stat = SAM_STAT_CHECK_CONDITION;
1347                 break;
1348         }
1349
1350         if (!slot->port->port_attached) {
1351                 dev_err(dev, "slot complete: port %d has removed\n",
1352                         slot->port->sas_port.id);
1353                 ts->stat = SAS_PHY_DOWN;
1354         }
1355
1356 out:
1357         hisi_sas_slot_task_free(hisi_hba, task, slot);
1358         sts = ts->stat;
1359
1360         if (task->task_done)
1361                 task->task_done(task);
1362
1363         return sts;
1364 }
1365
1366 /* Interrupts */
1367 static irqreturn_t int_phyup_v1_hw(int irq_no, void *p)
1368 {
1369         struct hisi_sas_phy *phy = p;
1370         struct hisi_hba *hisi_hba = phy->hisi_hba;
1371         struct device *dev = hisi_hba->dev;
1372         struct asd_sas_phy *sas_phy = &phy->sas_phy;
1373         int i, phy_no = sas_phy->id;
1374         u32 irq_value, context, port_id, link_rate;
1375         u32 *frame_rcvd = (u32 *)sas_phy->frame_rcvd;
1376         struct sas_identify_frame *id = (struct sas_identify_frame *)frame_rcvd;
1377         irqreturn_t res = IRQ_HANDLED;
1378         unsigned long flags;
1379
1380         irq_value = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT2);
1381         if (!(irq_value & CHL_INT2_SL_PHY_ENA_MSK)) {
1382                 dev_dbg(dev, "phyup: irq_value = %x not set enable bit\n",
1383                         irq_value);
1384                 res = IRQ_NONE;
1385                 goto end;
1386         }
1387
1388         context = hisi_sas_read32(hisi_hba, PHY_CONTEXT);
1389         if (context & 1 << phy_no) {
1390                 dev_err(dev, "phyup: phy%d SATA attached equipment\n",
1391                         phy_no);
1392                 goto end;
1393         }
1394
1395         port_id = (hisi_sas_read32(hisi_hba, PHY_PORT_NUM_MA) >> (4 * phy_no))
1396                   & 0xf;
1397         if (port_id == 0xf) {
1398                 dev_err(dev, "phyup: phy%d invalid portid\n", phy_no);
1399                 res = IRQ_NONE;
1400                 goto end;
1401         }
1402
1403         for (i = 0; i < 6; i++) {
1404                 u32 idaf = hisi_sas_phy_read32(hisi_hba, phy_no,
1405                                         RX_IDAF_DWORD0 + (i * 4));
1406                 frame_rcvd[i] = __swab32(idaf);
1407         }
1408
1409         /* Get the linkrate */
1410         link_rate = hisi_sas_read32(hisi_hba, PHY_CONN_RATE);
1411         link_rate = (link_rate >> (phy_no * 4)) & 0xf;
1412         sas_phy->linkrate = link_rate;
1413         sas_phy->oob_mode = SAS_OOB_MODE;
1414         memcpy(sas_phy->attached_sas_addr,
1415                 &id->sas_addr, SAS_ADDR_SIZE);
1416         dev_info(dev, "phyup: phy%d link_rate=%d\n",
1417                  phy_no, link_rate);
1418         phy->port_id = port_id;
1419         phy->phy_type &= ~(PORT_TYPE_SAS | PORT_TYPE_SATA);
1420         phy->phy_type |= PORT_TYPE_SAS;
1421         phy->phy_attached = 1;
1422         phy->identify.device_type = id->dev_type;
1423         phy->frame_rcvd_size =  sizeof(struct sas_identify_frame);
1424         if (phy->identify.device_type == SAS_END_DEVICE)
1425                 phy->identify.target_port_protocols =
1426                         SAS_PROTOCOL_SSP;
1427         else if (phy->identify.device_type != SAS_PHY_UNUSED)
1428                 phy->identify.target_port_protocols =
1429                         SAS_PROTOCOL_SMP;
1430         hisi_sas_notify_phy_event(phy, HISI_PHYE_PHY_UP);
1431
1432         spin_lock_irqsave(&phy->lock, flags);
1433         if (phy->reset_completion) {
1434                 phy->in_reset = 0;
1435                 complete(phy->reset_completion);
1436         }
1437         spin_unlock_irqrestore(&phy->lock, flags);
1438
1439 end:
1440         hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT2,
1441                              CHL_INT2_SL_PHY_ENA_MSK);
1442
1443         if (irq_value & CHL_INT2_SL_PHY_ENA_MSK) {
1444                 u32 chl_int0 = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT0);
1445
1446                 chl_int0 &= ~CHL_INT0_PHYCTRL_NOTRDY_MSK;
1447                 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0, chl_int0);
1448                 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0_MSK, 0x3ce3ee);
1449         }
1450
1451         return res;
1452 }
1453
1454 static irqreturn_t int_bcast_v1_hw(int irq, void *p)
1455 {
1456         struct hisi_sas_phy *phy = p;
1457         struct hisi_hba *hisi_hba = phy->hisi_hba;
1458         struct asd_sas_phy *sas_phy = &phy->sas_phy;
1459         struct sas_ha_struct *sha = &hisi_hba->sha;
1460         struct device *dev = hisi_hba->dev;
1461         int phy_no = sas_phy->id;
1462         u32 irq_value;
1463         irqreturn_t res = IRQ_HANDLED;
1464
1465         irq_value = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT2);
1466
1467         if (!(irq_value & CHL_INT2_SL_RX_BC_ACK_MSK)) {
1468                 dev_err(dev, "bcast: irq_value = %x not set enable bit",
1469                         irq_value);
1470                 res = IRQ_NONE;
1471                 goto end;
1472         }
1473
1474         if (!test_bit(HISI_SAS_RESET_BIT, &hisi_hba->flags))
1475                 sha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
1476
1477 end:
1478         hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT2,
1479                              CHL_INT2_SL_RX_BC_ACK_MSK);
1480
1481         return res;
1482 }
1483
1484 static irqreturn_t int_abnormal_v1_hw(int irq, void *p)
1485 {
1486         struct hisi_sas_phy *phy = p;
1487         struct hisi_hba *hisi_hba = phy->hisi_hba;
1488         struct device *dev = hisi_hba->dev;
1489         struct asd_sas_phy *sas_phy = &phy->sas_phy;
1490         u32 irq_value, irq_mask_old;
1491         int phy_no = sas_phy->id;
1492
1493         /* mask_int0 */
1494         irq_mask_old = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT0_MSK);
1495         hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0_MSK, 0x3fffff);
1496
1497         /* read int0 */
1498         irq_value = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT0);
1499
1500         if (irq_value & CHL_INT0_PHYCTRL_NOTRDY_MSK) {
1501                 u32 phy_state = hisi_sas_read32(hisi_hba, PHY_STATE);
1502
1503                 hisi_sas_phy_down(hisi_hba, phy_no,
1504                                   (phy_state & 1 << phy_no) ? 1 : 0);
1505         }
1506
1507         if (irq_value & CHL_INT0_ID_TIMEOUT_MSK)
1508                 dev_dbg(dev, "abnormal: ID_TIMEOUT phy%d identify timeout\n",
1509                         phy_no);
1510
1511         if (irq_value & CHL_INT0_DWS_LOST_MSK)
1512                 dev_dbg(dev, "abnormal: DWS_LOST phy%d dws lost\n", phy_no);
1513
1514         if (irq_value & CHL_INT0_SN_FAIL_NGR_MSK)
1515                 dev_dbg(dev, "abnormal: SN_FAIL_NGR phy%d sn fail ngr\n",
1516                         phy_no);
1517
1518         if (irq_value & CHL_INT0_SL_IDAF_FAIL_MSK ||
1519                 irq_value & CHL_INT0_SL_OPAF_FAIL_MSK)
1520                 dev_dbg(dev, "abnormal: SL_ID/OPAF_FAIL phy%d check adr frm err\n",
1521                         phy_no);
1522
1523         if (irq_value & CHL_INT0_SL_PS_FAIL_OFF)
1524                 dev_dbg(dev, "abnormal: SL_PS_FAIL phy%d fail\n", phy_no);
1525
1526         /* write to zero */
1527         hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0, irq_value);
1528
1529         if (irq_value & CHL_INT0_PHYCTRL_NOTRDY_MSK)
1530                 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0_MSK,
1531                                 0x3fffff & ~CHL_INT0_MSK_PHYCTRL_NOTRDY_MSK);
1532         else
1533                 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0_MSK,
1534                                 irq_mask_old);
1535
1536         return IRQ_HANDLED;
1537 }
1538
1539 static irqreturn_t cq_interrupt_v1_hw(int irq, void *p)
1540 {
1541         struct hisi_sas_cq *cq = p;
1542         struct hisi_hba *hisi_hba = cq->hisi_hba;
1543         struct hisi_sas_slot *slot;
1544         int queue = cq->id;
1545         struct hisi_sas_complete_v1_hdr *complete_queue =
1546                         (struct hisi_sas_complete_v1_hdr *)
1547                         hisi_hba->complete_hdr[queue];
1548         u32 irq_value, rd_point = cq->rd_point, wr_point;
1549
1550         spin_lock(&hisi_hba->lock);
1551         irq_value = hisi_sas_read32(hisi_hba, OQ_INT_SRC);
1552
1553         hisi_sas_write32(hisi_hba, OQ_INT_SRC, 1 << queue);
1554         wr_point = hisi_sas_read32(hisi_hba,
1555                         COMPL_Q_0_WR_PTR + (0x14 * queue));
1556
1557         while (rd_point != wr_point) {
1558                 struct hisi_sas_complete_v1_hdr *complete_hdr;
1559                 int idx;
1560                 u32 cmplt_hdr_data;
1561
1562                 complete_hdr = &complete_queue[rd_point];
1563                 cmplt_hdr_data = cpu_to_le32(complete_hdr->data);
1564                 idx = (cmplt_hdr_data & CMPLT_HDR_IPTT_MSK) >>
1565                       CMPLT_HDR_IPTT_OFF;
1566                 slot = &hisi_hba->slot_info[idx];
1567
1568                 /* The completion queue and queue slot index are not
1569                  * necessarily the same as the delivery queue and
1570                  * queue slot index.
1571                  */
1572                 slot->cmplt_queue_slot = rd_point;
1573                 slot->cmplt_queue = queue;
1574                 slot_complete_v1_hw(hisi_hba, slot);
1575
1576                 if (++rd_point >= HISI_SAS_QUEUE_SLOTS)
1577                         rd_point = 0;
1578         }
1579
1580         /* update rd_point */
1581         cq->rd_point = rd_point;
1582         hisi_sas_write32(hisi_hba, COMPL_Q_0_RD_PTR + (0x14 * queue), rd_point);
1583         spin_unlock(&hisi_hba->lock);
1584
1585         return IRQ_HANDLED;
1586 }
1587
1588 static irqreturn_t fatal_ecc_int_v1_hw(int irq, void *p)
1589 {
1590         struct hisi_hba *hisi_hba = p;
1591         struct device *dev = hisi_hba->dev;
1592         u32 ecc_int = hisi_sas_read32(hisi_hba, SAS_ECC_INTR);
1593
1594         if (ecc_int & SAS_ECC_INTR_DQ_ECC1B_MSK) {
1595                 u32 ecc_err = hisi_sas_read32(hisi_hba, HGC_ECC_ERR);
1596
1597                 panic("%s: Fatal DQ 1b ECC interrupt (0x%x)\n",
1598                       dev_name(dev), ecc_err);
1599         }
1600
1601         if (ecc_int & SAS_ECC_INTR_DQ_ECCBAD_MSK) {
1602                 u32 addr = (hisi_sas_read32(hisi_hba, HGC_DQ_ECC_ADDR) &
1603                                 HGC_DQ_ECC_ADDR_BAD_MSK) >>
1604                                 HGC_DQ_ECC_ADDR_BAD_OFF;
1605
1606                 panic("%s: Fatal DQ RAM ECC interrupt @ 0x%08x\n",
1607                       dev_name(dev), addr);
1608         }
1609
1610         if (ecc_int & SAS_ECC_INTR_IOST_ECC1B_MSK) {
1611                 u32 ecc_err = hisi_sas_read32(hisi_hba, HGC_ECC_ERR);
1612
1613                 panic("%s: Fatal IOST 1b ECC interrupt (0x%x)\n",
1614                       dev_name(dev), ecc_err);
1615         }
1616
1617         if (ecc_int & SAS_ECC_INTR_IOST_ECCBAD_MSK) {
1618                 u32 addr = (hisi_sas_read32(hisi_hba, HGC_IOST_ECC_ADDR) &
1619                                 HGC_IOST_ECC_ADDR_BAD_MSK) >>
1620                                 HGC_IOST_ECC_ADDR_BAD_OFF;
1621
1622                 panic("%s: Fatal IOST RAM ECC interrupt @ 0x%08x\n",
1623                       dev_name(dev), addr);
1624         }
1625
1626         if (ecc_int & SAS_ECC_INTR_ITCT_ECCBAD_MSK) {
1627                 u32 addr = (hisi_sas_read32(hisi_hba, HGC_ITCT_ECC_ADDR) &
1628                                 HGC_ITCT_ECC_ADDR_BAD_MSK) >>
1629                                 HGC_ITCT_ECC_ADDR_BAD_OFF;
1630
1631                 panic("%s: Fatal TCT RAM ECC interrupt @ 0x%08x\n",
1632                       dev_name(dev), addr);
1633         }
1634
1635         if (ecc_int & SAS_ECC_INTR_ITCT_ECC1B_MSK) {
1636                 u32 ecc_err = hisi_sas_read32(hisi_hba, HGC_ECC_ERR);
1637
1638                 panic("%s: Fatal ITCT 1b ECC interrupt (0x%x)\n",
1639                       dev_name(dev), ecc_err);
1640         }
1641
1642         hisi_sas_write32(hisi_hba, SAS_ECC_INTR, ecc_int | 0x3f);
1643
1644         return IRQ_HANDLED;
1645 }
1646
1647 static irqreturn_t fatal_axi_int_v1_hw(int irq, void *p)
1648 {
1649         struct hisi_hba *hisi_hba = p;
1650         struct device *dev = hisi_hba->dev;
1651         u32 axi_int = hisi_sas_read32(hisi_hba, ENT_INT_SRC2);
1652         u32 axi_info = hisi_sas_read32(hisi_hba, HGC_AXI_FIFO_ERR_INFO);
1653
1654         if (axi_int & ENT_INT_SRC2_DQ_CFG_ERR_MSK)
1655                 panic("%s: Fatal DQ_CFG_ERR interrupt (0x%x)\n",
1656                       dev_name(dev), axi_info);
1657
1658         if (axi_int & ENT_INT_SRC2_CQ_CFG_ERR_MSK)
1659                 panic("%s: Fatal CQ_CFG_ERR interrupt (0x%x)\n",
1660                       dev_name(dev), axi_info);
1661
1662         if (axi_int & ENT_INT_SRC2_AXI_WRONG_INT_MSK)
1663                 panic("%s: Fatal AXI_WRONG_INT interrupt (0x%x)\n",
1664                       dev_name(dev), axi_info);
1665
1666         if (axi_int & ENT_INT_SRC2_AXI_OVERLF_INT_MSK)
1667                 panic("%s: Fatal AXI_OVERLF_INT incorrect interrupt (0x%x)\n",
1668                       dev_name(dev), axi_info);
1669
1670         hisi_sas_write32(hisi_hba, ENT_INT_SRC2, axi_int | 0x30000000);
1671
1672         return IRQ_HANDLED;
1673 }
1674
1675 static irq_handler_t phy_interrupts[HISI_SAS_PHY_INT_NR] = {
1676         int_bcast_v1_hw,
1677         int_phyup_v1_hw,
1678         int_abnormal_v1_hw
1679 };
1680
1681 static irq_handler_t fatal_interrupts[HISI_SAS_MAX_QUEUES] = {
1682         fatal_ecc_int_v1_hw,
1683         fatal_axi_int_v1_hw
1684 };
1685
1686 static int interrupt_init_v1_hw(struct hisi_hba *hisi_hba)
1687 {
1688         struct platform_device *pdev = hisi_hba->platform_dev;
1689         struct device *dev = &pdev->dev;
1690         int i, j, irq, rc, idx;
1691
1692         for (i = 0; i < hisi_hba->n_phy; i++) {
1693                 struct hisi_sas_phy *phy = &hisi_hba->phy[i];
1694
1695                 idx = i * HISI_SAS_PHY_INT_NR;
1696                 for (j = 0; j < HISI_SAS_PHY_INT_NR; j++, idx++) {
1697                         irq = platform_get_irq(pdev, idx);
1698                         if (!irq) {
1699                                 dev_err(dev,
1700                                         "irq init: fail map phy interrupt %d\n",
1701                                         idx);
1702                                 return -ENOENT;
1703                         }
1704
1705                         rc = devm_request_irq(dev, irq, phy_interrupts[j], 0,
1706                                               DRV_NAME " phy", phy);
1707                         if (rc) {
1708                                 dev_err(dev, "irq init: could not request "
1709                                         "phy interrupt %d, rc=%d\n",
1710                                         irq, rc);
1711                                 return -ENOENT;
1712                         }
1713                 }
1714         }
1715
1716         idx = hisi_hba->n_phy * HISI_SAS_PHY_INT_NR;
1717         for (i = 0; i < hisi_hba->queue_count; i++, idx++) {
1718                 irq = platform_get_irq(pdev, idx);
1719                 if (!irq) {
1720                         dev_err(dev, "irq init: could not map cq interrupt %d\n",
1721                                 idx);
1722                         return -ENOENT;
1723                 }
1724
1725                 rc = devm_request_irq(dev, irq, cq_interrupt_v1_hw, 0,
1726                                       DRV_NAME " cq", &hisi_hba->cq[i]);
1727                 if (rc) {
1728                         dev_err(dev, "irq init: could not request cq interrupt %d, rc=%d\n",
1729                                 irq, rc);
1730                         return -ENOENT;
1731                 }
1732         }
1733
1734         idx = (hisi_hba->n_phy * HISI_SAS_PHY_INT_NR) + hisi_hba->queue_count;
1735         for (i = 0; i < HISI_SAS_FATAL_INT_NR; i++, idx++) {
1736                 irq = platform_get_irq(pdev, idx);
1737                 if (!irq) {
1738                         dev_err(dev, "irq init: could not map fatal interrupt %d\n",
1739                                 idx);
1740                         return -ENOENT;
1741                 }
1742
1743                 rc = devm_request_irq(dev, irq, fatal_interrupts[i], 0,
1744                                       DRV_NAME " fatal", hisi_hba);
1745                 if (rc) {
1746                         dev_err(dev,
1747                                 "irq init: could not request fatal interrupt %d, rc=%d\n",
1748                                 irq, rc);
1749                         return -ENOENT;
1750                 }
1751         }
1752
1753         return 0;
1754 }
1755
1756 static int interrupt_openall_v1_hw(struct hisi_hba *hisi_hba)
1757 {
1758         int i;
1759         u32 val;
1760
1761         for (i = 0; i < hisi_hba->n_phy; i++) {
1762                 /* Clear interrupt status */
1763                 val = hisi_sas_phy_read32(hisi_hba, i, CHL_INT0);
1764                 hisi_sas_phy_write32(hisi_hba, i, CHL_INT0, val);
1765                 val = hisi_sas_phy_read32(hisi_hba, i, CHL_INT1);
1766                 hisi_sas_phy_write32(hisi_hba, i, CHL_INT1, val);
1767                 val = hisi_sas_phy_read32(hisi_hba, i, CHL_INT2);
1768                 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2, val);
1769
1770                 /* Unmask interrupt */
1771                 hisi_sas_phy_write32(hisi_hba, i, CHL_INT0_MSK, 0x3ce3ee);
1772                 hisi_sas_phy_write32(hisi_hba, i, CHL_INT1_MSK, 0x17fff);
1773                 hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0x8000012a);
1774
1775                 /* bypass chip bug mask abnormal intr */
1776                 hisi_sas_phy_write32(hisi_hba, i, CHL_INT0_MSK,
1777                                 0x3fffff & ~CHL_INT0_MSK_PHYCTRL_NOTRDY_MSK);
1778         }
1779
1780         return 0;
1781 }
1782
1783 static int hisi_sas_v1_init(struct hisi_hba *hisi_hba)
1784 {
1785         int rc;
1786
1787         rc = hw_init_v1_hw(hisi_hba);
1788         if (rc)
1789                 return rc;
1790
1791         rc = interrupt_init_v1_hw(hisi_hba);
1792         if (rc)
1793                 return rc;
1794
1795         rc = interrupt_openall_v1_hw(hisi_hba);
1796         if (rc)
1797                 return rc;
1798
1799         return 0;
1800 }
1801
1802 static struct scsi_host_template sht_v1_hw = {
1803         .name                   = DRV_NAME,
1804         .module                 = THIS_MODULE,
1805         .queuecommand           = sas_queuecommand,
1806         .target_alloc           = sas_target_alloc,
1807         .slave_configure        = hisi_sas_slave_configure,
1808         .scan_finished          = hisi_sas_scan_finished,
1809         .scan_start             = hisi_sas_scan_start,
1810         .change_queue_depth     = sas_change_queue_depth,
1811         .bios_param             = sas_bios_param,
1812         .can_queue              = 1,
1813         .this_id                = -1,
1814         .sg_tablesize           = SG_ALL,
1815         .max_sectors            = SCSI_DEFAULT_MAX_SECTORS,
1816         .use_clustering         = ENABLE_CLUSTERING,
1817         .eh_device_reset_handler = sas_eh_device_reset_handler,
1818         .eh_target_reset_handler = sas_eh_target_reset_handler,
1819         .target_destroy         = sas_target_destroy,
1820         .ioctl                  = sas_ioctl,
1821         .shost_attrs            = host_attrs,
1822 };
1823
1824 static const struct hisi_sas_hw hisi_sas_v1_hw = {
1825         .hw_init = hisi_sas_v1_init,
1826         .setup_itct = setup_itct_v1_hw,
1827         .sl_notify = sl_notify_v1_hw,
1828         .clear_itct = clear_itct_v1_hw,
1829         .prep_smp = prep_smp_v1_hw,
1830         .prep_ssp = prep_ssp_v1_hw,
1831         .get_free_slot = get_free_slot_v1_hw,
1832         .start_delivery = start_delivery_v1_hw,
1833         .slot_complete = slot_complete_v1_hw,
1834         .phys_init = phys_init_v1_hw,
1835         .phy_start = start_phy_v1_hw,
1836         .phy_disable = disable_phy_v1_hw,
1837         .phy_hard_reset = phy_hard_reset_v1_hw,
1838         .phy_set_linkrate = phy_set_linkrate_v1_hw,
1839         .phy_get_max_linkrate = phy_get_max_linkrate_v1_hw,
1840         .get_wideport_bitmap = get_wideport_bitmap_v1_hw,
1841         .max_command_entries = HISI_SAS_COMMAND_ENTRIES_V1_HW,
1842         .complete_hdr_size = sizeof(struct hisi_sas_complete_v1_hdr),
1843         .sht = &sht_v1_hw,
1844 };
1845
1846 static int hisi_sas_v1_probe(struct platform_device *pdev)
1847 {
1848         return hisi_sas_probe(pdev, &hisi_sas_v1_hw);
1849 }
1850
1851 static int hisi_sas_v1_remove(struct platform_device *pdev)
1852 {
1853         return hisi_sas_remove(pdev);
1854 }
1855
1856 static const struct of_device_id sas_v1_of_match[] = {
1857         { .compatible = "hisilicon,hip05-sas-v1",},
1858         {},
1859 };
1860 MODULE_DEVICE_TABLE(of, sas_v1_of_match);
1861
1862 static const struct acpi_device_id sas_v1_acpi_match[] = {
1863         { "HISI0161", 0 },
1864         { }
1865 };
1866
1867 MODULE_DEVICE_TABLE(acpi, sas_v1_acpi_match);
1868
1869 static struct platform_driver hisi_sas_v1_driver = {
1870         .probe = hisi_sas_v1_probe,
1871         .remove = hisi_sas_v1_remove,
1872         .driver = {
1873                 .name = DRV_NAME,
1874                 .of_match_table = sas_v1_of_match,
1875                 .acpi_match_table = ACPI_PTR(sas_v1_acpi_match),
1876         },
1877 };
1878
1879 module_platform_driver(hisi_sas_v1_driver);
1880
1881 MODULE_LICENSE("GPL");
1882 MODULE_AUTHOR("John Garry <john.garry@huawei.com>");
1883 MODULE_DESCRIPTION("HISILICON SAS controller v1 hw driver");
1884 MODULE_ALIAS("platform:" DRV_NAME);