1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (c) 2014 Realtek Semiconductor Corp. All rights reserved.
6 #include <linux/signal.h>
7 #include <linux/slab.h>
8 #include <linux/module.h>
9 #include <linux/netdevice.h>
10 #include <linux/etherdevice.h>
11 #include <linux/mii.h>
12 #include <linux/ethtool.h>
13 #include <linux/usb.h>
14 #include <linux/crc32.h>
15 #include <linux/if_vlan.h>
16 #include <linux/uaccess.h>
17 #include <linux/list.h>
19 #include <linux/ipv6.h>
20 #include <net/ip6_checksum.h>
21 #include <uapi/linux/mdio.h>
22 #include <linux/mdio.h>
23 #include <linux/usb/cdc.h>
24 #include <linux/suspend.h>
25 #include <linux/atomic.h>
26 #include <linux/acpi.h>
27 #include <linux/firmware.h>
28 #include <crypto/hash.h>
29 #include <linux/usb/r8152.h>
31 /* Information for net-next */
32 #define NETNEXT_VERSION "12"
34 /* Information for net */
35 #define NET_VERSION "11"
37 #define DRIVER_VERSION "v1." NETNEXT_VERSION "." NET_VERSION
38 #define DRIVER_AUTHOR "Realtek linux nic maintainers <nic_swsd@realtek.com>"
39 #define DRIVER_DESC "Realtek RTL8152/RTL8153 Based USB Ethernet Adapters"
40 #define MODULENAME "r8152"
42 #define R8152_PHY_ID 32
44 #define PLA_IDR 0xc000
45 #define PLA_RCR 0xc010
46 #define PLA_RCR1 0xc012
47 #define PLA_RMS 0xc016
48 #define PLA_RXFIFO_CTRL0 0xc0a0
49 #define PLA_RXFIFO_FULL 0xc0a2
50 #define PLA_RXFIFO_CTRL1 0xc0a4
51 #define PLA_RX_FIFO_FULL 0xc0a6
52 #define PLA_RXFIFO_CTRL2 0xc0a8
53 #define PLA_RX_FIFO_EMPTY 0xc0aa
54 #define PLA_DMY_REG0 0xc0b0
55 #define PLA_FMC 0xc0b4
56 #define PLA_CFG_WOL 0xc0b6
57 #define PLA_TEREDO_CFG 0xc0bc
58 #define PLA_TEREDO_WAKE_BASE 0xc0c4
59 #define PLA_MAR 0xcd00
60 #define PLA_BACKUP 0xd000
61 #define PLA_BDC_CR 0xd1a0
62 #define PLA_TEREDO_TIMER 0xd2cc
63 #define PLA_REALWOW_TIMER 0xd2e8
64 #define PLA_UPHY_TIMER 0xd388
65 #define PLA_SUSPEND_FLAG 0xd38a
66 #define PLA_INDICATE_FALG 0xd38c
67 #define PLA_MACDBG_PRE 0xd38c /* RTL_VER_04 only */
68 #define PLA_MACDBG_POST 0xd38e /* RTL_VER_04 only */
69 #define PLA_EXTRA_STATUS 0xd398
70 #define PLA_GPHY_CTRL 0xd3ae
71 #define PLA_POL_GPIO_CTRL 0xdc6a
72 #define PLA_EFUSE_DATA 0xdd00
73 #define PLA_EFUSE_CMD 0xdd02
74 #define PLA_LEDSEL 0xdd90
75 #define PLA_LED_FEATURE 0xdd92
76 #define PLA_PHYAR 0xde00
77 #define PLA_BOOT_CTRL 0xe004
78 #define PLA_LWAKE_CTRL_REG 0xe007
79 #define PLA_GPHY_INTR_IMR 0xe022
80 #define PLA_EEE_CR 0xe040
81 #define PLA_EEE_TXTWSYS 0xe04c
82 #define PLA_EEE_TXTWSYS_2P5G 0xe058
83 #define PLA_EEEP_CR 0xe080
84 #define PLA_MAC_PWR_CTRL 0xe0c0
85 #define PLA_MAC_PWR_CTRL2 0xe0ca
86 #define PLA_MAC_PWR_CTRL3 0xe0cc
87 #define PLA_MAC_PWR_CTRL4 0xe0ce
88 #define PLA_WDT6_CTRL 0xe428
89 #define PLA_TCR0 0xe610
90 #define PLA_TCR1 0xe612
91 #define PLA_MTPS 0xe615
92 #define PLA_TXFIFO_CTRL 0xe618
93 #define PLA_TXFIFO_FULL 0xe61a
94 #define PLA_RSTTALLY 0xe800
96 #define PLA_CRWECR 0xe81c
97 #define PLA_CONFIG12 0xe81e /* CONFIG1, CONFIG2 */
98 #define PLA_CONFIG34 0xe820 /* CONFIG3, CONFIG4 */
99 #define PLA_CONFIG5 0xe822
100 #define PLA_PHY_PWR 0xe84c
101 #define PLA_OOB_CTRL 0xe84f
102 #define PLA_CPCR 0xe854
103 #define PLA_MISC_0 0xe858
104 #define PLA_MISC_1 0xe85a
105 #define PLA_OCP_GPHY_BASE 0xe86c
106 #define PLA_TALLYCNT 0xe890
107 #define PLA_SFF_STS_7 0xe8de
108 #define PLA_PHYSTATUS 0xe908
109 #define PLA_CONFIG6 0xe90a /* CONFIG6 */
110 #define PLA_USB_CFG 0xe952
111 #define PLA_BP_BA 0xfc26
112 #define PLA_BP_0 0xfc28
113 #define PLA_BP_1 0xfc2a
114 #define PLA_BP_2 0xfc2c
115 #define PLA_BP_3 0xfc2e
116 #define PLA_BP_4 0xfc30
117 #define PLA_BP_5 0xfc32
118 #define PLA_BP_6 0xfc34
119 #define PLA_BP_7 0xfc36
120 #define PLA_BP_EN 0xfc38
122 #define USB_USB2PHY 0xb41e
123 #define USB_SSPHYLINK1 0xb426
124 #define USB_SSPHYLINK2 0xb428
125 #define USB_L1_CTRL 0xb45e
126 #define USB_U2P3_CTRL 0xb460
127 #define USB_CSR_DUMMY1 0xb464
128 #define USB_CSR_DUMMY2 0xb466
129 #define USB_DEV_STAT 0xb808
130 #define USB_CONNECT_TIMER 0xcbf8
131 #define USB_MSC_TIMER 0xcbfc
132 #define USB_BURST_SIZE 0xcfc0
133 #define USB_FW_FIX_EN0 0xcfca
134 #define USB_FW_FIX_EN1 0xcfcc
135 #define USB_LPM_CONFIG 0xcfd8
136 #define USB_ECM_OPTION 0xcfee
137 #define USB_CSTMR 0xcfef /* RTL8153A */
138 #define USB_MISC_2 0xcfff
139 #define USB_ECM_OP 0xd26b
140 #define USB_GPHY_CTRL 0xd284
141 #define USB_SPEED_OPTION 0xd32a
142 #define USB_FW_CTRL 0xd334 /* RTL8153B */
143 #define USB_FC_TIMER 0xd340
144 #define USB_USB_CTRL 0xd406
145 #define USB_PHY_CTRL 0xd408
146 #define USB_TX_AGG 0xd40a
147 #define USB_RX_BUF_TH 0xd40c
148 #define USB_USB_TIMER 0xd428
149 #define USB_RX_EARLY_TIMEOUT 0xd42c
150 #define USB_RX_EARLY_SIZE 0xd42e
151 #define USB_PM_CTRL_STATUS 0xd432 /* RTL8153A */
152 #define USB_RX_EXTRA_AGGR_TMR 0xd432 /* RTL8153B */
153 #define USB_TX_DMA 0xd434
154 #define USB_UPT_RXDMA_OWN 0xd437
155 #define USB_UPHY3_MDCMDIO 0xd480
156 #define USB_TOLERANCE 0xd490
157 #define USB_LPM_CTRL 0xd41a
158 #define USB_BMU_RESET 0xd4b0
159 #define USB_BMU_CONFIG 0xd4b4
160 #define USB_U1U2_TIMER 0xd4da
161 #define USB_FW_TASK 0xd4e8 /* RTL8153B */
162 #define USB_RX_AGGR_NUM 0xd4ee
163 #define USB_UPS_CTRL 0xd800
164 #define USB_POWER_CUT 0xd80a
165 #define USB_MISC_0 0xd81a
166 #define USB_MISC_1 0xd81f
167 #define USB_AFE_CTRL2 0xd824
168 #define USB_UPHY_XTAL 0xd826
169 #define USB_UPS_CFG 0xd842
170 #define USB_UPS_FLAGS 0xd848
171 #define USB_WDT1_CTRL 0xe404
172 #define USB_WDT11_CTRL 0xe43c
173 #define USB_BP_BA PLA_BP_BA
174 #define USB_BP_0 PLA_BP_0
175 #define USB_BP_1 PLA_BP_1
176 #define USB_BP_2 PLA_BP_2
177 #define USB_BP_3 PLA_BP_3
178 #define USB_BP_4 PLA_BP_4
179 #define USB_BP_5 PLA_BP_5
180 #define USB_BP_6 PLA_BP_6
181 #define USB_BP_7 PLA_BP_7
182 #define USB_BP_EN PLA_BP_EN /* RTL8153A */
183 #define USB_BP_8 0xfc38 /* RTL8153B */
184 #define USB_BP_9 0xfc3a
185 #define USB_BP_10 0xfc3c
186 #define USB_BP_11 0xfc3e
187 #define USB_BP_12 0xfc40
188 #define USB_BP_13 0xfc42
189 #define USB_BP_14 0xfc44
190 #define USB_BP_15 0xfc46
191 #define USB_BP2_EN 0xfc48
194 #define OCP_ALDPS_CONFIG 0x2010
195 #define OCP_EEE_CONFIG1 0x2080
196 #define OCP_EEE_CONFIG2 0x2092
197 #define OCP_EEE_CONFIG3 0x2094
198 #define OCP_BASE_MII 0xa400
199 #define OCP_EEE_AR 0xa41a
200 #define OCP_EEE_DATA 0xa41c
201 #define OCP_PHY_STATUS 0xa420
202 #define OCP_NCTL_CFG 0xa42c
203 #define OCP_POWER_CFG 0xa430
204 #define OCP_EEE_CFG 0xa432
205 #define OCP_SRAM_ADDR 0xa436
206 #define OCP_SRAM_DATA 0xa438
207 #define OCP_DOWN_SPEED 0xa442
208 #define OCP_EEE_ABLE 0xa5c4
209 #define OCP_EEE_ADV 0xa5d0
210 #define OCP_EEE_LPABLE 0xa5d2
211 #define OCP_10GBT_CTRL 0xa5d4
212 #define OCP_10GBT_STAT 0xa5d6
213 #define OCP_EEE_ADV2 0xa6d4
214 #define OCP_PHY_STATE 0xa708 /* nway state for 8153 */
215 #define OCP_PHY_PATCH_STAT 0xb800
216 #define OCP_PHY_PATCH_CMD 0xb820
217 #define OCP_PHY_LOCK 0xb82e
218 #define OCP_ADC_IOFFSET 0xbcfc
219 #define OCP_ADC_CFG 0xbc06
220 #define OCP_SYSCLK_CFG 0xc416
223 #define SRAM_GREEN_CFG 0x8011
224 #define SRAM_LPF_CFG 0x8012
225 #define SRAM_GPHY_FW_VER 0x801e
226 #define SRAM_10M_AMP1 0x8080
227 #define SRAM_10M_AMP2 0x8082
228 #define SRAM_IMPEDANCE 0x8084
229 #define SRAM_PHY_LOCK 0xb82e
232 #define RCR_AAP 0x00000001
233 #define RCR_APM 0x00000002
234 #define RCR_AM 0x00000004
235 #define RCR_AB 0x00000008
236 #define RCR_ACPT_ALL (RCR_AAP | RCR_APM | RCR_AM | RCR_AB)
237 #define SLOT_EN BIT(11)
240 #define OUTER_VLAN BIT(7)
241 #define INNER_VLAN BIT(6)
243 /* PLA_RXFIFO_CTRL0 */
244 #define RXFIFO_THR1_NORMAL 0x00080002
245 #define RXFIFO_THR1_OOB 0x01800003
247 /* PLA_RXFIFO_FULL */
248 #define RXFIFO_FULL_MASK 0xfff
250 /* PLA_RXFIFO_CTRL1 */
251 #define RXFIFO_THR2_FULL 0x00000060
252 #define RXFIFO_THR2_HIGH 0x00000038
253 #define RXFIFO_THR2_OOB 0x0000004a
254 #define RXFIFO_THR2_NORMAL 0x00a0
256 /* PLA_RXFIFO_CTRL2 */
257 #define RXFIFO_THR3_FULL 0x00000078
258 #define RXFIFO_THR3_HIGH 0x00000048
259 #define RXFIFO_THR3_OOB 0x0000005a
260 #define RXFIFO_THR3_NORMAL 0x0110
262 /* PLA_TXFIFO_CTRL */
263 #define TXFIFO_THR_NORMAL 0x00400008
264 #define TXFIFO_THR_NORMAL2 0x01000008
267 #define ECM_ALDPS 0x0002
270 #define FMC_FCR_MCU_EN 0x0001
273 #define EEEP_CR_EEEP_TX 0x0002
276 #define WDT6_SET_MODE 0x0010
279 #define TCR0_TX_EMPTY 0x0800
280 #define TCR0_AUTO_FIFO 0x0080
283 #define VERSION_MASK 0x7cf0
284 #define IFG_MASK (BIT(3) | BIT(9) | BIT(8))
285 #define IFG_144NS BIT(9)
286 #define IFG_96NS (BIT(9) | BIT(8))
289 #define MTPS_JUMBO (12 * 1024 / 64)
290 #define MTPS_DEFAULT (6 * 1024 / 64)
293 #define TALLY_RESET 0x0001
301 #define CRWECR_NORAML 0x00
302 #define CRWECR_CONFIG 0xc0
305 #define NOW_IS_OOB 0x80
306 #define TXFIFO_EMPTY 0x20
307 #define RXFIFO_EMPTY 0x10
308 #define LINK_LIST_READY 0x02
309 #define DIS_MCU_CLROOB 0x01
310 #define FIFO_EMPTY (TXFIFO_EMPTY | RXFIFO_EMPTY)
313 #define RXDY_GATED_EN 0x0008
316 #define RE_INIT_LL 0x8000
317 #define MCU_BORW_EN 0x4000
320 #define FLOW_CTRL_EN BIT(0)
321 #define CPCR_RX_VLAN 0x0040
324 #define MAGIC_EN 0x0001
327 #define TEREDO_SEL 0x8000
328 #define TEREDO_WAKE_MASK 0x7f00
329 #define TEREDO_RS_EVENT_MASK 0x00fe
330 #define OOB_TEREDO_EN 0x0001
333 #define ALDPS_PROXY_MODE 0x0001
336 #define EFUSE_READ_CMD BIT(15)
337 #define EFUSE_DATA_BIT16 BIT(7)
340 #define LINK_ON_WAKE_EN 0x0010
341 #define LINK_OFF_WAKE_EN 0x0008
344 #define LANWAKE_CLR_EN BIT(0)
347 #define EN_XG_LIP BIT(1)
348 #define EN_G_LIP BIT(2)
351 #define BWF_EN 0x0040
352 #define MWF_EN 0x0020
353 #define UWF_EN 0x0010
354 #define LAN_WAKE_EN 0x0002
356 /* PLA_LED_FEATURE */
357 #define LED_MODE_MASK 0x0700
360 #define TX_10M_IDLE_EN 0x0080
361 #define PFM_PWM_SWITCH 0x0040
362 #define TEST_IO_OFF BIT(4)
364 /* PLA_MAC_PWR_CTRL */
365 #define D3_CLK_GATED_EN 0x00004000
366 #define MCU_CLK_RATIO 0x07010f07
367 #define MCU_CLK_RATIO_MASK 0x0f0f0f0f
368 #define ALDPS_SPDWN_RATIO 0x0f87
370 /* PLA_MAC_PWR_CTRL2 */
371 #define EEE_SPDWN_RATIO 0x8007
372 #define MAC_CLK_SPDWN_EN BIT(15)
373 #define EEE_SPDWN_RATIO_MASK 0xff
375 /* PLA_MAC_PWR_CTRL3 */
376 #define PLA_MCU_SPDWN_EN BIT(14)
377 #define PKT_AVAIL_SPDWN_EN 0x0100
378 #define SUSPEND_SPDWN_EN 0x0004
379 #define U1U2_SPDWN_EN 0x0002
380 #define L1_SPDWN_EN 0x0001
382 /* PLA_MAC_PWR_CTRL4 */
383 #define PWRSAVE_SPDWN_EN 0x1000
384 #define RXDV_SPDWN_EN 0x0800
385 #define TX10MIDLE_EN 0x0100
386 #define IDLE_SPDWN_EN BIT(6)
387 #define TP100_SPDWN_EN 0x0020
388 #define TP500_SPDWN_EN 0x0010
389 #define TP1000_SPDWN_EN 0x0008
390 #define EEE_SPDWN_EN 0x0001
392 /* PLA_GPHY_INTR_IMR */
393 #define GPHY_STS_MSK 0x0001
394 #define SPEED_DOWN_MSK 0x0002
395 #define SPDWN_RXDV_MSK 0x0004
396 #define SPDWN_LINKCHG_MSK 0x0008
399 #define PHYAR_FLAG 0x80000000
402 #define EEE_RX_EN 0x0001
403 #define EEE_TX_EN 0x0002
406 #define AUTOLOAD_DONE 0x0002
408 /* PLA_LWAKE_CTRL_REG */
409 #define LANWAKE_PIN BIT(7)
411 /* PLA_SUSPEND_FLAG */
412 #define LINK_CHG_EVENT BIT(0)
414 /* PLA_INDICATE_FALG */
415 #define UPCOMING_RUNTIME_D3 BIT(0)
417 /* PLA_MACDBG_PRE and PLA_MACDBG_POST */
418 #define DEBUG_OE BIT(0)
419 #define DEBUG_LTSSM 0x0082
421 /* PLA_EXTRA_STATUS */
422 #define CUR_LINK_OK BIT(15)
423 #define U3P3_CHECK_EN BIT(7) /* RTL_VER_05 only */
424 #define LINK_CHANGE_FLAG BIT(8)
425 #define POLL_LINK_CHG BIT(0)
428 #define GPHY_FLASH BIT(1)
430 /* PLA_POL_GPIO_CTRL */
431 #define DACK_DET_EN BIT(15)
432 #define POL_GPHY_PATCH BIT(4)
435 #define USB2PHY_SUSPEND 0x0001
436 #define USB2PHY_L1 0x0002
439 #define DELAY_PHY_PWR_CHG BIT(1)
442 #define pwd_dn_scale_mask 0x3ffe
443 #define pwd_dn_scale(x) ((x) << 1)
446 #define DYNAMIC_BURST 0x0001
449 #define EP4_FULL_FC 0x0001
452 #define STAT_SPEED_MASK 0x0006
453 #define STAT_SPEED_HIGH 0x0000
454 #define STAT_SPEED_FULL 0x0002
457 #define FW_FIX_SUSPEND BIT(14)
460 #define FW_IP_RESET_EN BIT(9)
463 #define LPM_U1U2_EN BIT(0)
466 #define TX_AGG_MAX_THRESHOLD 0x03
469 #define RX_THR_SUPPER 0x0c350180
470 #define RX_THR_HIGH 0x7a120180
471 #define RX_THR_SLOW 0xffff0180
472 #define RX_THR_B 0x00010001
475 #define TEST_MODE_DISABLE 0x00000001
476 #define TX_SIZE_ADJUST1 0x00000100
479 #define BMU_RESET_EP_IN 0x01
480 #define BMU_RESET_EP_OUT 0x02
483 #define ACT_ODMA BIT(1)
485 /* USB_UPT_RXDMA_OWN */
486 #define OWN_UPDATE BIT(0)
487 #define OWN_CLEAR BIT(1)
490 #define FC_PATCH_TASK BIT(1)
492 /* USB_RX_AGGR_NUM */
493 #define RX_AGGR_NUM_MASK 0x1ff
496 #define POWER_CUT 0x0100
498 /* USB_PM_CTRL_STATUS */
499 #define RESUME_INDICATE 0x0001
502 #define BYPASS_MAC_RESET BIT(5)
505 #define FORCE_SUPER BIT(0)
508 #define UPS_FORCE_PWR_DOWN BIT(0)
511 #define EN_ALL_SPEED BIT(0)
514 #define GPHY_PATCH_DONE BIT(2)
515 #define BYPASS_FLASH BIT(5)
516 #define BACKUP_RESTRORE BIT(6)
518 /* USB_SPEED_OPTION */
519 #define RG_PWRDN_EN BIT(8)
520 #define ALL_SPEED_OFF BIT(9)
523 #define FLOW_CTRL_PATCH_OPT BIT(1)
524 #define AUTO_SPEEDUP BIT(3)
525 #define FLOW_CTRL_PATCH_2 BIT(8)
528 #define CTRL_TIMER_EN BIT(15)
531 #define CDC_ECM_EN BIT(3)
532 #define RX_AGG_DISABLE 0x0010
533 #define RX_ZERO_EN 0x0080
536 #define U2P3_ENABLE 0x0001
537 #define RX_DETECT8 BIT(3)
540 #define PWR_EN 0x0001
541 #define PHASE2_EN 0x0008
542 #define UPS_EN BIT(4)
543 #define USP_PREWAKE BIT(5)
546 #define PCUT_STATUS 0x0001
548 /* USB_RX_EARLY_TIMEOUT */
549 #define COALESCE_SUPER 85000U
550 #define COALESCE_HIGH 250000U
551 #define COALESCE_SLOW 524280U
554 #define WTD1_EN BIT(0)
557 #define TIMER11_EN 0x0001
560 /* bit 4 ~ 5: fifo empty boundary */
561 #define FIFO_EMPTY_1FB 0x30 /* 0x1fb * 64 = 32448 bytes */
562 /* bit 2 ~ 3: LMP timer */
563 #define LPM_TIMER_MASK 0x0c
564 #define LPM_TIMER_500MS 0x04 /* 500 ms */
565 #define LPM_TIMER_500US 0x0c /* 500 us */
566 #define ROK_EXIT_LPM 0x02
569 #define SEN_VAL_MASK 0xf800
570 #define SEN_VAL_NORMAL 0xa000
571 #define SEL_RXIDLE 0x0100
574 #define OOBS_POLLING BIT(8)
577 #define SAW_CNT_1MS_MASK 0x0fff
578 #define MID_REVERSE BIT(5) /* RTL8156A */
581 #define UPS_FLAGS_R_TUNE BIT(0)
582 #define UPS_FLAGS_EN_10M_CKDIV BIT(1)
583 #define UPS_FLAGS_250M_CKDIV BIT(2)
584 #define UPS_FLAGS_EN_ALDPS BIT(3)
585 #define UPS_FLAGS_CTAP_SHORT_DIS BIT(4)
586 #define UPS_FLAGS_SPEED_MASK (0xf << 16)
587 #define ups_flags_speed(x) ((x) << 16)
588 #define UPS_FLAGS_EN_EEE BIT(20)
589 #define UPS_FLAGS_EN_500M_EEE BIT(21)
590 #define UPS_FLAGS_EN_EEE_CKDIV BIT(22)
591 #define UPS_FLAGS_EEE_PLLOFF_100 BIT(23)
592 #define UPS_FLAGS_EEE_PLLOFF_GIGA BIT(24)
593 #define UPS_FLAGS_EEE_CMOD_LV_EN BIT(25)
594 #define UPS_FLAGS_EN_GREEN BIT(26)
595 #define UPS_FLAGS_EN_FLOW_CTR BIT(27)
611 /* OCP_ALDPS_CONFIG */
612 #define ENPWRSAVE 0x8000
613 #define ENPDNPS 0x0200
614 #define LINKENA 0x0100
615 #define DIS_SDSAVE 0x0010
618 #define PHY_STAT_MASK 0x0007
619 #define PHY_STAT_EXT_INIT 2
620 #define PHY_STAT_LAN_ON 3
621 #define PHY_STAT_PWRDN 5
624 #define PGA_RETURN_EN BIT(1)
627 #define EEE_CLKDIV_EN 0x8000
628 #define EN_ALDPS 0x0004
629 #define EN_10M_PLLOFF 0x0001
631 /* OCP_EEE_CONFIG1 */
632 #define RG_TXLPI_MSK_HFDUP 0x8000
633 #define RG_MATCLR_EN 0x4000
634 #define EEE_10_CAP 0x2000
635 #define EEE_NWAY_EN 0x1000
636 #define TX_QUIET_EN 0x0200
637 #define RX_QUIET_EN 0x0100
638 #define sd_rise_time_mask 0x0070
639 #define sd_rise_time(x) (min(x, 7) << 4) /* bit 4 ~ 6 */
640 #define RG_RXLPI_MSK_HFDUP 0x0008
641 #define SDFALLTIME 0x0007 /* bit 0 ~ 2 */
643 /* OCP_EEE_CONFIG2 */
644 #define RG_LPIHYS_NUM 0x7000 /* bit 12 ~ 15 */
645 #define RG_DACQUIET_EN 0x0400
646 #define RG_LDVQUIET_EN 0x0200
647 #define RG_CKRSEL 0x0020
648 #define RG_EEEPRG_EN 0x0010
650 /* OCP_EEE_CONFIG3 */
651 #define fast_snr_mask 0xff80
652 #define fast_snr(x) (min(x, 0x1ff) << 7) /* bit 7 ~ 15 */
653 #define RG_LFS_SEL 0x0060 /* bit 6 ~ 5 */
654 #define MSK_PH 0x0006 /* bit 0 ~ 3 */
657 /* bit[15:14] function */
658 #define FUN_ADDR 0x0000
659 #define FUN_DATA 0x4000
660 /* bit[4:0] device addr */
663 #define CTAP_SHORT_EN 0x0040
664 #define EEE10_EN 0x0010
667 #define EN_EEE_CMODE BIT(14)
668 #define EN_EEE_1000 BIT(13)
669 #define EN_EEE_100 BIT(12)
670 #define EN_10M_CLKDIV BIT(11)
671 #define EN_10M_BGOFF 0x0080
674 #define RTL_ADV2_5G_F_R BIT(5) /* Advertise 2.5GBASE-T fast-retrain */
677 #define TXDIS_STATE 0x01
678 #define ABD_STATE 0x02
680 /* OCP_PHY_PATCH_STAT */
681 #define PATCH_READY BIT(6)
683 /* OCP_PHY_PATCH_CMD */
684 #define PATCH_REQUEST BIT(4)
687 #define PATCH_LOCK BIT(0)
690 #define CKADSEL_L 0x0100
691 #define ADC_EN 0x0080
692 #define EN_EMI_L 0x0040
695 #define sysclk_div_expo(x) (min(x, 5) << 8)
696 #define clk_div_expo(x) (min(x, 5) << 4)
699 #define GREEN_ETH_EN BIT(15)
700 #define R_TUNE_EN BIT(11)
703 #define LPF_AUTO_TUNE 0x8000
706 #define GDAC_IB_UPALL 0x0008
709 #define AMP_DN 0x0200
712 #define RX_DRIVING_MASK 0x6000
715 #define PHY_PATCH_LOCK 0x0001
718 #define AD_MASK 0xfee0
719 #define BND_MASK 0x0004
720 #define BD_MASK 0x0001
722 #define PASS_THRU_MASK 0x1
724 #define BP4_SUPER_ONLY 0x1578 /* RTL_VER_04 only */
726 enum rtl_register_content {
739 #define is_speed_2500(_speed) (((_speed) & (_2500bps | LINK_STATUS)) == (_2500bps | LINK_STATUS))
740 #define is_flow_control(_speed) (((_speed) & (_tx_flow | _rx_flow)) == (_tx_flow | _rx_flow))
742 #define RTL8152_MAX_TX 4
743 #define RTL8152_MAX_RX 10
748 #define RTL8152_RX_MAX_PENDING 4096
749 #define RTL8152_RXFG_HEADSZ 256
751 #define INTR_LINK 0x0004
753 #define RTL8152_RMS (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)
754 #define RTL8153_RMS RTL8153_MAX_PACKET
755 #define RTL8152_TX_TIMEOUT (5 * HZ)
756 #define mtu_to_size(m) ((m) + VLAN_ETH_HLEN + ETH_FCS_LEN)
757 #define size_to_mtu(s) ((s) - VLAN_ETH_HLEN - ETH_FCS_LEN)
758 #define rx_reserved_size(x) (mtu_to_size(x) + sizeof(struct rx_desc) + RX_ALIGN)
772 #define DEVICE_ID_THINKPAD_THUNDERBOLT3_DOCK_GEN2 0x3082
773 #define DEVICE_ID_THINKPAD_USB_C_DOCK_GEN2 0xa387
775 struct tally_counter {
782 __le32 tx_one_collision;
783 __le32 tx_multi_collision;
793 #define RX_LEN_MASK 0x7fff
796 #define RD_UDP_CS BIT(23)
797 #define RD_TCP_CS BIT(22)
798 #define RD_IPV6_CS BIT(20)
799 #define RD_IPV4_CS BIT(19)
802 #define IPF BIT(23) /* IP checksum fail */
803 #define UDPF BIT(22) /* UDP checksum fail */
804 #define TCPF BIT(21) /* TCP checksum fail */
805 #define RX_VLAN_TAG BIT(16)
814 #define TX_FS BIT(31) /* First segment of a packet */
815 #define TX_LS BIT(30) /* Final segment of a packet */
816 #define GTSENDV4 BIT(28)
817 #define GTSENDV6 BIT(27)
818 #define GTTCPHO_SHIFT 18
819 #define GTTCPHO_MAX 0x7fU
820 #define TX_LEN_MAX 0x3ffffU
823 #define UDP_CS BIT(31) /* Calculate UDP/IP checksum */
824 #define TCP_CS BIT(30) /* Calculate TCP/IP checksum */
825 #define IPV4_CS BIT(29) /* Calculate IPv4 checksum */
826 #define IPV6_CS BIT(28) /* Calculate IPv6 checksum */
828 #define MSS_MAX 0x7ffU
829 #define TCPHO_SHIFT 17
830 #define TCPHO_MAX 0x7ffU
831 #define TX_VLAN_TAG BIT(16)
837 struct list_head list, info_list;
839 struct r8152 *context;
845 struct list_head list;
847 struct r8152 *context;
856 struct usb_device *udev;
857 struct napi_struct napi;
858 struct usb_interface *intf;
859 struct net_device *netdev;
860 struct urb *intr_urb;
861 struct tx_agg tx_info[RTL8152_MAX_TX];
862 struct list_head rx_info, rx_used;
863 struct list_head rx_done, tx_free;
864 struct sk_buff_head tx_queue, rx_queue;
865 spinlock_t rx_lock, tx_lock;
866 struct delayed_work schedule, hw_phy_work;
867 struct mii_if_info mii;
868 struct mutex control; /* use for hw setting */
869 #ifdef CONFIG_PM_SLEEP
870 struct notifier_block pm_notifier;
872 struct tasklet_struct tx_tl;
875 void (*init)(struct r8152 *tp);
876 int (*enable)(struct r8152 *tp);
877 void (*disable)(struct r8152 *tp);
878 void (*up)(struct r8152 *tp);
879 void (*down)(struct r8152 *tp);
880 void (*unload)(struct r8152 *tp);
881 int (*eee_get)(struct r8152 *tp, struct ethtool_eee *eee);
882 int (*eee_set)(struct r8152 *tp, struct ethtool_eee *eee);
883 bool (*in_nway)(struct r8152 *tp);
884 void (*hw_phy_cfg)(struct r8152 *tp);
885 void (*autosuspend_en)(struct r8152 *tp, bool enable);
886 void (*change_mtu)(struct r8152 *tp);
899 u32 eee_plloff_100:1;
900 u32 eee_plloff_giga:1;
904 u32 ctap_short_off:1;
907 #define RTL_VER_SIZE 32
911 const struct firmware *fw;
913 char version[RTL_VER_SIZE];
914 int (*pre_fw)(struct r8152 *tp);
915 int (*post_fw)(struct r8152 *tp);
932 u32 fc_pause_on, fc_pause_off;
934 u32 support_2500full:1;
935 u32 lenovo_macpassthru:1;
936 u32 dell_tb_rx_agg_bug:1;
947 * struct fw_block - block type and total length
948 * @type: type of the current block, such as RTL_FW_END, RTL_FW_PLA,
949 * RTL_FW_USB and so on.
950 * @length: total length of the current block.
958 * struct fw_header - header of the firmware file
959 * @checksum: checksum of sha256 which is calculated from the whole file
960 * except the checksum field of the file. That is, calculate sha256
961 * from the version field to the end of the file.
962 * @version: version of this firmware.
963 * @blocks: the first firmware block of the file
967 char version[RTL_VER_SIZE];
968 struct fw_block blocks[];
971 enum rtl8152_fw_flags {
985 enum rtl8152_fw_fixup_cmd {
997 struct fw_phy_speed_up {
998 struct fw_block blk_hdr;
1007 struct fw_block blk_hdr;
1008 struct fw_phy_set ver;
1012 struct fw_phy_fixup {
1013 struct fw_block blk_hdr;
1014 struct fw_phy_set setting;
1019 struct fw_phy_union {
1020 struct fw_block blk_hdr;
1023 struct fw_phy_set pre_set[2];
1024 struct fw_phy_set bp[8];
1025 struct fw_phy_set bp_en;
1032 * struct fw_mac - a firmware block used by RTL_FW_PLA and RTL_FW_USB.
1033 * The layout of the firmware block is:
1034 * <struct fw_mac> + <info> + <firmware data>.
1035 * @blk_hdr: firmware descriptor (type, length)
1036 * @fw_offset: offset of the firmware binary data. The start address of
1037 * the data would be the address of struct fw_mac + @fw_offset.
1038 * @fw_reg: the register to load the firmware. Depends on chip.
1039 * @bp_ba_addr: the register to write break point base address. Depends on
1041 * @bp_ba_value: break point base address. Depends on chip.
1042 * @bp_en_addr: the register to write break point enabled mask. Depends
1044 * @bp_en_value: break point enabled mask. Depends on the firmware.
1045 * @bp_start: the start register of break points. Depends on chip.
1046 * @bp_num: the break point number which needs to be set for this firmware.
1047 * Depends on the firmware.
1048 * @bp: break points. Depends on firmware.
1049 * @reserved: reserved space (unused)
1050 * @fw_ver_reg: the register to store the fw version.
1051 * @fw_ver_data: the firmware version of the current type.
1052 * @info: additional information for debugging, and is followed by the
1053 * binary data of firmware.
1056 struct fw_block blk_hdr;
1065 __le16 bp[16]; /* any value determined by firmware */
1073 * struct fw_phy_patch_key - a firmware block used by RTL_FW_PHY_START.
1074 * This is used to set patch key when loading the firmware of PHY.
1075 * @blk_hdr: firmware descriptor (type, length)
1076 * @key_reg: the register to write the patch key.
1077 * @key_data: patch key.
1078 * @reserved: reserved space (unused)
1080 struct fw_phy_patch_key {
1081 struct fw_block blk_hdr;
1088 * struct fw_phy_nc - a firmware block used by RTL_FW_PHY_NC.
1089 * The layout of the firmware block is:
1090 * <struct fw_phy_nc> + <info> + <firmware data>.
1091 * @blk_hdr: firmware descriptor (type, length)
1092 * @fw_offset: offset of the firmware binary data. The start address of
1093 * the data would be the address of struct fw_phy_nc + @fw_offset.
1094 * @fw_reg: the register to load the firmware. Depends on chip.
1095 * @ba_reg: the register to write the base address. Depends on chip.
1096 * @ba_data: base address. Depends on chip.
1097 * @patch_en_addr: the register of enabling patch mode. Depends on chip.
1098 * @patch_en_value: patch mode enabled mask. Depends on the firmware.
1099 * @mode_reg: the regitster of switching the mode.
1100 * @mode_pre: the mode needing to be set before loading the firmware.
1101 * @mode_post: the mode to be set when finishing to load the firmware.
1102 * @reserved: reserved space (unused)
1103 * @bp_start: the start register of break points. Depends on chip.
1104 * @bp_num: the break point number which needs to be set for this firmware.
1105 * Depends on the firmware.
1106 * @bp: break points. Depends on firmware.
1107 * @info: additional information for debugging, and is followed by the
1108 * binary data of firmware.
1111 struct fw_block blk_hdr;
1116 __le16 patch_en_addr;
1117 __le16 patch_en_value;
1136 RTL_FW_PHY_UNION_NC,
1137 RTL_FW_PHY_UNION_NC1,
1138 RTL_FW_PHY_UNION_NC2,
1139 RTL_FW_PHY_UNION_UC2,
1140 RTL_FW_PHY_UNION_UC,
1141 RTL_FW_PHY_UNION_MISC,
1142 RTL_FW_PHY_SPEED_UP,
1147 RTL_VER_UNKNOWN = 0,
1170 TX_CSUM_SUCCESS = 0,
1175 #define RTL_ADVERTISED_10_HALF BIT(0)
1176 #define RTL_ADVERTISED_10_FULL BIT(1)
1177 #define RTL_ADVERTISED_100_HALF BIT(2)
1178 #define RTL_ADVERTISED_100_FULL BIT(3)
1179 #define RTL_ADVERTISED_1000_HALF BIT(4)
1180 #define RTL_ADVERTISED_1000_FULL BIT(5)
1181 #define RTL_ADVERTISED_2500_FULL BIT(6)
1183 /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
1184 * The RTL chips use a 64 element hash table based on the Ethernet CRC.
1186 static const int multicast_filter_limit = 32;
1187 static unsigned int agg_buf_sz = 16384;
1189 #define RTL_LIMITED_TSO_SIZE (size_to_mtu(agg_buf_sz) - sizeof(struct tx_desc))
1192 int get_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
1197 tmp = kmalloc(size, GFP_KERNEL);
1201 ret = usb_control_msg(tp->udev, usb_rcvctrlpipe(tp->udev, 0),
1202 RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
1203 value, index, tmp, size, 500);
1205 memset(data, 0xff, size);
1207 memcpy(data, tmp, size);
1215 int set_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
1220 tmp = kmemdup(data, size, GFP_KERNEL);
1224 ret = usb_control_msg(tp->udev, usb_sndctrlpipe(tp->udev, 0),
1225 RTL8152_REQ_SET_REGS, RTL8152_REQT_WRITE,
1226 value, index, tmp, size, 500);
1233 static void rtl_set_unplug(struct r8152 *tp)
1235 if (tp->udev->state == USB_STATE_NOTATTACHED) {
1236 set_bit(RTL8152_UNPLUG, &tp->flags);
1237 smp_mb__after_atomic();
1241 static int generic_ocp_read(struct r8152 *tp, u16 index, u16 size,
1242 void *data, u16 type)
1247 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1250 /* both size and indix must be 4 bytes align */
1251 if ((size & 3) || !size || (index & 3) || !data)
1254 if ((u32)index + (u32)size > 0xffff)
1259 ret = get_registers(tp, index, type, limit, data);
1267 ret = get_registers(tp, index, type, size, data);
1284 static int generic_ocp_write(struct r8152 *tp, u16 index, u16 byteen,
1285 u16 size, void *data, u16 type)
1288 u16 byteen_start, byteen_end, byen;
1291 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1294 /* both size and indix must be 4 bytes align */
1295 if ((size & 3) || !size || (index & 3) || !data)
1298 if ((u32)index + (u32)size > 0xffff)
1301 byteen_start = byteen & BYTE_EN_START_MASK;
1302 byteen_end = byteen & BYTE_EN_END_MASK;
1304 byen = byteen_start | (byteen_start << 4);
1305 ret = set_registers(tp, index, type | byen, 4, data);
1318 ret = set_registers(tp, index,
1319 type | BYTE_EN_DWORD,
1328 ret = set_registers(tp, index,
1329 type | BYTE_EN_DWORD,
1341 byen = byteen_end | (byteen_end >> 4);
1342 ret = set_registers(tp, index, type | byen, 4, data);
1355 int pla_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
1357 return generic_ocp_read(tp, index, size, data, MCU_TYPE_PLA);
1361 int pla_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
1363 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_PLA);
1367 int usb_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
1369 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_USB);
1372 static u32 ocp_read_dword(struct r8152 *tp, u16 type, u16 index)
1376 generic_ocp_read(tp, index, sizeof(data), &data, type);
1378 return __le32_to_cpu(data);
1381 static void ocp_write_dword(struct r8152 *tp, u16 type, u16 index, u32 data)
1383 __le32 tmp = __cpu_to_le32(data);
1385 generic_ocp_write(tp, index, BYTE_EN_DWORD, sizeof(tmp), &tmp, type);
1388 static u16 ocp_read_word(struct r8152 *tp, u16 type, u16 index)
1392 u16 byen = BYTE_EN_WORD;
1393 u8 shift = index & 2;
1398 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type | byen);
1400 data = __le32_to_cpu(tmp);
1401 data >>= (shift * 8);
1407 static void ocp_write_word(struct r8152 *tp, u16 type, u16 index, u32 data)
1411 u16 byen = BYTE_EN_WORD;
1412 u8 shift = index & 2;
1418 mask <<= (shift * 8);
1419 data <<= (shift * 8);
1423 tmp = __cpu_to_le32(data);
1425 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
1428 static u8 ocp_read_byte(struct r8152 *tp, u16 type, u16 index)
1432 u8 shift = index & 3;
1436 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
1438 data = __le32_to_cpu(tmp);
1439 data >>= (shift * 8);
1445 static void ocp_write_byte(struct r8152 *tp, u16 type, u16 index, u32 data)
1449 u16 byen = BYTE_EN_BYTE;
1450 u8 shift = index & 3;
1456 mask <<= (shift * 8);
1457 data <<= (shift * 8);
1461 tmp = __cpu_to_le32(data);
1463 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
1466 static u16 ocp_reg_read(struct r8152 *tp, u16 addr)
1468 u16 ocp_base, ocp_index;
1470 ocp_base = addr & 0xf000;
1471 if (ocp_base != tp->ocp_base) {
1472 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
1473 tp->ocp_base = ocp_base;
1476 ocp_index = (addr & 0x0fff) | 0xb000;
1477 return ocp_read_word(tp, MCU_TYPE_PLA, ocp_index);
1480 static void ocp_reg_write(struct r8152 *tp, u16 addr, u16 data)
1482 u16 ocp_base, ocp_index;
1484 ocp_base = addr & 0xf000;
1485 if (ocp_base != tp->ocp_base) {
1486 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
1487 tp->ocp_base = ocp_base;
1490 ocp_index = (addr & 0x0fff) | 0xb000;
1491 ocp_write_word(tp, MCU_TYPE_PLA, ocp_index, data);
1494 static inline void r8152_mdio_write(struct r8152 *tp, u32 reg_addr, u32 value)
1496 ocp_reg_write(tp, OCP_BASE_MII + reg_addr * 2, value);
1499 static inline int r8152_mdio_read(struct r8152 *tp, u32 reg_addr)
1501 return ocp_reg_read(tp, OCP_BASE_MII + reg_addr * 2);
1504 static void sram_write(struct r8152 *tp, u16 addr, u16 data)
1506 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
1507 ocp_reg_write(tp, OCP_SRAM_DATA, data);
1510 static u16 sram_read(struct r8152 *tp, u16 addr)
1512 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
1513 return ocp_reg_read(tp, OCP_SRAM_DATA);
1516 static int read_mii_word(struct net_device *netdev, int phy_id, int reg)
1518 struct r8152 *tp = netdev_priv(netdev);
1521 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1524 if (phy_id != R8152_PHY_ID)
1527 ret = r8152_mdio_read(tp, reg);
1533 void write_mii_word(struct net_device *netdev, int phy_id, int reg, int val)
1535 struct r8152 *tp = netdev_priv(netdev);
1537 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1540 if (phy_id != R8152_PHY_ID)
1543 r8152_mdio_write(tp, reg, val);
1547 r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags);
1550 rtl8152_set_speed(struct r8152 *tp, u8 autoneg, u32 speed, u8 duplex,
1553 static int rtl8152_set_mac_address(struct net_device *netdev, void *p)
1555 struct r8152 *tp = netdev_priv(netdev);
1556 struct sockaddr *addr = p;
1557 int ret = -EADDRNOTAVAIL;
1559 if (!is_valid_ether_addr(addr->sa_data))
1562 ret = usb_autopm_get_interface(tp->intf);
1566 mutex_lock(&tp->control);
1568 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
1570 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
1571 pla_ocp_write(tp, PLA_IDR, BYTE_EN_SIX_BYTES, 8, addr->sa_data);
1572 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
1574 mutex_unlock(&tp->control);
1576 usb_autopm_put_interface(tp->intf);
1581 /* Devices containing proper chips can support a persistent
1582 * host system provided MAC address.
1583 * Examples of this are Dell TB15 and Dell WD15 docks
1585 static int vendor_mac_passthru_addr_read(struct r8152 *tp, struct sockaddr *sa)
1588 struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
1589 union acpi_object *obj;
1592 unsigned char buf[6];
1594 acpi_object_type mac_obj_type;
1597 if (tp->lenovo_macpassthru) {
1598 mac_obj_name = "\\MACA";
1599 mac_obj_type = ACPI_TYPE_STRING;
1602 /* test for -AD variant of RTL8153 */
1603 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
1604 if ((ocp_data & AD_MASK) == 0x1000) {
1605 /* test for MAC address pass-through bit */
1606 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, EFUSE);
1607 if ((ocp_data & PASS_THRU_MASK) != 1) {
1608 netif_dbg(tp, probe, tp->netdev,
1609 "No efuse for RTL8153-AD MAC pass through\n");
1613 /* test for RTL8153-BND and RTL8153-BD */
1614 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_1);
1615 if ((ocp_data & BND_MASK) == 0 && (ocp_data & BD_MASK) == 0) {
1616 netif_dbg(tp, probe, tp->netdev,
1617 "Invalid variant for MAC pass through\n");
1622 mac_obj_name = "\\_SB.AMAC";
1623 mac_obj_type = ACPI_TYPE_BUFFER;
1627 /* returns _AUXMAC_#AABBCCDDEEFF# */
1628 status = acpi_evaluate_object(NULL, mac_obj_name, NULL, &buffer);
1629 obj = (union acpi_object *)buffer.pointer;
1630 if (!ACPI_SUCCESS(status))
1632 if (obj->type != mac_obj_type || obj->string.length != mac_strlen) {
1633 netif_warn(tp, probe, tp->netdev,
1634 "Invalid buffer for pass-thru MAC addr: (%d, %d)\n",
1635 obj->type, obj->string.length);
1639 if (strncmp(obj->string.pointer, "_AUXMAC_#", 9) != 0 ||
1640 strncmp(obj->string.pointer + 0x15, "#", 1) != 0) {
1641 netif_warn(tp, probe, tp->netdev,
1642 "Invalid header when reading pass-thru MAC addr\n");
1645 ret = hex2bin(buf, obj->string.pointer + 9, 6);
1646 if (!(ret == 0 && is_valid_ether_addr(buf))) {
1647 netif_warn(tp, probe, tp->netdev,
1648 "Invalid MAC for pass-thru MAC addr: %d, %pM\n",
1653 memcpy(sa->sa_data, buf, 6);
1654 netif_info(tp, probe, tp->netdev,
1655 "Using pass-thru MAC addr %pM\n", sa->sa_data);
1662 static int determine_ethernet_addr(struct r8152 *tp, struct sockaddr *sa)
1664 struct net_device *dev = tp->netdev;
1667 sa->sa_family = dev->type;
1669 ret = eth_platform_get_mac_address(&tp->udev->dev, sa->sa_data);
1671 if (tp->version == RTL_VER_01) {
1672 ret = pla_ocp_read(tp, PLA_IDR, 8, sa->sa_data);
1674 /* if device doesn't support MAC pass through this will
1675 * be expected to be non-zero
1677 ret = vendor_mac_passthru_addr_read(tp, sa);
1679 ret = pla_ocp_read(tp, PLA_BACKUP, 8,
1685 netif_err(tp, probe, dev, "Get ether addr fail\n");
1686 } else if (!is_valid_ether_addr(sa->sa_data)) {
1687 netif_err(tp, probe, dev, "Invalid ether addr %pM\n",
1689 eth_hw_addr_random(dev);
1690 ether_addr_copy(sa->sa_data, dev->dev_addr);
1691 netif_info(tp, probe, dev, "Random ether addr %pM\n",
1699 static int set_ethernet_addr(struct r8152 *tp)
1701 struct net_device *dev = tp->netdev;
1705 ret = determine_ethernet_addr(tp, &sa);
1709 if (tp->version == RTL_VER_01)
1710 ether_addr_copy(dev->dev_addr, sa.sa_data);
1712 ret = rtl8152_set_mac_address(dev, &sa);
1717 static void read_bulk_callback(struct urb *urb)
1719 struct net_device *netdev;
1720 int status = urb->status;
1723 unsigned long flags;
1733 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1736 if (!test_bit(WORK_ENABLE, &tp->flags))
1739 netdev = tp->netdev;
1741 /* When link down, the driver would cancel all bulks. */
1742 /* This avoid the re-submitting bulk */
1743 if (!netif_carrier_ok(netdev))
1746 usb_mark_last_busy(tp->udev);
1750 if (urb->actual_length < ETH_ZLEN)
1753 spin_lock_irqsave(&tp->rx_lock, flags);
1754 list_add_tail(&agg->list, &tp->rx_done);
1755 spin_unlock_irqrestore(&tp->rx_lock, flags);
1756 napi_schedule(&tp->napi);
1760 netif_device_detach(tp->netdev);
1763 return; /* the urb is in unlink state */
1765 if (net_ratelimit())
1766 netdev_warn(netdev, "maybe reset is needed?\n");
1769 if (net_ratelimit())
1770 netdev_warn(netdev, "Rx status %d\n", status);
1774 r8152_submit_rx(tp, agg, GFP_ATOMIC);
1777 static void write_bulk_callback(struct urb *urb)
1779 struct net_device_stats *stats;
1780 struct net_device *netdev;
1783 unsigned long flags;
1784 int status = urb->status;
1794 netdev = tp->netdev;
1795 stats = &netdev->stats;
1797 if (net_ratelimit())
1798 netdev_warn(netdev, "Tx status %d\n", status);
1799 stats->tx_errors += agg->skb_num;
1801 stats->tx_packets += agg->skb_num;
1802 stats->tx_bytes += agg->skb_len;
1805 spin_lock_irqsave(&tp->tx_lock, flags);
1806 list_add_tail(&agg->list, &tp->tx_free);
1807 spin_unlock_irqrestore(&tp->tx_lock, flags);
1809 usb_autopm_put_interface_async(tp->intf);
1811 if (!netif_carrier_ok(netdev))
1814 if (!test_bit(WORK_ENABLE, &tp->flags))
1817 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1820 if (!skb_queue_empty(&tp->tx_queue))
1821 tasklet_schedule(&tp->tx_tl);
1824 static void intr_callback(struct urb *urb)
1828 int status = urb->status;
1835 if (!test_bit(WORK_ENABLE, &tp->flags))
1838 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1842 case 0: /* success */
1844 case -ECONNRESET: /* unlink */
1846 netif_device_detach(tp->netdev);
1850 netif_info(tp, intr, tp->netdev,
1851 "Stop submitting intr, status %d\n", status);
1854 netif_info(tp, intr, tp->netdev, "intr status -EOVERFLOW\n");
1856 /* -EPIPE: should clear the halt */
1858 netif_info(tp, intr, tp->netdev, "intr status %d\n", status);
1862 d = urb->transfer_buffer;
1863 if (INTR_LINK & __le16_to_cpu(d[0])) {
1864 if (!netif_carrier_ok(tp->netdev)) {
1865 set_bit(RTL8152_LINK_CHG, &tp->flags);
1866 schedule_delayed_work(&tp->schedule, 0);
1869 if (netif_carrier_ok(tp->netdev)) {
1870 netif_stop_queue(tp->netdev);
1871 set_bit(RTL8152_LINK_CHG, &tp->flags);
1872 schedule_delayed_work(&tp->schedule, 0);
1877 res = usb_submit_urb(urb, GFP_ATOMIC);
1878 if (res == -ENODEV) {
1880 netif_device_detach(tp->netdev);
1882 netif_err(tp, intr, tp->netdev,
1883 "can't resubmit intr, status %d\n", res);
1887 static inline void *rx_agg_align(void *data)
1889 return (void *)ALIGN((uintptr_t)data, RX_ALIGN);
1892 static inline void *tx_agg_align(void *data)
1894 return (void *)ALIGN((uintptr_t)data, TX_ALIGN);
1897 static void free_rx_agg(struct r8152 *tp, struct rx_agg *agg)
1899 list_del(&agg->info_list);
1901 usb_free_urb(agg->urb);
1902 put_page(agg->page);
1905 atomic_dec(&tp->rx_count);
1908 static struct rx_agg *alloc_rx_agg(struct r8152 *tp, gfp_t mflags)
1910 struct net_device *netdev = tp->netdev;
1911 int node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
1912 unsigned int order = get_order(tp->rx_buf_sz);
1913 struct rx_agg *rx_agg;
1914 unsigned long flags;
1916 rx_agg = kmalloc_node(sizeof(*rx_agg), mflags, node);
1920 rx_agg->page = alloc_pages(mflags | __GFP_COMP, order);
1924 rx_agg->buffer = page_address(rx_agg->page);
1926 rx_agg->urb = usb_alloc_urb(0, mflags);
1930 rx_agg->context = tp;
1932 INIT_LIST_HEAD(&rx_agg->list);
1933 INIT_LIST_HEAD(&rx_agg->info_list);
1934 spin_lock_irqsave(&tp->rx_lock, flags);
1935 list_add_tail(&rx_agg->info_list, &tp->rx_info);
1936 spin_unlock_irqrestore(&tp->rx_lock, flags);
1938 atomic_inc(&tp->rx_count);
1943 __free_pages(rx_agg->page, order);
1949 static void free_all_mem(struct r8152 *tp)
1951 struct rx_agg *agg, *agg_next;
1952 unsigned long flags;
1955 spin_lock_irqsave(&tp->rx_lock, flags);
1957 list_for_each_entry_safe(agg, agg_next, &tp->rx_info, info_list)
1958 free_rx_agg(tp, agg);
1960 spin_unlock_irqrestore(&tp->rx_lock, flags);
1962 WARN_ON(atomic_read(&tp->rx_count));
1964 for (i = 0; i < RTL8152_MAX_TX; i++) {
1965 usb_free_urb(tp->tx_info[i].urb);
1966 tp->tx_info[i].urb = NULL;
1968 kfree(tp->tx_info[i].buffer);
1969 tp->tx_info[i].buffer = NULL;
1970 tp->tx_info[i].head = NULL;
1973 usb_free_urb(tp->intr_urb);
1974 tp->intr_urb = NULL;
1976 kfree(tp->intr_buff);
1977 tp->intr_buff = NULL;
1980 static int alloc_all_mem(struct r8152 *tp)
1982 struct net_device *netdev = tp->netdev;
1983 struct usb_interface *intf = tp->intf;
1984 struct usb_host_interface *alt = intf->cur_altsetting;
1985 struct usb_host_endpoint *ep_intr = alt->endpoint + 2;
1988 node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
1990 spin_lock_init(&tp->rx_lock);
1991 spin_lock_init(&tp->tx_lock);
1992 INIT_LIST_HEAD(&tp->rx_info);
1993 INIT_LIST_HEAD(&tp->tx_free);
1994 INIT_LIST_HEAD(&tp->rx_done);
1995 skb_queue_head_init(&tp->tx_queue);
1996 skb_queue_head_init(&tp->rx_queue);
1997 atomic_set(&tp->rx_count, 0);
1999 for (i = 0; i < RTL8152_MAX_RX; i++) {
2000 if (!alloc_rx_agg(tp, GFP_KERNEL))
2004 for (i = 0; i < RTL8152_MAX_TX; i++) {
2008 buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
2012 if (buf != tx_agg_align(buf)) {
2014 buf = kmalloc_node(agg_buf_sz + TX_ALIGN, GFP_KERNEL,
2020 urb = usb_alloc_urb(0, GFP_KERNEL);
2026 INIT_LIST_HEAD(&tp->tx_info[i].list);
2027 tp->tx_info[i].context = tp;
2028 tp->tx_info[i].urb = urb;
2029 tp->tx_info[i].buffer = buf;
2030 tp->tx_info[i].head = tx_agg_align(buf);
2032 list_add_tail(&tp->tx_info[i].list, &tp->tx_free);
2035 tp->intr_urb = usb_alloc_urb(0, GFP_KERNEL);
2039 tp->intr_buff = kmalloc(INTBUFSIZE, GFP_KERNEL);
2043 tp->intr_interval = (int)ep_intr->desc.bInterval;
2044 usb_fill_int_urb(tp->intr_urb, tp->udev, usb_rcvintpipe(tp->udev, 3),
2045 tp->intr_buff, INTBUFSIZE, intr_callback,
2046 tp, tp->intr_interval);
2055 static struct tx_agg *r8152_get_tx_agg(struct r8152 *tp)
2057 struct tx_agg *agg = NULL;
2058 unsigned long flags;
2060 if (list_empty(&tp->tx_free))
2063 spin_lock_irqsave(&tp->tx_lock, flags);
2064 if (!list_empty(&tp->tx_free)) {
2065 struct list_head *cursor;
2067 cursor = tp->tx_free.next;
2068 list_del_init(cursor);
2069 agg = list_entry(cursor, struct tx_agg, list);
2071 spin_unlock_irqrestore(&tp->tx_lock, flags);
2076 /* r8152_csum_workaround()
2077 * The hw limits the value of the transport offset. When the offset is out of
2078 * range, calculate the checksum by sw.
2080 static void r8152_csum_workaround(struct r8152 *tp, struct sk_buff *skb,
2081 struct sk_buff_head *list)
2083 if (skb_shinfo(skb)->gso_size) {
2084 netdev_features_t features = tp->netdev->features;
2085 struct sk_buff *segs, *seg, *next;
2086 struct sk_buff_head seg_list;
2088 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
2089 segs = skb_gso_segment(skb, features);
2090 if (IS_ERR(segs) || !segs)
2093 __skb_queue_head_init(&seg_list);
2095 skb_list_walk_safe(segs, seg, next) {
2096 skb_mark_not_on_list(seg);
2097 __skb_queue_tail(&seg_list, seg);
2100 skb_queue_splice(&seg_list, list);
2102 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
2103 if (skb_checksum_help(skb) < 0)
2106 __skb_queue_head(list, skb);
2108 struct net_device_stats *stats;
2111 stats = &tp->netdev->stats;
2112 stats->tx_dropped++;
2117 static inline void rtl_tx_vlan_tag(struct tx_desc *desc, struct sk_buff *skb)
2119 if (skb_vlan_tag_present(skb)) {
2122 opts2 = TX_VLAN_TAG | swab16(skb_vlan_tag_get(skb));
2123 desc->opts2 |= cpu_to_le32(opts2);
2127 static inline void rtl_rx_vlan_tag(struct rx_desc *desc, struct sk_buff *skb)
2129 u32 opts2 = le32_to_cpu(desc->opts2);
2131 if (opts2 & RX_VLAN_TAG)
2132 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
2133 swab16(opts2 & 0xffff));
2136 static int r8152_tx_csum(struct r8152 *tp, struct tx_desc *desc,
2137 struct sk_buff *skb, u32 len, u32 transport_offset)
2139 u32 mss = skb_shinfo(skb)->gso_size;
2140 u32 opts1, opts2 = 0;
2141 int ret = TX_CSUM_SUCCESS;
2143 WARN_ON_ONCE(len > TX_LEN_MAX);
2145 opts1 = len | TX_FS | TX_LS;
2148 if (transport_offset > GTTCPHO_MAX) {
2149 netif_warn(tp, tx_err, tp->netdev,
2150 "Invalid transport offset 0x%x for TSO\n",
2156 switch (vlan_get_protocol(skb)) {
2157 case htons(ETH_P_IP):
2161 case htons(ETH_P_IPV6):
2162 if (skb_cow_head(skb, 0)) {
2166 tcp_v6_gso_csum_prep(skb);
2175 opts1 |= transport_offset << GTTCPHO_SHIFT;
2176 opts2 |= min(mss, MSS_MAX) << MSS_SHIFT;
2177 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
2180 if (transport_offset > TCPHO_MAX) {
2181 netif_warn(tp, tx_err, tp->netdev,
2182 "Invalid transport offset 0x%x\n",
2188 switch (vlan_get_protocol(skb)) {
2189 case htons(ETH_P_IP):
2191 ip_protocol = ip_hdr(skb)->protocol;
2194 case htons(ETH_P_IPV6):
2196 ip_protocol = ipv6_hdr(skb)->nexthdr;
2200 ip_protocol = IPPROTO_RAW;
2204 if (ip_protocol == IPPROTO_TCP)
2206 else if (ip_protocol == IPPROTO_UDP)
2211 opts2 |= transport_offset << TCPHO_SHIFT;
2214 desc->opts2 = cpu_to_le32(opts2);
2215 desc->opts1 = cpu_to_le32(opts1);
2221 static int r8152_tx_agg_fill(struct r8152 *tp, struct tx_agg *agg)
2223 struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
2227 __skb_queue_head_init(&skb_head);
2228 spin_lock(&tx_queue->lock);
2229 skb_queue_splice_init(tx_queue, &skb_head);
2230 spin_unlock(&tx_queue->lock);
2232 tx_data = agg->head;
2235 remain = agg_buf_sz;
2237 while (remain >= ETH_ZLEN + sizeof(struct tx_desc)) {
2238 struct tx_desc *tx_desc;
2239 struct sk_buff *skb;
2243 skb = __skb_dequeue(&skb_head);
2247 len = skb->len + sizeof(*tx_desc);
2250 __skb_queue_head(&skb_head, skb);
2254 tx_data = tx_agg_align(tx_data);
2255 tx_desc = (struct tx_desc *)tx_data;
2257 offset = (u32)skb_transport_offset(skb);
2259 if (r8152_tx_csum(tp, tx_desc, skb, skb->len, offset)) {
2260 r8152_csum_workaround(tp, skb, &skb_head);
2264 rtl_tx_vlan_tag(tx_desc, skb);
2266 tx_data += sizeof(*tx_desc);
2269 if (skb_copy_bits(skb, 0, tx_data, len) < 0) {
2270 struct net_device_stats *stats = &tp->netdev->stats;
2272 stats->tx_dropped++;
2273 dev_kfree_skb_any(skb);
2274 tx_data -= sizeof(*tx_desc);
2279 agg->skb_len += len;
2280 agg->skb_num += skb_shinfo(skb)->gso_segs ?: 1;
2282 dev_kfree_skb_any(skb);
2284 remain = agg_buf_sz - (int)(tx_agg_align(tx_data) - agg->head);
2286 if (tp->dell_tb_rx_agg_bug)
2290 if (!skb_queue_empty(&skb_head)) {
2291 spin_lock(&tx_queue->lock);
2292 skb_queue_splice(&skb_head, tx_queue);
2293 spin_unlock(&tx_queue->lock);
2296 netif_tx_lock(tp->netdev);
2298 if (netif_queue_stopped(tp->netdev) &&
2299 skb_queue_len(&tp->tx_queue) < tp->tx_qlen)
2300 netif_wake_queue(tp->netdev);
2302 netif_tx_unlock(tp->netdev);
2304 ret = usb_autopm_get_interface_async(tp->intf);
2308 usb_fill_bulk_urb(agg->urb, tp->udev, usb_sndbulkpipe(tp->udev, 2),
2309 agg->head, (int)(tx_data - (u8 *)agg->head),
2310 (usb_complete_t)write_bulk_callback, agg);
2312 ret = usb_submit_urb(agg->urb, GFP_ATOMIC);
2314 usb_autopm_put_interface_async(tp->intf);
2320 static u8 r8152_rx_csum(struct r8152 *tp, struct rx_desc *rx_desc)
2322 u8 checksum = CHECKSUM_NONE;
2325 if (!(tp->netdev->features & NETIF_F_RXCSUM))
2328 opts2 = le32_to_cpu(rx_desc->opts2);
2329 opts3 = le32_to_cpu(rx_desc->opts3);
2331 if (opts2 & RD_IPV4_CS) {
2333 checksum = CHECKSUM_NONE;
2334 else if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
2335 checksum = CHECKSUM_UNNECESSARY;
2336 else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
2337 checksum = CHECKSUM_UNNECESSARY;
2338 } else if (opts2 & RD_IPV6_CS) {
2339 if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
2340 checksum = CHECKSUM_UNNECESSARY;
2341 else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
2342 checksum = CHECKSUM_UNNECESSARY;
2349 static inline bool rx_count_exceed(struct r8152 *tp)
2351 return atomic_read(&tp->rx_count) > RTL8152_MAX_RX;
2354 static inline int agg_offset(struct rx_agg *agg, void *addr)
2356 return (int)(addr - agg->buffer);
2359 static struct rx_agg *rtl_get_free_rx(struct r8152 *tp, gfp_t mflags)
2361 struct rx_agg *agg, *agg_next, *agg_free = NULL;
2362 unsigned long flags;
2364 spin_lock_irqsave(&tp->rx_lock, flags);
2366 list_for_each_entry_safe(agg, agg_next, &tp->rx_used, list) {
2367 if (page_count(agg->page) == 1) {
2369 list_del_init(&agg->list);
2373 if (rx_count_exceed(tp)) {
2374 list_del_init(&agg->list);
2375 free_rx_agg(tp, agg);
2381 spin_unlock_irqrestore(&tp->rx_lock, flags);
2383 if (!agg_free && atomic_read(&tp->rx_count) < tp->rx_pending)
2384 agg_free = alloc_rx_agg(tp, mflags);
2389 static int rx_bottom(struct r8152 *tp, int budget)
2391 unsigned long flags;
2392 struct list_head *cursor, *next, rx_queue;
2393 int ret = 0, work_done = 0;
2394 struct napi_struct *napi = &tp->napi;
2396 if (!skb_queue_empty(&tp->rx_queue)) {
2397 while (work_done < budget) {
2398 struct sk_buff *skb = __skb_dequeue(&tp->rx_queue);
2399 struct net_device *netdev = tp->netdev;
2400 struct net_device_stats *stats = &netdev->stats;
2401 unsigned int pkt_len;
2407 napi_gro_receive(napi, skb);
2409 stats->rx_packets++;
2410 stats->rx_bytes += pkt_len;
2414 if (list_empty(&tp->rx_done))
2417 INIT_LIST_HEAD(&rx_queue);
2418 spin_lock_irqsave(&tp->rx_lock, flags);
2419 list_splice_init(&tp->rx_done, &rx_queue);
2420 spin_unlock_irqrestore(&tp->rx_lock, flags);
2422 list_for_each_safe(cursor, next, &rx_queue) {
2423 struct rx_desc *rx_desc;
2424 struct rx_agg *agg, *agg_free;
2429 list_del_init(cursor);
2431 agg = list_entry(cursor, struct rx_agg, list);
2433 if (urb->actual_length < ETH_ZLEN)
2436 agg_free = rtl_get_free_rx(tp, GFP_ATOMIC);
2438 rx_desc = agg->buffer;
2439 rx_data = agg->buffer;
2440 len_used += sizeof(struct rx_desc);
2442 while (urb->actual_length > len_used) {
2443 struct net_device *netdev = tp->netdev;
2444 struct net_device_stats *stats = &netdev->stats;
2445 unsigned int pkt_len, rx_frag_head_sz;
2446 struct sk_buff *skb;
2448 /* limite the skb numbers for rx_queue */
2449 if (unlikely(skb_queue_len(&tp->rx_queue) >= 1000))
2452 pkt_len = le32_to_cpu(rx_desc->opts1) & RX_LEN_MASK;
2453 if (pkt_len < ETH_ZLEN)
2456 len_used += pkt_len;
2457 if (urb->actual_length < len_used)
2460 pkt_len -= ETH_FCS_LEN;
2461 rx_data += sizeof(struct rx_desc);
2463 if (!agg_free || tp->rx_copybreak > pkt_len)
2464 rx_frag_head_sz = pkt_len;
2466 rx_frag_head_sz = tp->rx_copybreak;
2468 skb = napi_alloc_skb(napi, rx_frag_head_sz);
2470 stats->rx_dropped++;
2474 skb->ip_summed = r8152_rx_csum(tp, rx_desc);
2475 memcpy(skb->data, rx_data, rx_frag_head_sz);
2476 skb_put(skb, rx_frag_head_sz);
2477 pkt_len -= rx_frag_head_sz;
2478 rx_data += rx_frag_head_sz;
2480 skb_add_rx_frag(skb, 0, agg->page,
2481 agg_offset(agg, rx_data),
2483 SKB_DATA_ALIGN(pkt_len));
2484 get_page(agg->page);
2487 skb->protocol = eth_type_trans(skb, netdev);
2488 rtl_rx_vlan_tag(rx_desc, skb);
2489 if (work_done < budget) {
2491 stats->rx_packets++;
2492 stats->rx_bytes += skb->len;
2493 napi_gro_receive(napi, skb);
2495 __skb_queue_tail(&tp->rx_queue, skb);
2499 rx_data = rx_agg_align(rx_data + pkt_len + ETH_FCS_LEN);
2500 rx_desc = (struct rx_desc *)rx_data;
2501 len_used = agg_offset(agg, rx_data);
2502 len_used += sizeof(struct rx_desc);
2505 WARN_ON(!agg_free && page_count(agg->page) > 1);
2508 spin_lock_irqsave(&tp->rx_lock, flags);
2509 if (page_count(agg->page) == 1) {
2510 list_add(&agg_free->list, &tp->rx_used);
2512 list_add_tail(&agg->list, &tp->rx_used);
2516 spin_unlock_irqrestore(&tp->rx_lock, flags);
2521 ret = r8152_submit_rx(tp, agg, GFP_ATOMIC);
2523 urb->actual_length = 0;
2524 list_add_tail(&agg->list, next);
2528 if (!list_empty(&rx_queue)) {
2529 spin_lock_irqsave(&tp->rx_lock, flags);
2530 list_splice_tail(&rx_queue, &tp->rx_done);
2531 spin_unlock_irqrestore(&tp->rx_lock, flags);
2538 static void tx_bottom(struct r8152 *tp)
2543 struct net_device *netdev = tp->netdev;
2546 if (skb_queue_empty(&tp->tx_queue))
2549 agg = r8152_get_tx_agg(tp);
2553 res = r8152_tx_agg_fill(tp, agg);
2557 if (res == -ENODEV) {
2559 netif_device_detach(netdev);
2561 struct net_device_stats *stats = &netdev->stats;
2562 unsigned long flags;
2564 netif_warn(tp, tx_err, netdev,
2565 "failed tx_urb %d\n", res);
2566 stats->tx_dropped += agg->skb_num;
2568 spin_lock_irqsave(&tp->tx_lock, flags);
2569 list_add_tail(&agg->list, &tp->tx_free);
2570 spin_unlock_irqrestore(&tp->tx_lock, flags);
2575 static void bottom_half(struct tasklet_struct *t)
2577 struct r8152 *tp = from_tasklet(tp, t, tx_tl);
2579 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2582 if (!test_bit(WORK_ENABLE, &tp->flags))
2585 /* When link down, the driver would cancel all bulks. */
2586 /* This avoid the re-submitting bulk */
2587 if (!netif_carrier_ok(tp->netdev))
2590 clear_bit(SCHEDULE_TASKLET, &tp->flags);
2595 static int r8152_poll(struct napi_struct *napi, int budget)
2597 struct r8152 *tp = container_of(napi, struct r8152, napi);
2600 work_done = rx_bottom(tp, budget);
2602 if (work_done < budget) {
2603 if (!napi_complete_done(napi, work_done))
2605 if (!list_empty(&tp->rx_done))
2606 napi_schedule(napi);
2614 int r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags)
2618 /* The rx would be stopped, so skip submitting */
2619 if (test_bit(RTL8152_UNPLUG, &tp->flags) ||
2620 !test_bit(WORK_ENABLE, &tp->flags) || !netif_carrier_ok(tp->netdev))
2623 usb_fill_bulk_urb(agg->urb, tp->udev, usb_rcvbulkpipe(tp->udev, 1),
2624 agg->buffer, tp->rx_buf_sz,
2625 (usb_complete_t)read_bulk_callback, agg);
2627 ret = usb_submit_urb(agg->urb, mem_flags);
2628 if (ret == -ENODEV) {
2630 netif_device_detach(tp->netdev);
2632 struct urb *urb = agg->urb;
2633 unsigned long flags;
2635 urb->actual_length = 0;
2636 spin_lock_irqsave(&tp->rx_lock, flags);
2637 list_add_tail(&agg->list, &tp->rx_done);
2638 spin_unlock_irqrestore(&tp->rx_lock, flags);
2640 netif_err(tp, rx_err, tp->netdev,
2641 "Couldn't submit rx[%p], ret = %d\n", agg, ret);
2643 napi_schedule(&tp->napi);
2649 static void rtl_drop_queued_tx(struct r8152 *tp)
2651 struct net_device_stats *stats = &tp->netdev->stats;
2652 struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
2653 struct sk_buff *skb;
2655 if (skb_queue_empty(tx_queue))
2658 __skb_queue_head_init(&skb_head);
2659 spin_lock_bh(&tx_queue->lock);
2660 skb_queue_splice_init(tx_queue, &skb_head);
2661 spin_unlock_bh(&tx_queue->lock);
2663 while ((skb = __skb_dequeue(&skb_head))) {
2665 stats->tx_dropped++;
2669 static void rtl8152_tx_timeout(struct net_device *netdev, unsigned int txqueue)
2671 struct r8152 *tp = netdev_priv(netdev);
2673 netif_warn(tp, tx_err, netdev, "Tx timeout\n");
2675 usb_queue_reset_device(tp->intf);
2678 static void rtl8152_set_rx_mode(struct net_device *netdev)
2680 struct r8152 *tp = netdev_priv(netdev);
2682 if (netif_carrier_ok(netdev)) {
2683 set_bit(RTL8152_SET_RX_MODE, &tp->flags);
2684 schedule_delayed_work(&tp->schedule, 0);
2688 static void _rtl8152_set_rx_mode(struct net_device *netdev)
2690 struct r8152 *tp = netdev_priv(netdev);
2691 u32 mc_filter[2]; /* Multicast hash filter */
2695 netif_stop_queue(netdev);
2696 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2697 ocp_data &= ~RCR_ACPT_ALL;
2698 ocp_data |= RCR_AB | RCR_APM;
2700 if (netdev->flags & IFF_PROMISC) {
2701 /* Unconditionally log net taps. */
2702 netif_notice(tp, link, netdev, "Promiscuous mode enabled\n");
2703 ocp_data |= RCR_AM | RCR_AAP;
2704 mc_filter[1] = 0xffffffff;
2705 mc_filter[0] = 0xffffffff;
2706 } else if ((netdev_mc_count(netdev) > multicast_filter_limit) ||
2707 (netdev->flags & IFF_ALLMULTI)) {
2708 /* Too many to filter perfectly -- accept all multicasts. */
2710 mc_filter[1] = 0xffffffff;
2711 mc_filter[0] = 0xffffffff;
2713 struct netdev_hw_addr *ha;
2717 netdev_for_each_mc_addr(ha, netdev) {
2718 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
2720 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2725 tmp[0] = __cpu_to_le32(swab32(mc_filter[1]));
2726 tmp[1] = __cpu_to_le32(swab32(mc_filter[0]));
2728 pla_ocp_write(tp, PLA_MAR, BYTE_EN_DWORD, sizeof(tmp), tmp);
2729 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2730 netif_wake_queue(netdev);
2733 static netdev_features_t
2734 rtl8152_features_check(struct sk_buff *skb, struct net_device *dev,
2735 netdev_features_t features)
2737 u32 mss = skb_shinfo(skb)->gso_size;
2738 int max_offset = mss ? GTTCPHO_MAX : TCPHO_MAX;
2739 int offset = skb_transport_offset(skb);
2741 if ((mss || skb->ip_summed == CHECKSUM_PARTIAL) && offset > max_offset)
2742 features &= ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
2743 else if ((skb->len + sizeof(struct tx_desc)) > agg_buf_sz)
2744 features &= ~NETIF_F_GSO_MASK;
2749 static netdev_tx_t rtl8152_start_xmit(struct sk_buff *skb,
2750 struct net_device *netdev)
2752 struct r8152 *tp = netdev_priv(netdev);
2754 skb_tx_timestamp(skb);
2756 skb_queue_tail(&tp->tx_queue, skb);
2758 if (!list_empty(&tp->tx_free)) {
2759 if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
2760 set_bit(SCHEDULE_TASKLET, &tp->flags);
2761 schedule_delayed_work(&tp->schedule, 0);
2763 usb_mark_last_busy(tp->udev);
2764 tasklet_schedule(&tp->tx_tl);
2766 } else if (skb_queue_len(&tp->tx_queue) > tp->tx_qlen) {
2767 netif_stop_queue(netdev);
2770 return NETDEV_TX_OK;
2773 static void r8152b_reset_packet_filter(struct r8152 *tp)
2777 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_FMC);
2778 ocp_data &= ~FMC_FCR_MCU_EN;
2779 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
2780 ocp_data |= FMC_FCR_MCU_EN;
2781 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
2784 static void rtl8152_nic_reset(struct r8152 *tp)
2789 switch (tp->version) {
2793 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
2795 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
2797 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_BMU_RESET);
2798 ocp_data &= ~BMU_RESET_EP_IN;
2799 ocp_write_word(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
2801 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
2802 ocp_data |= CDC_ECM_EN;
2803 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
2805 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
2807 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
2809 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_BMU_RESET);
2810 ocp_data |= BMU_RESET_EP_IN;
2811 ocp_write_word(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
2813 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
2814 ocp_data &= ~CDC_ECM_EN;
2815 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
2819 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, CR_RST);
2821 for (i = 0; i < 1000; i++) {
2822 if (!(ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR) & CR_RST))
2824 usleep_range(100, 400);
2830 static void set_tx_qlen(struct r8152 *tp)
2832 tp->tx_qlen = agg_buf_sz / (mtu_to_size(tp->netdev->mtu) + sizeof(struct tx_desc));
2835 static inline u16 rtl8152_get_speed(struct r8152 *tp)
2837 return ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHYSTATUS);
2840 static void rtl_eee_plus_en(struct r8152 *tp, bool enable)
2844 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
2846 ocp_data |= EEEP_CR_EEEP_TX;
2848 ocp_data &= ~EEEP_CR_EEEP_TX;
2849 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
2852 static void rtl_set_eee_plus(struct r8152 *tp)
2854 if (rtl8152_get_speed(tp) & _10bps)
2855 rtl_eee_plus_en(tp, true);
2857 rtl_eee_plus_en(tp, false);
2860 static void rxdy_gated_en(struct r8152 *tp, bool enable)
2864 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
2866 ocp_data |= RXDY_GATED_EN;
2868 ocp_data &= ~RXDY_GATED_EN;
2869 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
2872 static int rtl_start_rx(struct r8152 *tp)
2874 struct rx_agg *agg, *agg_next;
2875 struct list_head tmp_list;
2876 unsigned long flags;
2879 INIT_LIST_HEAD(&tmp_list);
2881 spin_lock_irqsave(&tp->rx_lock, flags);
2883 INIT_LIST_HEAD(&tp->rx_done);
2884 INIT_LIST_HEAD(&tp->rx_used);
2886 list_splice_init(&tp->rx_info, &tmp_list);
2888 spin_unlock_irqrestore(&tp->rx_lock, flags);
2890 list_for_each_entry_safe(agg, agg_next, &tmp_list, info_list) {
2891 INIT_LIST_HEAD(&agg->list);
2893 /* Only RTL8152_MAX_RX rx_agg need to be submitted. */
2894 if (++i > RTL8152_MAX_RX) {
2895 spin_lock_irqsave(&tp->rx_lock, flags);
2896 list_add_tail(&agg->list, &tp->rx_used);
2897 spin_unlock_irqrestore(&tp->rx_lock, flags);
2898 } else if (unlikely(ret < 0)) {
2899 spin_lock_irqsave(&tp->rx_lock, flags);
2900 list_add_tail(&agg->list, &tp->rx_done);
2901 spin_unlock_irqrestore(&tp->rx_lock, flags);
2903 ret = r8152_submit_rx(tp, agg, GFP_KERNEL);
2907 spin_lock_irqsave(&tp->rx_lock, flags);
2908 WARN_ON(!list_empty(&tp->rx_info));
2909 list_splice(&tmp_list, &tp->rx_info);
2910 spin_unlock_irqrestore(&tp->rx_lock, flags);
2915 static int rtl_stop_rx(struct r8152 *tp)
2917 struct rx_agg *agg, *agg_next;
2918 struct list_head tmp_list;
2919 unsigned long flags;
2921 INIT_LIST_HEAD(&tmp_list);
2923 /* The usb_kill_urb() couldn't be used in atomic.
2924 * Therefore, move the list of rx_info to a tmp one.
2925 * Then, list_for_each_entry_safe could be used without
2929 spin_lock_irqsave(&tp->rx_lock, flags);
2930 list_splice_init(&tp->rx_info, &tmp_list);
2931 spin_unlock_irqrestore(&tp->rx_lock, flags);
2933 list_for_each_entry_safe(agg, agg_next, &tmp_list, info_list) {
2934 /* At least RTL8152_MAX_RX rx_agg have the page_count being
2935 * equal to 1, so the other ones could be freed safely.
2937 if (page_count(agg->page) > 1)
2938 free_rx_agg(tp, agg);
2940 usb_kill_urb(agg->urb);
2943 /* Move back the list of temp to the rx_info */
2944 spin_lock_irqsave(&tp->rx_lock, flags);
2945 WARN_ON(!list_empty(&tp->rx_info));
2946 list_splice(&tmp_list, &tp->rx_info);
2947 spin_unlock_irqrestore(&tp->rx_lock, flags);
2949 while (!skb_queue_empty(&tp->rx_queue))
2950 dev_kfree_skb(__skb_dequeue(&tp->rx_queue));
2955 static void rtl_set_ifg(struct r8152 *tp, u16 speed)
2959 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR1);
2960 ocp_data &= ~IFG_MASK;
2961 if ((speed & (_10bps | _100bps)) && !(speed & FULL_DUP)) {
2962 ocp_data |= IFG_144NS;
2963 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR1, ocp_data);
2965 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4);
2966 ocp_data &= ~TX10MIDLE_EN;
2967 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, ocp_data);
2969 ocp_data |= IFG_96NS;
2970 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR1, ocp_data);
2972 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4);
2973 ocp_data |= TX10MIDLE_EN;
2974 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, ocp_data);
2978 static inline void r8153b_rx_agg_chg_indicate(struct r8152 *tp)
2980 ocp_write_byte(tp, MCU_TYPE_USB, USB_UPT_RXDMA_OWN,
2981 OWN_UPDATE | OWN_CLEAR);
2984 static int rtl_enable(struct r8152 *tp)
2988 r8152b_reset_packet_filter(tp);
2990 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
2991 ocp_data |= CR_RE | CR_TE;
2992 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
2994 switch (tp->version) {
2998 r8153b_rx_agg_chg_indicate(tp);
3004 rxdy_gated_en(tp, false);
3009 static int rtl8152_enable(struct r8152 *tp)
3011 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3015 rtl_set_eee_plus(tp);
3017 return rtl_enable(tp);
3020 static void r8153_set_rx_early_timeout(struct r8152 *tp)
3022 u32 ocp_data = tp->coalesce / 8;
3024 switch (tp->version) {
3029 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
3036 /* The RTL8153B uses USB_RX_EXTRA_AGGR_TMR for rx timeout
3037 * primarily. For USB_RX_EARLY_TIMEOUT, we fix it to 128ns.
3039 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
3041 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EXTRA_AGGR_TMR,
3050 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
3052 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EXTRA_AGGR_TMR,
3054 r8153b_rx_agg_chg_indicate(tp);
3062 static void r8153_set_rx_early_size(struct r8152 *tp)
3064 u32 ocp_data = tp->rx_buf_sz - rx_reserved_size(tp->netdev->mtu);
3066 switch (tp->version) {
3071 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
3077 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
3086 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
3088 r8153b_rx_agg_chg_indicate(tp);
3096 static int rtl8153_enable(struct r8152 *tp)
3100 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3104 rtl_set_eee_plus(tp);
3105 r8153_set_rx_early_timeout(tp);
3106 r8153_set_rx_early_size(tp);
3108 rtl_set_ifg(tp, rtl8152_get_speed(tp));
3110 switch (tp->version) {
3113 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_TASK);
3114 ocp_data &= ~FC_PATCH_TASK;
3115 ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
3116 usleep_range(1000, 2000);
3117 ocp_data |= FC_PATCH_TASK;
3118 ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
3124 return rtl_enable(tp);
3127 static void rtl_disable(struct r8152 *tp)
3132 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
3133 rtl_drop_queued_tx(tp);
3137 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3138 ocp_data &= ~RCR_ACPT_ALL;
3139 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3141 rtl_drop_queued_tx(tp);
3143 for (i = 0; i < RTL8152_MAX_TX; i++)
3144 usb_kill_urb(tp->tx_info[i].urb);
3146 rxdy_gated_en(tp, true);
3148 for (i = 0; i < 1000; i++) {
3149 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3150 if ((ocp_data & FIFO_EMPTY) == FIFO_EMPTY)
3152 usleep_range(1000, 2000);
3155 for (i = 0; i < 1000; i++) {
3156 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0) & TCR0_TX_EMPTY)
3158 usleep_range(1000, 2000);
3163 rtl8152_nic_reset(tp);
3166 static void r8152_power_cut_en(struct r8152 *tp, bool enable)
3170 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
3172 ocp_data |= POWER_CUT;
3174 ocp_data &= ~POWER_CUT;
3175 ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
3177 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS);
3178 ocp_data &= ~RESUME_INDICATE;
3179 ocp_write_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS, ocp_data);
3182 static void rtl_rx_vlan_en(struct r8152 *tp, bool enable)
3186 switch (tp->version) {
3197 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
3199 ocp_data |= CPCR_RX_VLAN;
3201 ocp_data &= ~CPCR_RX_VLAN;
3202 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
3212 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RCR1);
3214 ocp_data |= OUTER_VLAN | INNER_VLAN;
3216 ocp_data &= ~(OUTER_VLAN | INNER_VLAN);
3217 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RCR1, ocp_data);
3222 static int rtl8152_set_features(struct net_device *dev,
3223 netdev_features_t features)
3225 netdev_features_t changed = features ^ dev->features;
3226 struct r8152 *tp = netdev_priv(dev);
3229 ret = usb_autopm_get_interface(tp->intf);
3233 mutex_lock(&tp->control);
3235 if (changed & NETIF_F_HW_VLAN_CTAG_RX) {
3236 if (features & NETIF_F_HW_VLAN_CTAG_RX)
3237 rtl_rx_vlan_en(tp, true);
3239 rtl_rx_vlan_en(tp, false);
3242 mutex_unlock(&tp->control);
3244 usb_autopm_put_interface(tp->intf);
3250 #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
3252 static u32 __rtl_get_wol(struct r8152 *tp)
3257 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3258 if (ocp_data & LINK_ON_WAKE_EN)
3259 wolopts |= WAKE_PHY;
3261 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
3262 if (ocp_data & UWF_EN)
3263 wolopts |= WAKE_UCAST;
3264 if (ocp_data & BWF_EN)
3265 wolopts |= WAKE_BCAST;
3266 if (ocp_data & MWF_EN)
3267 wolopts |= WAKE_MCAST;
3269 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
3270 if (ocp_data & MAGIC_EN)
3271 wolopts |= WAKE_MAGIC;
3276 static void __rtl_set_wol(struct r8152 *tp, u32 wolopts)
3280 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
3282 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3283 ocp_data &= ~LINK_ON_WAKE_EN;
3284 if (wolopts & WAKE_PHY)
3285 ocp_data |= LINK_ON_WAKE_EN;
3286 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
3288 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
3289 ocp_data &= ~(UWF_EN | BWF_EN | MWF_EN);
3290 if (wolopts & WAKE_UCAST)
3292 if (wolopts & WAKE_BCAST)
3294 if (wolopts & WAKE_MCAST)
3296 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG5, ocp_data);
3298 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3300 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
3301 ocp_data &= ~MAGIC_EN;
3302 if (wolopts & WAKE_MAGIC)
3303 ocp_data |= MAGIC_EN;
3304 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL, ocp_data);
3306 if (wolopts & WAKE_ANY)
3307 device_set_wakeup_enable(&tp->udev->dev, true);
3309 device_set_wakeup_enable(&tp->udev->dev, false);
3312 static void r8153_mac_clk_speed_down(struct r8152 *tp, bool enable)
3314 u32 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2);
3316 /* MAC clock speed down */
3318 ocp_data |= MAC_CLK_SPDWN_EN;
3320 ocp_data &= ~MAC_CLK_SPDWN_EN;
3322 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, ocp_data);
3325 static void r8156_mac_clk_spd(struct r8152 *tp, bool enable)
3329 /* MAC clock speed down */
3331 /* aldps_spdwn_ratio, tp10_spdwn_ratio */
3332 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL,
3335 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2);
3336 ocp_data &= ~EEE_SPDWN_RATIO_MASK;
3337 ocp_data |= MAC_CLK_SPDWN_EN | 0x03; /* eee_spdwn_ratio */
3338 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, ocp_data);
3340 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2);
3341 ocp_data &= ~MAC_CLK_SPDWN_EN;
3342 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, ocp_data);
3346 static void r8153_u1u2en(struct r8152 *tp, bool enable)
3351 memset(u1u2, 0xff, sizeof(u1u2));
3353 memset(u1u2, 0x00, sizeof(u1u2));
3355 usb_ocp_write(tp, USB_TOLERANCE, BYTE_EN_SIX_BYTES, sizeof(u1u2), u1u2);
3358 static void r8153b_u1u2en(struct r8152 *tp, bool enable)
3362 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_LPM_CONFIG);
3364 ocp_data |= LPM_U1U2_EN;
3366 ocp_data &= ~LPM_U1U2_EN;
3368 ocp_write_word(tp, MCU_TYPE_USB, USB_LPM_CONFIG, ocp_data);
3371 static void r8153_u2p3en(struct r8152 *tp, bool enable)
3375 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL);
3377 ocp_data |= U2P3_ENABLE;
3379 ocp_data &= ~U2P3_ENABLE;
3380 ocp_write_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL, ocp_data);
3383 static void r8153b_ups_flags(struct r8152 *tp)
3387 if (tp->ups_info.green)
3388 ups_flags |= UPS_FLAGS_EN_GREEN;
3390 if (tp->ups_info.aldps)
3391 ups_flags |= UPS_FLAGS_EN_ALDPS;
3393 if (tp->ups_info.eee)
3394 ups_flags |= UPS_FLAGS_EN_EEE;
3396 if (tp->ups_info.flow_control)
3397 ups_flags |= UPS_FLAGS_EN_FLOW_CTR;
3399 if (tp->ups_info.eee_ckdiv)
3400 ups_flags |= UPS_FLAGS_EN_EEE_CKDIV;
3402 if (tp->ups_info.eee_cmod_lv)
3403 ups_flags |= UPS_FLAGS_EEE_CMOD_LV_EN;
3405 if (tp->ups_info.r_tune)
3406 ups_flags |= UPS_FLAGS_R_TUNE;
3408 if (tp->ups_info._10m_ckdiv)
3409 ups_flags |= UPS_FLAGS_EN_10M_CKDIV;
3411 if (tp->ups_info.eee_plloff_100)
3412 ups_flags |= UPS_FLAGS_EEE_PLLOFF_100;
3414 if (tp->ups_info.eee_plloff_giga)
3415 ups_flags |= UPS_FLAGS_EEE_PLLOFF_GIGA;
3417 if (tp->ups_info._250m_ckdiv)
3418 ups_flags |= UPS_FLAGS_250M_CKDIV;
3420 if (tp->ups_info.ctap_short_off)
3421 ups_flags |= UPS_FLAGS_CTAP_SHORT_DIS;
3423 switch (tp->ups_info.speed_duplex) {
3425 ups_flags |= ups_flags_speed(1);
3428 ups_flags |= ups_flags_speed(2);
3430 case NWAY_100M_HALF:
3431 ups_flags |= ups_flags_speed(3);
3433 case NWAY_100M_FULL:
3434 ups_flags |= ups_flags_speed(4);
3436 case NWAY_1000M_FULL:
3437 ups_flags |= ups_flags_speed(5);
3439 case FORCE_10M_HALF:
3440 ups_flags |= ups_flags_speed(6);
3442 case FORCE_10M_FULL:
3443 ups_flags |= ups_flags_speed(7);
3445 case FORCE_100M_HALF:
3446 ups_flags |= ups_flags_speed(8);
3448 case FORCE_100M_FULL:
3449 ups_flags |= ups_flags_speed(9);
3455 ocp_write_dword(tp, MCU_TYPE_USB, USB_UPS_FLAGS, ups_flags);
3458 static void r8156_ups_flags(struct r8152 *tp)
3462 if (tp->ups_info.green)
3463 ups_flags |= UPS_FLAGS_EN_GREEN;
3465 if (tp->ups_info.aldps)
3466 ups_flags |= UPS_FLAGS_EN_ALDPS;
3468 if (tp->ups_info.eee)
3469 ups_flags |= UPS_FLAGS_EN_EEE;
3471 if (tp->ups_info.flow_control)
3472 ups_flags |= UPS_FLAGS_EN_FLOW_CTR;
3474 if (tp->ups_info.eee_ckdiv)
3475 ups_flags |= UPS_FLAGS_EN_EEE_CKDIV;
3477 if (tp->ups_info._10m_ckdiv)
3478 ups_flags |= UPS_FLAGS_EN_10M_CKDIV;
3480 if (tp->ups_info.eee_plloff_100)
3481 ups_flags |= UPS_FLAGS_EEE_PLLOFF_100;
3483 if (tp->ups_info.eee_plloff_giga)
3484 ups_flags |= UPS_FLAGS_EEE_PLLOFF_GIGA;
3486 if (tp->ups_info._250m_ckdiv)
3487 ups_flags |= UPS_FLAGS_250M_CKDIV;
3489 switch (tp->ups_info.speed_duplex) {
3490 case FORCE_10M_HALF:
3491 ups_flags |= ups_flags_speed(0);
3493 case FORCE_10M_FULL:
3494 ups_flags |= ups_flags_speed(1);
3496 case FORCE_100M_HALF:
3497 ups_flags |= ups_flags_speed(2);
3499 case FORCE_100M_FULL:
3500 ups_flags |= ups_flags_speed(3);
3503 ups_flags |= ups_flags_speed(4);
3506 ups_flags |= ups_flags_speed(5);
3508 case NWAY_100M_HALF:
3509 ups_flags |= ups_flags_speed(6);
3511 case NWAY_100M_FULL:
3512 ups_flags |= ups_flags_speed(7);
3514 case NWAY_1000M_FULL:
3515 ups_flags |= ups_flags_speed(8);
3517 case NWAY_2500M_FULL:
3518 ups_flags |= ups_flags_speed(9);
3524 switch (tp->ups_info.lite_mode) {
3526 ups_flags |= 0 << 5;
3529 ups_flags |= 2 << 5;
3533 ups_flags |= 1 << 5;
3537 ocp_write_dword(tp, MCU_TYPE_USB, USB_UPS_FLAGS, ups_flags);
3540 static void rtl_green_en(struct r8152 *tp, bool enable)
3544 data = sram_read(tp, SRAM_GREEN_CFG);
3546 data |= GREEN_ETH_EN;
3548 data &= ~GREEN_ETH_EN;
3549 sram_write(tp, SRAM_GREEN_CFG, data);
3551 tp->ups_info.green = enable;
3554 static void r8153b_green_en(struct r8152 *tp, bool enable)
3557 sram_write(tp, 0x8045, 0); /* 10M abiq&ldvbias */
3558 sram_write(tp, 0x804d, 0x1222); /* 100M short abiq&ldvbias */
3559 sram_write(tp, 0x805d, 0x0022); /* 1000M short abiq&ldvbias */
3561 sram_write(tp, 0x8045, 0x2444); /* 10M abiq&ldvbias */
3562 sram_write(tp, 0x804d, 0x2444); /* 100M short abiq&ldvbias */
3563 sram_write(tp, 0x805d, 0x2444); /* 1000M short abiq&ldvbias */
3566 rtl_green_en(tp, true);
3569 static u16 r8153_phy_status(struct r8152 *tp, u16 desired)
3574 for (i = 0; i < 500; i++) {
3575 data = ocp_reg_read(tp, OCP_PHY_STATUS);
3576 data &= PHY_STAT_MASK;
3578 if (data == desired)
3580 } else if (data == PHY_STAT_LAN_ON || data == PHY_STAT_PWRDN ||
3581 data == PHY_STAT_EXT_INIT) {
3586 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3593 static void r8153b_ups_en(struct r8152 *tp, bool enable)
3595 u32 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_POWER_CUT);
3598 r8153b_ups_flags(tp);
3600 ocp_data |= UPS_EN | USP_PREWAKE | PHASE2_EN;
3601 ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3603 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_2);
3604 ocp_data |= UPS_FORCE_PWR_DOWN;
3605 ocp_write_byte(tp, MCU_TYPE_USB, USB_MISC_2, ocp_data);
3607 ocp_data &= ~(UPS_EN | USP_PREWAKE);
3608 ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3610 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_2);
3611 ocp_data &= ~UPS_FORCE_PWR_DOWN;
3612 ocp_write_byte(tp, MCU_TYPE_USB, USB_MISC_2, ocp_data);
3614 if (ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0) & PCUT_STATUS) {
3617 for (i = 0; i < 500; i++) {
3618 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
3624 tp->rtl_ops.hw_phy_cfg(tp);
3626 rtl8152_set_speed(tp, tp->autoneg, tp->speed,
3627 tp->duplex, tp->advertising);
3632 static void r8153c_ups_en(struct r8152 *tp, bool enable)
3634 u32 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_POWER_CUT);
3637 r8153b_ups_flags(tp);
3639 ocp_data |= UPS_EN | USP_PREWAKE | PHASE2_EN;
3640 ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3642 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_2);
3643 ocp_data |= UPS_FORCE_PWR_DOWN;
3644 ocp_data &= ~BIT(7);
3645 ocp_write_byte(tp, MCU_TYPE_USB, USB_MISC_2, ocp_data);
3647 ocp_data &= ~(UPS_EN | USP_PREWAKE);
3648 ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3650 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_2);
3651 ocp_data &= ~UPS_FORCE_PWR_DOWN;
3652 ocp_write_byte(tp, MCU_TYPE_USB, USB_MISC_2, ocp_data);
3654 if (ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0) & PCUT_STATUS) {
3657 for (i = 0; i < 500; i++) {
3658 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
3664 tp->rtl_ops.hw_phy_cfg(tp);
3666 rtl8152_set_speed(tp, tp->autoneg, tp->speed,
3667 tp->duplex, tp->advertising);
3670 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
3672 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3674 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
3676 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3680 static void r8156_ups_en(struct r8152 *tp, bool enable)
3682 u32 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_POWER_CUT);
3685 r8156_ups_flags(tp);
3687 ocp_data |= UPS_EN | USP_PREWAKE | PHASE2_EN;
3688 ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3690 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_2);
3691 ocp_data |= UPS_FORCE_PWR_DOWN;
3692 ocp_write_byte(tp, MCU_TYPE_USB, USB_MISC_2, ocp_data);
3694 switch (tp->version) {
3697 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPHY_XTAL);
3698 ocp_data &= ~OOBS_POLLING;
3699 ocp_write_byte(tp, MCU_TYPE_USB, USB_UPHY_XTAL, ocp_data);
3705 ocp_data &= ~(UPS_EN | USP_PREWAKE);
3706 ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3708 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_2);
3709 ocp_data &= ~UPS_FORCE_PWR_DOWN;
3710 ocp_write_byte(tp, MCU_TYPE_USB, USB_MISC_2, ocp_data);
3712 if (ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0) & PCUT_STATUS) {
3713 tp->rtl_ops.hw_phy_cfg(tp);
3715 rtl8152_set_speed(tp, tp->autoneg, tp->speed,
3716 tp->duplex, tp->advertising);
3721 static void r8153_power_cut_en(struct r8152 *tp, bool enable)
3725 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
3727 ocp_data |= PWR_EN | PHASE2_EN;
3729 ocp_data &= ~(PWR_EN | PHASE2_EN);
3730 ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3732 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
3733 ocp_data &= ~PCUT_STATUS;
3734 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
3737 static void r8153b_power_cut_en(struct r8152 *tp, bool enable)
3741 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
3743 ocp_data |= PWR_EN | PHASE2_EN;
3745 ocp_data &= ~PWR_EN;
3746 ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
3748 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
3749 ocp_data &= ~PCUT_STATUS;
3750 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
3753 static void r8153_queue_wake(struct r8152 *tp, bool enable)
3757 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_INDICATE_FALG);
3759 ocp_data |= UPCOMING_RUNTIME_D3;
3761 ocp_data &= ~UPCOMING_RUNTIME_D3;
3762 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_INDICATE_FALG, ocp_data);
3764 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_SUSPEND_FLAG);
3765 ocp_data &= ~LINK_CHG_EVENT;
3766 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_SUSPEND_FLAG, ocp_data);
3768 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
3769 ocp_data &= ~LINK_CHANGE_FLAG;
3770 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
3773 static bool rtl_can_wakeup(struct r8152 *tp)
3775 struct usb_device *udev = tp->udev;
3777 return (udev->actconfig->desc.bmAttributes & USB_CONFIG_ATT_WAKEUP);
3780 static void rtl_runtime_suspend_enable(struct r8152 *tp, bool enable)
3785 __rtl_set_wol(tp, WAKE_ANY);
3787 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
3789 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3790 ocp_data |= LINK_OFF_WAKE_EN;
3791 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
3793 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3797 __rtl_set_wol(tp, tp->saved_wolopts);
3799 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
3801 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
3802 ocp_data &= ~LINK_OFF_WAKE_EN;
3803 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
3805 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3809 static void rtl8153_runtime_enable(struct r8152 *tp, bool enable)
3812 r8153_u1u2en(tp, false);
3813 r8153_u2p3en(tp, false);
3814 rtl_runtime_suspend_enable(tp, true);
3816 rtl_runtime_suspend_enable(tp, false);
3818 switch (tp->version) {
3825 r8153_u2p3en(tp, true);
3829 r8153_u1u2en(tp, true);
3833 static void rtl8153b_runtime_enable(struct r8152 *tp, bool enable)
3836 r8153_queue_wake(tp, true);
3837 r8153b_u1u2en(tp, false);
3838 r8153_u2p3en(tp, false);
3839 rtl_runtime_suspend_enable(tp, true);
3840 r8153b_ups_en(tp, true);
3842 r8153b_ups_en(tp, false);
3843 r8153_queue_wake(tp, false);
3844 rtl_runtime_suspend_enable(tp, false);
3845 if (tp->udev->speed >= USB_SPEED_SUPER)
3846 r8153b_u1u2en(tp, true);
3850 static void rtl8153c_runtime_enable(struct r8152 *tp, bool enable)
3853 r8153_queue_wake(tp, true);
3854 r8153b_u1u2en(tp, false);
3855 r8153_u2p3en(tp, false);
3856 rtl_runtime_suspend_enable(tp, true);
3857 r8153c_ups_en(tp, true);
3859 r8153c_ups_en(tp, false);
3860 r8153_queue_wake(tp, false);
3861 rtl_runtime_suspend_enable(tp, false);
3862 r8153b_u1u2en(tp, true);
3866 static void rtl8156_runtime_enable(struct r8152 *tp, bool enable)
3869 r8153_queue_wake(tp, true);
3870 r8153b_u1u2en(tp, false);
3871 r8153_u2p3en(tp, false);
3872 rtl_runtime_suspend_enable(tp, true);
3874 r8153_queue_wake(tp, false);
3875 rtl_runtime_suspend_enable(tp, false);
3876 r8153_u2p3en(tp, true);
3877 if (tp->udev->speed >= USB_SPEED_SUPER)
3878 r8153b_u1u2en(tp, true);
3882 static void r8153_teredo_off(struct r8152 *tp)
3886 switch (tp->version) {
3894 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
3895 ocp_data &= ~(TEREDO_SEL | TEREDO_RS_EVENT_MASK |
3897 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
3910 /* The bit 0 ~ 7 are relative with teredo settings. They are
3911 * W1C (write 1 to clear), so set all 1 to disable it.
3913 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, 0xff);
3917 ocp_write_word(tp, MCU_TYPE_PLA, PLA_WDT6_CTRL, WDT6_SET_MODE);
3918 ocp_write_word(tp, MCU_TYPE_PLA, PLA_REALWOW_TIMER, 0);
3919 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TEREDO_TIMER, 0);
3922 static void rtl_reset_bmu(struct r8152 *tp)
3926 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_BMU_RESET);
3927 ocp_data &= ~(BMU_RESET_EP_IN | BMU_RESET_EP_OUT);
3928 ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
3929 ocp_data |= BMU_RESET_EP_IN | BMU_RESET_EP_OUT;
3930 ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
3933 /* Clear the bp to stop the firmware before loading a new one */
3934 static void rtl_clear_bp(struct r8152 *tp, u16 type)
3936 switch (tp->version) {
3945 ocp_write_byte(tp, type, PLA_BP_EN, 0);
3956 if (type == MCU_TYPE_USB) {
3957 ocp_write_byte(tp, MCU_TYPE_USB, USB_BP2_EN, 0);
3959 ocp_write_word(tp, MCU_TYPE_USB, USB_BP_8, 0);
3960 ocp_write_word(tp, MCU_TYPE_USB, USB_BP_9, 0);
3961 ocp_write_word(tp, MCU_TYPE_USB, USB_BP_10, 0);
3962 ocp_write_word(tp, MCU_TYPE_USB, USB_BP_11, 0);
3963 ocp_write_word(tp, MCU_TYPE_USB, USB_BP_12, 0);
3964 ocp_write_word(tp, MCU_TYPE_USB, USB_BP_13, 0);
3965 ocp_write_word(tp, MCU_TYPE_USB, USB_BP_14, 0);
3966 ocp_write_word(tp, MCU_TYPE_USB, USB_BP_15, 0);
3968 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_BP_EN, 0);
3973 ocp_write_word(tp, type, PLA_BP_0, 0);
3974 ocp_write_word(tp, type, PLA_BP_1, 0);
3975 ocp_write_word(tp, type, PLA_BP_2, 0);
3976 ocp_write_word(tp, type, PLA_BP_3, 0);
3977 ocp_write_word(tp, type, PLA_BP_4, 0);
3978 ocp_write_word(tp, type, PLA_BP_5, 0);
3979 ocp_write_word(tp, type, PLA_BP_6, 0);
3980 ocp_write_word(tp, type, PLA_BP_7, 0);
3982 /* wait 3 ms to make sure the firmware is stopped */
3983 usleep_range(3000, 6000);
3984 ocp_write_word(tp, type, PLA_BP_BA, 0);
3987 static int rtl_phy_patch_request(struct r8152 *tp, bool request, bool wait)
3992 data = ocp_reg_read(tp, OCP_PHY_PATCH_CMD);
3994 data |= PATCH_REQUEST;
3997 data &= ~PATCH_REQUEST;
3998 check = PATCH_READY;
4000 ocp_reg_write(tp, OCP_PHY_PATCH_CMD, data);
4002 for (i = 0; wait && i < 5000; i++) {
4005 usleep_range(1000, 2000);
4006 ocp_data = ocp_reg_read(tp, OCP_PHY_PATCH_STAT);
4007 if ((ocp_data & PATCH_READY) ^ check)
4011 if (request && wait &&
4012 !(ocp_reg_read(tp, OCP_PHY_PATCH_STAT) & PATCH_READY)) {
4013 dev_err(&tp->intf->dev, "PHY patch request fail\n");
4014 rtl_phy_patch_request(tp, false, false);
4021 static void rtl_patch_key_set(struct r8152 *tp, u16 key_addr, u16 patch_key)
4023 if (patch_key && key_addr) {
4024 sram_write(tp, key_addr, patch_key);
4025 sram_write(tp, SRAM_PHY_LOCK, PHY_PATCH_LOCK);
4026 } else if (key_addr) {
4029 sram_write(tp, 0x0000, 0x0000);
4031 data = ocp_reg_read(tp, OCP_PHY_LOCK);
4032 data &= ~PATCH_LOCK;
4033 ocp_reg_write(tp, OCP_PHY_LOCK, data);
4035 sram_write(tp, key_addr, 0x0000);
4042 rtl_pre_ram_code(struct r8152 *tp, u16 key_addr, u16 patch_key, bool wait)
4044 if (rtl_phy_patch_request(tp, true, wait))
4047 rtl_patch_key_set(tp, key_addr, patch_key);
4052 static int rtl_post_ram_code(struct r8152 *tp, u16 key_addr, bool wait)
4054 rtl_patch_key_set(tp, key_addr, 0);
4056 rtl_phy_patch_request(tp, false, wait);
4058 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, tp->ocp_base);
4063 static bool rtl8152_is_fw_phy_speed_up_ok(struct r8152 *tp, struct fw_phy_speed_up *phy)
4069 switch (tp->version) {
4090 fw_offset = __le16_to_cpu(phy->fw_offset);
4091 length = __le32_to_cpu(phy->blk_hdr.length);
4092 if (fw_offset < sizeof(*phy) || length <= fw_offset) {
4093 dev_err(&tp->intf->dev, "invalid fw_offset\n");
4097 length -= fw_offset;
4099 dev_err(&tp->intf->dev, "invalid block length\n");
4103 if (__le16_to_cpu(phy->fw_reg) != 0x9A00) {
4104 dev_err(&tp->intf->dev, "invalid register to load firmware\n");
4113 static bool rtl8152_is_fw_phy_ver_ok(struct r8152 *tp, struct fw_phy_ver *ver)
4117 switch (tp->version) {
4128 if (__le32_to_cpu(ver->blk_hdr.length) != sizeof(*ver)) {
4129 dev_err(&tp->intf->dev, "invalid block length\n");
4133 if (__le16_to_cpu(ver->ver.addr) != SRAM_GPHY_FW_VER) {
4134 dev_err(&tp->intf->dev, "invalid phy ver addr\n");
4143 static bool rtl8152_is_fw_phy_fixup_ok(struct r8152 *tp, struct fw_phy_fixup *fix)
4147 switch (tp->version) {
4158 if (__le32_to_cpu(fix->blk_hdr.length) != sizeof(*fix)) {
4159 dev_err(&tp->intf->dev, "invalid block length\n");
4163 if (__le16_to_cpu(fix->setting.addr) != OCP_PHY_PATCH_CMD ||
4164 __le16_to_cpu(fix->setting.data) != BIT(7)) {
4165 dev_err(&tp->intf->dev, "invalid phy fixup\n");
4174 static bool rtl8152_is_fw_phy_union_ok(struct r8152 *tp, struct fw_phy_union *phy)
4180 switch (tp->version) {
4191 fw_offset = __le16_to_cpu(phy->fw_offset);
4192 length = __le32_to_cpu(phy->blk_hdr.length);
4193 if (fw_offset < sizeof(*phy) || length <= fw_offset) {
4194 dev_err(&tp->intf->dev, "invalid fw_offset\n");
4198 length -= fw_offset;
4200 dev_err(&tp->intf->dev, "invalid block length\n");
4204 if (phy->pre_num > 2) {
4205 dev_err(&tp->intf->dev, "invalid pre_num %d\n", phy->pre_num);
4209 if (phy->bp_num > 8) {
4210 dev_err(&tp->intf->dev, "invalid bp_num %d\n", phy->bp_num);
4219 static bool rtl8152_is_fw_phy_nc_ok(struct r8152 *tp, struct fw_phy_nc *phy)
4222 u16 fw_offset, fw_reg, ba_reg, patch_en_addr, mode_reg, bp_start;
4225 switch (tp->version) {
4231 patch_en_addr = 0xa01a;
4239 fw_offset = __le16_to_cpu(phy->fw_offset);
4240 if (fw_offset < sizeof(*phy)) {
4241 dev_err(&tp->intf->dev, "fw_offset too small\n");
4245 length = __le32_to_cpu(phy->blk_hdr.length);
4246 if (length < fw_offset) {
4247 dev_err(&tp->intf->dev, "invalid fw_offset\n");
4251 length -= __le16_to_cpu(phy->fw_offset);
4252 if (!length || (length & 1)) {
4253 dev_err(&tp->intf->dev, "invalid block length\n");
4257 if (__le16_to_cpu(phy->fw_reg) != fw_reg) {
4258 dev_err(&tp->intf->dev, "invalid register to load firmware\n");
4262 if (__le16_to_cpu(phy->ba_reg) != ba_reg) {
4263 dev_err(&tp->intf->dev, "invalid base address register\n");
4267 if (__le16_to_cpu(phy->patch_en_addr) != patch_en_addr) {
4268 dev_err(&tp->intf->dev,
4269 "invalid patch mode enabled register\n");
4273 if (__le16_to_cpu(phy->mode_reg) != mode_reg) {
4274 dev_err(&tp->intf->dev,
4275 "invalid register to switch the mode\n");
4279 if (__le16_to_cpu(phy->bp_start) != bp_start) {
4280 dev_err(&tp->intf->dev,
4281 "invalid start register of break point\n");
4285 if (__le16_to_cpu(phy->bp_num) > 4) {
4286 dev_err(&tp->intf->dev, "invalid break point number\n");
4295 static bool rtl8152_is_fw_mac_ok(struct r8152 *tp, struct fw_mac *mac)
4297 u16 fw_reg, bp_ba_addr, bp_en_addr, bp_start, fw_offset;
4302 type = __le32_to_cpu(mac->blk_hdr.type);
4303 if (type == RTL_FW_PLA) {
4304 switch (tp->version) {
4309 bp_ba_addr = PLA_BP_BA;
4311 bp_start = PLA_BP_0;
4326 bp_ba_addr = PLA_BP_BA;
4327 bp_en_addr = PLA_BP_EN;
4328 bp_start = PLA_BP_0;
4334 } else if (type == RTL_FW_USB) {
4335 switch (tp->version) {
4341 bp_ba_addr = USB_BP_BA;
4342 bp_en_addr = USB_BP_EN;
4343 bp_start = USB_BP_0;
4354 bp_ba_addr = USB_BP_BA;
4355 bp_en_addr = USB_BP2_EN;
4356 bp_start = USB_BP_0;
4369 fw_offset = __le16_to_cpu(mac->fw_offset);
4370 if (fw_offset < sizeof(*mac)) {
4371 dev_err(&tp->intf->dev, "fw_offset too small\n");
4375 length = __le32_to_cpu(mac->blk_hdr.length);
4376 if (length < fw_offset) {
4377 dev_err(&tp->intf->dev, "invalid fw_offset\n");
4381 length -= fw_offset;
4382 if (length < 4 || (length & 3)) {
4383 dev_err(&tp->intf->dev, "invalid block length\n");
4387 if (__le16_to_cpu(mac->fw_reg) != fw_reg) {
4388 dev_err(&tp->intf->dev, "invalid register to load firmware\n");
4392 if (__le16_to_cpu(mac->bp_ba_addr) != bp_ba_addr) {
4393 dev_err(&tp->intf->dev, "invalid base address register\n");
4397 if (__le16_to_cpu(mac->bp_en_addr) != bp_en_addr) {
4398 dev_err(&tp->intf->dev, "invalid enabled mask register\n");
4402 if (__le16_to_cpu(mac->bp_start) != bp_start) {
4403 dev_err(&tp->intf->dev,
4404 "invalid start register of break point\n");
4408 if (__le16_to_cpu(mac->bp_num) > max_bp) {
4409 dev_err(&tp->intf->dev, "invalid break point number\n");
4413 for (i = __le16_to_cpu(mac->bp_num); i < max_bp; i++) {
4415 dev_err(&tp->intf->dev, "unused bp%u is not zero\n", i);
4425 /* Verify the checksum for the firmware file. It is calculated from the version
4426 * field to the end of the file. Compare the result with the checksum field to
4427 * make sure the file is correct.
4429 static long rtl8152_fw_verify_checksum(struct r8152 *tp,
4430 struct fw_header *fw_hdr, size_t size)
4432 unsigned char checksum[sizeof(fw_hdr->checksum)];
4433 struct crypto_shash *alg;
4434 struct shash_desc *sdesc;
4438 alg = crypto_alloc_shash("sha256", 0, 0);
4444 if (crypto_shash_digestsize(alg) != sizeof(fw_hdr->checksum)) {
4446 dev_err(&tp->intf->dev, "digestsize incorrect (%u)\n",
4447 crypto_shash_digestsize(alg));
4451 len = sizeof(*sdesc) + crypto_shash_descsize(alg);
4452 sdesc = kmalloc(len, GFP_KERNEL);
4459 len = size - sizeof(fw_hdr->checksum);
4460 rc = crypto_shash_digest(sdesc, fw_hdr->version, len, checksum);
4465 if (memcmp(fw_hdr->checksum, checksum, sizeof(fw_hdr->checksum))) {
4466 dev_err(&tp->intf->dev, "checksum fail\n");
4471 crypto_free_shash(alg);
4476 static long rtl8152_check_firmware(struct r8152 *tp, struct rtl_fw *rtl_fw)
4478 const struct firmware *fw = rtl_fw->fw;
4479 struct fw_header *fw_hdr = (struct fw_header *)fw->data;
4480 unsigned long fw_flags = 0;
4484 if (fw->size < sizeof(*fw_hdr)) {
4485 dev_err(&tp->intf->dev, "file too small\n");
4489 ret = rtl8152_fw_verify_checksum(tp, fw_hdr, fw->size);
4495 for (i = sizeof(*fw_hdr); i < fw->size;) {
4496 struct fw_block *block = (struct fw_block *)&fw->data[i];
4499 if ((i + sizeof(*block)) > fw->size)
4502 type = __le32_to_cpu(block->type);
4505 if (__le32_to_cpu(block->length) != sizeof(*block))
4509 if (test_bit(FW_FLAGS_PLA, &fw_flags)) {
4510 dev_err(&tp->intf->dev,
4511 "multiple PLA firmware encountered");
4515 if (!rtl8152_is_fw_mac_ok(tp, (struct fw_mac *)block)) {
4516 dev_err(&tp->intf->dev,
4517 "check PLA firmware failed\n");
4520 __set_bit(FW_FLAGS_PLA, &fw_flags);
4523 if (test_bit(FW_FLAGS_USB, &fw_flags)) {
4524 dev_err(&tp->intf->dev,
4525 "multiple USB firmware encountered");
4529 if (!rtl8152_is_fw_mac_ok(tp, (struct fw_mac *)block)) {
4530 dev_err(&tp->intf->dev,
4531 "check USB firmware failed\n");
4534 __set_bit(FW_FLAGS_USB, &fw_flags);
4536 case RTL_FW_PHY_START:
4537 if (test_bit(FW_FLAGS_START, &fw_flags) ||
4538 test_bit(FW_FLAGS_NC, &fw_flags) ||
4539 test_bit(FW_FLAGS_NC1, &fw_flags) ||
4540 test_bit(FW_FLAGS_NC2, &fw_flags) ||
4541 test_bit(FW_FLAGS_UC2, &fw_flags) ||
4542 test_bit(FW_FLAGS_UC, &fw_flags) ||
4543 test_bit(FW_FLAGS_STOP, &fw_flags)) {
4544 dev_err(&tp->intf->dev,
4545 "check PHY_START fail\n");
4549 if (__le32_to_cpu(block->length) != sizeof(struct fw_phy_patch_key)) {
4550 dev_err(&tp->intf->dev,
4551 "Invalid length for PHY_START\n");
4554 __set_bit(FW_FLAGS_START, &fw_flags);
4556 case RTL_FW_PHY_STOP:
4557 if (test_bit(FW_FLAGS_STOP, &fw_flags) ||
4558 !test_bit(FW_FLAGS_START, &fw_flags)) {
4559 dev_err(&tp->intf->dev,
4560 "Check PHY_STOP fail\n");
4564 if (__le32_to_cpu(block->length) != sizeof(*block)) {
4565 dev_err(&tp->intf->dev,
4566 "Invalid length for PHY_STOP\n");
4569 __set_bit(FW_FLAGS_STOP, &fw_flags);
4572 if (!test_bit(FW_FLAGS_START, &fw_flags) ||
4573 test_bit(FW_FLAGS_STOP, &fw_flags)) {
4574 dev_err(&tp->intf->dev,
4575 "check PHY_NC fail\n");
4579 if (test_bit(FW_FLAGS_NC, &fw_flags)) {
4580 dev_err(&tp->intf->dev,
4581 "multiple PHY NC encountered\n");
4585 if (!rtl8152_is_fw_phy_nc_ok(tp, (struct fw_phy_nc *)block)) {
4586 dev_err(&tp->intf->dev,
4587 "check PHY NC firmware failed\n");
4590 __set_bit(FW_FLAGS_NC, &fw_flags);
4592 case RTL_FW_PHY_UNION_NC:
4593 if (!test_bit(FW_FLAGS_START, &fw_flags) ||
4594 test_bit(FW_FLAGS_NC1, &fw_flags) ||
4595 test_bit(FW_FLAGS_NC2, &fw_flags) ||
4596 test_bit(FW_FLAGS_UC2, &fw_flags) ||
4597 test_bit(FW_FLAGS_UC, &fw_flags) ||
4598 test_bit(FW_FLAGS_STOP, &fw_flags)) {
4599 dev_err(&tp->intf->dev, "PHY_UNION_NC out of order\n");
4603 if (test_bit(FW_FLAGS_NC, &fw_flags)) {
4604 dev_err(&tp->intf->dev, "multiple PHY_UNION_NC encountered\n");
4608 if (!rtl8152_is_fw_phy_union_ok(tp, (struct fw_phy_union *)block)) {
4609 dev_err(&tp->intf->dev, "check PHY_UNION_NC failed\n");
4612 __set_bit(FW_FLAGS_NC, &fw_flags);
4614 case RTL_FW_PHY_UNION_NC1:
4615 if (!test_bit(FW_FLAGS_START, &fw_flags) ||
4616 test_bit(FW_FLAGS_NC2, &fw_flags) ||
4617 test_bit(FW_FLAGS_UC2, &fw_flags) ||
4618 test_bit(FW_FLAGS_UC, &fw_flags) ||
4619 test_bit(FW_FLAGS_STOP, &fw_flags)) {
4620 dev_err(&tp->intf->dev, "PHY_UNION_NC1 out of order\n");
4624 if (test_bit(FW_FLAGS_NC1, &fw_flags)) {
4625 dev_err(&tp->intf->dev, "multiple PHY NC1 encountered\n");
4629 if (!rtl8152_is_fw_phy_union_ok(tp, (struct fw_phy_union *)block)) {
4630 dev_err(&tp->intf->dev, "check PHY_UNION_NC1 failed\n");
4633 __set_bit(FW_FLAGS_NC1, &fw_flags);
4635 case RTL_FW_PHY_UNION_NC2:
4636 if (!test_bit(FW_FLAGS_START, &fw_flags) ||
4637 test_bit(FW_FLAGS_UC2, &fw_flags) ||
4638 test_bit(FW_FLAGS_UC, &fw_flags) ||
4639 test_bit(FW_FLAGS_STOP, &fw_flags)) {
4640 dev_err(&tp->intf->dev, "PHY_UNION_NC2 out of order\n");
4644 if (test_bit(FW_FLAGS_NC2, &fw_flags)) {
4645 dev_err(&tp->intf->dev, "multiple PHY NC2 encountered\n");
4649 if (!rtl8152_is_fw_phy_union_ok(tp, (struct fw_phy_union *)block)) {
4650 dev_err(&tp->intf->dev, "check PHY_UNION_NC2 failed\n");
4653 __set_bit(FW_FLAGS_NC2, &fw_flags);
4655 case RTL_FW_PHY_UNION_UC2:
4656 if (!test_bit(FW_FLAGS_START, &fw_flags) ||
4657 test_bit(FW_FLAGS_UC, &fw_flags) ||
4658 test_bit(FW_FLAGS_STOP, &fw_flags)) {
4659 dev_err(&tp->intf->dev, "PHY_UNION_UC2 out of order\n");
4663 if (test_bit(FW_FLAGS_UC2, &fw_flags)) {
4664 dev_err(&tp->intf->dev, "multiple PHY UC2 encountered\n");
4668 if (!rtl8152_is_fw_phy_union_ok(tp, (struct fw_phy_union *)block)) {
4669 dev_err(&tp->intf->dev, "check PHY_UNION_UC2 failed\n");
4672 __set_bit(FW_FLAGS_UC2, &fw_flags);
4674 case RTL_FW_PHY_UNION_UC:
4675 if (!test_bit(FW_FLAGS_START, &fw_flags) ||
4676 test_bit(FW_FLAGS_STOP, &fw_flags)) {
4677 dev_err(&tp->intf->dev, "PHY_UNION_UC out of order\n");
4681 if (test_bit(FW_FLAGS_UC, &fw_flags)) {
4682 dev_err(&tp->intf->dev, "multiple PHY UC encountered\n");
4686 if (!rtl8152_is_fw_phy_union_ok(tp, (struct fw_phy_union *)block)) {
4687 dev_err(&tp->intf->dev, "check PHY_UNION_UC failed\n");
4690 __set_bit(FW_FLAGS_UC, &fw_flags);
4692 case RTL_FW_PHY_UNION_MISC:
4693 if (!rtl8152_is_fw_phy_union_ok(tp, (struct fw_phy_union *)block)) {
4694 dev_err(&tp->intf->dev, "check RTL_FW_PHY_UNION_MISC failed\n");
4698 case RTL_FW_PHY_FIXUP:
4699 if (!rtl8152_is_fw_phy_fixup_ok(tp, (struct fw_phy_fixup *)block)) {
4700 dev_err(&tp->intf->dev, "check PHY fixup failed\n");
4704 case RTL_FW_PHY_SPEED_UP:
4705 if (test_bit(FW_FLAGS_SPEED_UP, &fw_flags)) {
4706 dev_err(&tp->intf->dev, "multiple PHY firmware encountered");
4710 if (!rtl8152_is_fw_phy_speed_up_ok(tp, (struct fw_phy_speed_up *)block)) {
4711 dev_err(&tp->intf->dev, "check PHY speed up failed\n");
4714 __set_bit(FW_FLAGS_SPEED_UP, &fw_flags);
4716 case RTL_FW_PHY_VER:
4717 if (test_bit(FW_FLAGS_START, &fw_flags) ||
4718 test_bit(FW_FLAGS_NC, &fw_flags) ||
4719 test_bit(FW_FLAGS_NC1, &fw_flags) ||
4720 test_bit(FW_FLAGS_NC2, &fw_flags) ||
4721 test_bit(FW_FLAGS_UC2, &fw_flags) ||
4722 test_bit(FW_FLAGS_UC, &fw_flags) ||
4723 test_bit(FW_FLAGS_STOP, &fw_flags)) {
4724 dev_err(&tp->intf->dev, "Invalid order to set PHY version\n");
4728 if (test_bit(FW_FLAGS_VER, &fw_flags)) {
4729 dev_err(&tp->intf->dev, "multiple PHY version encountered");
4733 if (!rtl8152_is_fw_phy_ver_ok(tp, (struct fw_phy_ver *)block)) {
4734 dev_err(&tp->intf->dev, "check PHY version failed\n");
4737 __set_bit(FW_FLAGS_VER, &fw_flags);
4740 dev_warn(&tp->intf->dev, "Unknown type %u is found\n",
4746 i += ALIGN(__le32_to_cpu(block->length), 8);
4750 if (test_bit(FW_FLAGS_START, &fw_flags) && !test_bit(FW_FLAGS_STOP, &fw_flags)) {
4751 dev_err(&tp->intf->dev, "without PHY_STOP\n");
4760 static void rtl_ram_code_speed_up(struct r8152 *tp, struct fw_phy_speed_up *phy, bool wait)
4765 if (sram_read(tp, SRAM_GPHY_FW_VER) >= __le16_to_cpu(phy->version)) {
4766 dev_dbg(&tp->intf->dev, "PHY firmware has been the newest\n");
4770 len = __le32_to_cpu(phy->blk_hdr.length);
4771 len -= __le16_to_cpu(phy->fw_offset);
4772 data = (u8 *)phy + __le16_to_cpu(phy->fw_offset);
4774 if (rtl_phy_patch_request(tp, true, wait))
4786 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_GPHY_CTRL);
4787 ocp_data |= GPHY_PATCH_DONE | BACKUP_RESTRORE;
4788 ocp_write_word(tp, MCU_TYPE_USB, USB_GPHY_CTRL, ocp_data);
4790 generic_ocp_write(tp, __le16_to_cpu(phy->fw_reg), 0xff, size, data, MCU_TYPE_USB);
4795 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_POL_GPIO_CTRL);
4796 ocp_data |= POL_GPHY_PATCH;
4797 ocp_write_word(tp, MCU_TYPE_PLA, PLA_POL_GPIO_CTRL, ocp_data);
4799 for (i = 0; i < 1000; i++) {
4800 if (!(ocp_read_word(tp, MCU_TYPE_PLA, PLA_POL_GPIO_CTRL) & POL_GPHY_PATCH))
4805 dev_err(&tp->intf->dev, "ram code speedup mode timeout\n");
4810 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, tp->ocp_base);
4811 rtl_phy_patch_request(tp, false, wait);
4813 if (sram_read(tp, SRAM_GPHY_FW_VER) == __le16_to_cpu(phy->version))
4814 dev_dbg(&tp->intf->dev, "successfully applied %s\n", phy->info);
4816 dev_err(&tp->intf->dev, "ram code speedup mode fail\n");
4819 static int rtl8152_fw_phy_ver(struct r8152 *tp, struct fw_phy_ver *phy_ver)
4823 ver_addr = __le16_to_cpu(phy_ver->ver.addr);
4824 ver = __le16_to_cpu(phy_ver->ver.data);
4826 if (sram_read(tp, ver_addr) >= ver) {
4827 dev_dbg(&tp->intf->dev, "PHY firmware has been the newest\n");
4831 sram_write(tp, ver_addr, ver);
4833 dev_dbg(&tp->intf->dev, "PHY firmware version %x\n", ver);
4838 static void rtl8152_fw_phy_fixup(struct r8152 *tp, struct fw_phy_fixup *fix)
4842 addr = __le16_to_cpu(fix->setting.addr);
4843 data = ocp_reg_read(tp, addr);
4845 switch (__le16_to_cpu(fix->bit_cmd)) {
4847 data &= __le16_to_cpu(fix->setting.data);
4850 data |= __le16_to_cpu(fix->setting.data);
4853 data &= ~__le16_to_cpu(fix->setting.data);
4856 data ^= __le16_to_cpu(fix->setting.data);
4862 ocp_reg_write(tp, addr, data);
4864 dev_dbg(&tp->intf->dev, "applied ocp %x %x\n", addr, data);
4867 static void rtl8152_fw_phy_union_apply(struct r8152 *tp, struct fw_phy_union *phy)
4874 for (i = 0; i < num; i++)
4875 sram_write(tp, __le16_to_cpu(phy->pre_set[i].addr),
4876 __le16_to_cpu(phy->pre_set[i].data));
4878 length = __le32_to_cpu(phy->blk_hdr.length);
4879 length -= __le16_to_cpu(phy->fw_offset);
4881 data = (__le16 *)((u8 *)phy + __le16_to_cpu(phy->fw_offset));
4883 ocp_reg_write(tp, OCP_SRAM_ADDR, __le16_to_cpu(phy->fw_reg));
4884 for (i = 0; i < num; i++)
4885 ocp_reg_write(tp, OCP_SRAM_DATA, __le16_to_cpu(data[i]));
4888 for (i = 0; i < num; i++)
4889 sram_write(tp, __le16_to_cpu(phy->bp[i].addr), __le16_to_cpu(phy->bp[i].data));
4891 if (phy->bp_num && phy->bp_en.addr)
4892 sram_write(tp, __le16_to_cpu(phy->bp_en.addr), __le16_to_cpu(phy->bp_en.data));
4894 dev_dbg(&tp->intf->dev, "successfully applied %s\n", phy->info);
4897 static void rtl8152_fw_phy_nc_apply(struct r8152 *tp, struct fw_phy_nc *phy)
4899 u16 mode_reg, bp_index;
4903 mode_reg = __le16_to_cpu(phy->mode_reg);
4904 sram_write(tp, mode_reg, __le16_to_cpu(phy->mode_pre));
4905 sram_write(tp, __le16_to_cpu(phy->ba_reg),
4906 __le16_to_cpu(phy->ba_data));
4908 length = __le32_to_cpu(phy->blk_hdr.length);
4909 length -= __le16_to_cpu(phy->fw_offset);
4911 data = (__le16 *)((u8 *)phy + __le16_to_cpu(phy->fw_offset));
4913 ocp_reg_write(tp, OCP_SRAM_ADDR, __le16_to_cpu(phy->fw_reg));
4914 for (i = 0; i < num; i++)
4915 ocp_reg_write(tp, OCP_SRAM_DATA, __le16_to_cpu(data[i]));
4917 sram_write(tp, __le16_to_cpu(phy->patch_en_addr),
4918 __le16_to_cpu(phy->patch_en_value));
4920 bp_index = __le16_to_cpu(phy->bp_start);
4921 num = __le16_to_cpu(phy->bp_num);
4922 for (i = 0; i < num; i++) {
4923 sram_write(tp, bp_index, __le16_to_cpu(phy->bp[i]));
4927 sram_write(tp, mode_reg, __le16_to_cpu(phy->mode_post));
4929 dev_dbg(&tp->intf->dev, "successfully applied %s\n", phy->info);
4932 static void rtl8152_fw_mac_apply(struct r8152 *tp, struct fw_mac *mac)
4934 u16 bp_en_addr, bp_index, type, bp_num, fw_ver_reg;
4939 switch (__le32_to_cpu(mac->blk_hdr.type)) {
4941 type = MCU_TYPE_PLA;
4944 type = MCU_TYPE_USB;
4950 fw_ver_reg = __le16_to_cpu(mac->fw_ver_reg);
4951 if (fw_ver_reg && ocp_read_byte(tp, MCU_TYPE_USB, fw_ver_reg) >= mac->fw_ver_data) {
4952 dev_dbg(&tp->intf->dev, "%s firmware has been the newest\n", type ? "PLA" : "USB");
4956 rtl_clear_bp(tp, type);
4958 /* Enable backup/restore of MACDBG. This is required after clearing PLA
4959 * break points and before applying the PLA firmware.
4961 if (tp->version == RTL_VER_04 && type == MCU_TYPE_PLA &&
4962 !(ocp_read_word(tp, MCU_TYPE_PLA, PLA_MACDBG_POST) & DEBUG_OE)) {
4963 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MACDBG_PRE, DEBUG_LTSSM);
4964 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MACDBG_POST, DEBUG_LTSSM);
4967 length = __le32_to_cpu(mac->blk_hdr.length);
4968 length -= __le16_to_cpu(mac->fw_offset);
4971 data += __le16_to_cpu(mac->fw_offset);
4973 generic_ocp_write(tp, __le16_to_cpu(mac->fw_reg), 0xff, length, data,
4976 ocp_write_word(tp, type, __le16_to_cpu(mac->bp_ba_addr),
4977 __le16_to_cpu(mac->bp_ba_value));
4979 bp_index = __le16_to_cpu(mac->bp_start);
4980 bp_num = __le16_to_cpu(mac->bp_num);
4981 for (i = 0; i < bp_num; i++) {
4982 ocp_write_word(tp, type, bp_index, __le16_to_cpu(mac->bp[i]));
4986 bp_en_addr = __le16_to_cpu(mac->bp_en_addr);
4988 ocp_write_word(tp, type, bp_en_addr,
4989 __le16_to_cpu(mac->bp_en_value));
4992 ocp_write_byte(tp, MCU_TYPE_USB, fw_ver_reg,
4995 dev_dbg(&tp->intf->dev, "successfully applied %s\n", mac->info);
4998 static void rtl8152_apply_firmware(struct r8152 *tp, bool power_cut)
5000 struct rtl_fw *rtl_fw = &tp->rtl_fw;
5001 const struct firmware *fw;
5002 struct fw_header *fw_hdr;
5003 struct fw_phy_patch_key *key;
5005 int i, patch_phy = 1;
5007 if (IS_ERR_OR_NULL(rtl_fw->fw))
5011 fw_hdr = (struct fw_header *)fw->data;
5016 for (i = offsetof(struct fw_header, blocks); i < fw->size;) {
5017 struct fw_block *block = (struct fw_block *)&fw->data[i];
5019 switch (__le32_to_cpu(block->type)) {
5024 rtl8152_fw_mac_apply(tp, (struct fw_mac *)block);
5026 case RTL_FW_PHY_START:
5029 key = (struct fw_phy_patch_key *)block;
5030 key_addr = __le16_to_cpu(key->key_reg);
5031 rtl_pre_ram_code(tp, key_addr, __le16_to_cpu(key->key_data), !power_cut);
5033 case RTL_FW_PHY_STOP:
5037 rtl_post_ram_code(tp, key_addr, !power_cut);
5040 rtl8152_fw_phy_nc_apply(tp, (struct fw_phy_nc *)block);
5042 case RTL_FW_PHY_VER:
5043 patch_phy = rtl8152_fw_phy_ver(tp, (struct fw_phy_ver *)block);
5045 case RTL_FW_PHY_UNION_NC:
5046 case RTL_FW_PHY_UNION_NC1:
5047 case RTL_FW_PHY_UNION_NC2:
5048 case RTL_FW_PHY_UNION_UC2:
5049 case RTL_FW_PHY_UNION_UC:
5050 case RTL_FW_PHY_UNION_MISC:
5052 rtl8152_fw_phy_union_apply(tp, (struct fw_phy_union *)block);
5054 case RTL_FW_PHY_FIXUP:
5056 rtl8152_fw_phy_fixup(tp, (struct fw_phy_fixup *)block);
5058 case RTL_FW_PHY_SPEED_UP:
5059 rtl_ram_code_speed_up(tp, (struct fw_phy_speed_up *)block, !power_cut);
5065 i += ALIGN(__le32_to_cpu(block->length), 8);
5069 if (rtl_fw->post_fw)
5070 rtl_fw->post_fw(tp);
5072 strscpy(rtl_fw->version, fw_hdr->version, RTL_VER_SIZE);
5073 dev_info(&tp->intf->dev, "load %s successfully\n", rtl_fw->version);
5076 static void rtl8152_release_firmware(struct r8152 *tp)
5078 struct rtl_fw *rtl_fw = &tp->rtl_fw;
5080 if (!IS_ERR_OR_NULL(rtl_fw->fw)) {
5081 release_firmware(rtl_fw->fw);
5086 static int rtl8152_request_firmware(struct r8152 *tp)
5088 struct rtl_fw *rtl_fw = &tp->rtl_fw;
5091 if (rtl_fw->fw || !rtl_fw->fw_name) {
5092 dev_info(&tp->intf->dev, "skip request firmware\n");
5097 rc = request_firmware(&rtl_fw->fw, rtl_fw->fw_name, &tp->intf->dev);
5101 rc = rtl8152_check_firmware(tp, rtl_fw);
5103 release_firmware(rtl_fw->fw);
5107 rtl_fw->fw = ERR_PTR(rc);
5109 dev_warn(&tp->intf->dev,
5110 "unable to load firmware patch %s (%ld)\n",
5111 rtl_fw->fw_name, rc);
5117 static void r8152_aldps_en(struct r8152 *tp, bool enable)
5120 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPWRSAVE | ENPDNPS |
5121 LINKENA | DIS_SDSAVE);
5123 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPDNPS | LINKENA |
5129 static inline void r8152_mmd_indirect(struct r8152 *tp, u16 dev, u16 reg)
5131 ocp_reg_write(tp, OCP_EEE_AR, FUN_ADDR | dev);
5132 ocp_reg_write(tp, OCP_EEE_DATA, reg);
5133 ocp_reg_write(tp, OCP_EEE_AR, FUN_DATA | dev);
5136 static u16 r8152_mmd_read(struct r8152 *tp, u16 dev, u16 reg)
5140 r8152_mmd_indirect(tp, dev, reg);
5141 data = ocp_reg_read(tp, OCP_EEE_DATA);
5142 ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
5147 static void r8152_mmd_write(struct r8152 *tp, u16 dev, u16 reg, u16 data)
5149 r8152_mmd_indirect(tp, dev, reg);
5150 ocp_reg_write(tp, OCP_EEE_DATA, data);
5151 ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
5154 static void r8152_eee_en(struct r8152 *tp, bool enable)
5156 u16 config1, config2, config3;
5159 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
5160 config1 = ocp_reg_read(tp, OCP_EEE_CONFIG1) & ~sd_rise_time_mask;
5161 config2 = ocp_reg_read(tp, OCP_EEE_CONFIG2);
5162 config3 = ocp_reg_read(tp, OCP_EEE_CONFIG3) & ~fast_snr_mask;
5165 ocp_data |= EEE_RX_EN | EEE_TX_EN;
5166 config1 |= EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN | RX_QUIET_EN;
5167 config1 |= sd_rise_time(1);
5168 config2 |= RG_DACQUIET_EN | RG_LDVQUIET_EN;
5169 config3 |= fast_snr(42);
5171 ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
5172 config1 &= ~(EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN |
5174 config1 |= sd_rise_time(7);
5175 config2 &= ~(RG_DACQUIET_EN | RG_LDVQUIET_EN);
5176 config3 |= fast_snr(511);
5179 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
5180 ocp_reg_write(tp, OCP_EEE_CONFIG1, config1);
5181 ocp_reg_write(tp, OCP_EEE_CONFIG2, config2);
5182 ocp_reg_write(tp, OCP_EEE_CONFIG3, config3);
5185 static void r8153_eee_en(struct r8152 *tp, bool enable)
5190 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
5191 config = ocp_reg_read(tp, OCP_EEE_CFG);
5194 ocp_data |= EEE_RX_EN | EEE_TX_EN;
5197 ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
5198 config &= ~EEE10_EN;
5201 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
5202 ocp_reg_write(tp, OCP_EEE_CFG, config);
5204 tp->ups_info.eee = enable;
5207 static void r8156_eee_en(struct r8152 *tp, bool enable)
5211 r8153_eee_en(tp, enable);
5213 config = ocp_reg_read(tp, OCP_EEE_ADV2);
5216 config |= MDIO_EEE_2_5GT;
5218 config &= ~MDIO_EEE_2_5GT;
5220 ocp_reg_write(tp, OCP_EEE_ADV2, config);
5223 static void rtl_eee_enable(struct r8152 *tp, bool enable)
5225 switch (tp->version) {
5230 r8152_eee_en(tp, true);
5231 r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV,
5234 r8152_eee_en(tp, false);
5235 r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, 0);
5246 r8153_eee_en(tp, true);
5247 ocp_reg_write(tp, OCP_EEE_ADV, tp->eee_adv);
5249 r8153_eee_en(tp, false);
5250 ocp_reg_write(tp, OCP_EEE_ADV, 0);
5259 r8156_eee_en(tp, true);
5260 ocp_reg_write(tp, OCP_EEE_ADV, tp->eee_adv);
5262 r8156_eee_en(tp, false);
5263 ocp_reg_write(tp, OCP_EEE_ADV, 0);
5271 static void r8152b_enable_fc(struct r8152 *tp)
5275 anar = r8152_mdio_read(tp, MII_ADVERTISE);
5276 anar |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
5277 r8152_mdio_write(tp, MII_ADVERTISE, anar);
5279 tp->ups_info.flow_control = true;
5282 static void rtl8152_disable(struct r8152 *tp)
5284 r8152_aldps_en(tp, false);
5286 r8152_aldps_en(tp, true);
5289 static void r8152b_hw_phy_cfg(struct r8152 *tp)
5291 rtl8152_apply_firmware(tp, false);
5292 rtl_eee_enable(tp, tp->eee_en);
5293 r8152_aldps_en(tp, true);
5294 r8152b_enable_fc(tp);
5296 set_bit(PHY_RESET, &tp->flags);
5299 static void wait_oob_link_list_ready(struct r8152 *tp)
5304 for (i = 0; i < 1000; i++) {
5305 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
5306 if (ocp_data & LINK_LIST_READY)
5308 usleep_range(1000, 2000);
5312 static void r8156b_wait_loading_flash(struct r8152 *tp)
5314 if ((ocp_read_word(tp, MCU_TYPE_PLA, PLA_GPHY_CTRL) & GPHY_FLASH) &&
5315 !(ocp_read_word(tp, MCU_TYPE_USB, USB_GPHY_CTRL) & BYPASS_FLASH)) {
5318 for (i = 0; i < 100; i++) {
5319 if (ocp_read_word(tp, MCU_TYPE_USB, USB_GPHY_CTRL) & GPHY_PATCH_DONE)
5321 usleep_range(1000, 2000);
5326 static void r8152b_exit_oob(struct r8152 *tp)
5330 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
5331 ocp_data &= ~RCR_ACPT_ALL;
5332 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
5334 rxdy_gated_en(tp, true);
5335 r8153_teredo_off(tp);
5336 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
5337 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, 0x00);
5339 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
5340 ocp_data &= ~NOW_IS_OOB;
5341 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
5343 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
5344 ocp_data &= ~MCU_BORW_EN;
5345 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
5347 wait_oob_link_list_ready(tp);
5349 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
5350 ocp_data |= RE_INIT_LL;
5351 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
5353 wait_oob_link_list_ready(tp);
5355 rtl8152_nic_reset(tp);
5357 /* rx share fifo credit full threshold */
5358 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
5360 if (tp->udev->speed == USB_SPEED_FULL ||
5361 tp->udev->speed == USB_SPEED_LOW) {
5362 /* rx share fifo credit near full threshold */
5363 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
5365 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
5368 /* rx share fifo credit near full threshold */
5369 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
5371 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
5375 /* TX share fifo free credit full threshold */
5376 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL2);
5378 ocp_write_byte(tp, MCU_TYPE_USB, USB_TX_AGG, TX_AGG_MAX_THRESHOLD);
5379 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_HIGH);
5380 ocp_write_dword(tp, MCU_TYPE_USB, USB_TX_DMA,
5381 TEST_MODE_DISABLE | TX_SIZE_ADJUST1);
5383 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
5385 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
5387 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
5388 ocp_data |= TCR0_AUTO_FIFO;
5389 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
5392 static void r8152b_enter_oob(struct r8152 *tp)
5396 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
5397 ocp_data &= ~NOW_IS_OOB;
5398 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
5400 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_OOB);
5401 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_OOB);
5402 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_OOB);
5406 wait_oob_link_list_ready(tp);
5408 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
5409 ocp_data |= RE_INIT_LL;
5410 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
5412 wait_oob_link_list_ready(tp);
5414 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
5416 rtl_rx_vlan_en(tp, true);
5418 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BDC_CR);
5419 ocp_data |= ALDPS_PROXY_MODE;
5420 ocp_write_word(tp, MCU_TYPE_PLA, PLA_BDC_CR, ocp_data);
5422 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
5423 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
5424 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
5426 rxdy_gated_en(tp, false);
5428 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
5429 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
5430 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
5433 static int r8153_pre_firmware_1(struct r8152 *tp)
5437 /* Wait till the WTD timer is ready. It would take at most 104 ms. */
5438 for (i = 0; i < 104; i++) {
5439 u32 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_WDT1_CTRL);
5441 if (!(ocp_data & WTD1_EN))
5443 usleep_range(1000, 2000);
5449 static int r8153_post_firmware_1(struct r8152 *tp)
5451 /* set USB_BP_4 to support USB_SPEED_SUPER only */
5452 if (ocp_read_byte(tp, MCU_TYPE_USB, USB_CSTMR) & FORCE_SUPER)
5453 ocp_write_word(tp, MCU_TYPE_USB, USB_BP_4, BP4_SUPER_ONLY);
5455 /* reset UPHY timer to 36 ms */
5456 ocp_write_word(tp, MCU_TYPE_PLA, PLA_UPHY_TIMER, 36000 / 16);
5461 static int r8153_pre_firmware_2(struct r8152 *tp)
5465 r8153_pre_firmware_1(tp);
5467 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN0);
5468 ocp_data &= ~FW_FIX_SUSPEND;
5469 ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN0, ocp_data);
5474 static int r8153_post_firmware_2(struct r8152 *tp)
5478 /* enable bp0 if support USB_SPEED_SUPER only */
5479 if (ocp_read_byte(tp, MCU_TYPE_USB, USB_CSTMR) & FORCE_SUPER) {
5480 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BP_EN);
5482 ocp_write_word(tp, MCU_TYPE_PLA, PLA_BP_EN, ocp_data);
5485 /* reset UPHY timer to 36 ms */
5486 ocp_write_word(tp, MCU_TYPE_PLA, PLA_UPHY_TIMER, 36000 / 16);
5488 /* enable U3P3 check, set the counter to 4 */
5489 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, U3P3_CHECK_EN | 4);
5491 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN0);
5492 ocp_data |= FW_FIX_SUSPEND;
5493 ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN0, ocp_data);
5495 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_USB2PHY);
5496 ocp_data |= USB2PHY_L1 | USB2PHY_SUSPEND;
5497 ocp_write_byte(tp, MCU_TYPE_USB, USB_USB2PHY, ocp_data);
5502 static int r8153_post_firmware_3(struct r8152 *tp)
5506 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_USB2PHY);
5507 ocp_data |= USB2PHY_L1 | USB2PHY_SUSPEND;
5508 ocp_write_byte(tp, MCU_TYPE_USB, USB_USB2PHY, ocp_data);
5510 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1);
5511 ocp_data |= FW_IP_RESET_EN;
5512 ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1, ocp_data);
5517 static int r8153b_pre_firmware_1(struct r8152 *tp)
5519 /* enable fc timer and set timer to 1 second. */
5520 ocp_write_word(tp, MCU_TYPE_USB, USB_FC_TIMER,
5521 CTRL_TIMER_EN | (1000 / 8));
5526 static int r8153b_post_firmware_1(struct r8152 *tp)
5530 /* enable bp0 for RTL8153-BND */
5531 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_1);
5532 if (ocp_data & BND_MASK) {
5533 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BP_EN);
5535 ocp_write_word(tp, MCU_TYPE_PLA, PLA_BP_EN, ocp_data);
5538 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_CTRL);
5539 ocp_data |= FLOW_CTRL_PATCH_OPT;
5540 ocp_write_word(tp, MCU_TYPE_USB, USB_FW_CTRL, ocp_data);
5542 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_TASK);
5543 ocp_data |= FC_PATCH_TASK;
5544 ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
5546 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1);
5547 ocp_data |= FW_IP_RESET_EN;
5548 ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1, ocp_data);
5553 static int r8153c_post_firmware_1(struct r8152 *tp)
5557 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_CTRL);
5558 ocp_data |= FLOW_CTRL_PATCH_2;
5559 ocp_write_word(tp, MCU_TYPE_USB, USB_FW_CTRL, ocp_data);
5561 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_TASK);
5562 ocp_data |= FC_PATCH_TASK;
5563 ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
5568 static int r8156a_post_firmware_1(struct r8152 *tp)
5572 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1);
5573 ocp_data |= FW_IP_RESET_EN;
5574 ocp_write_word(tp, MCU_TYPE_USB, USB_FW_FIX_EN1, ocp_data);
5576 /* Modify U3PHY parameter for compatibility issue */
5577 ocp_write_dword(tp, MCU_TYPE_USB, USB_UPHY3_MDCMDIO, 0x4026840e);
5578 ocp_write_dword(tp, MCU_TYPE_USB, USB_UPHY3_MDCMDIO, 0x4001acc9);
5583 static void r8153_aldps_en(struct r8152 *tp, bool enable)
5587 data = ocp_reg_read(tp, OCP_POWER_CFG);
5590 ocp_reg_write(tp, OCP_POWER_CFG, data);
5595 ocp_reg_write(tp, OCP_POWER_CFG, data);
5596 for (i = 0; i < 20; i++) {
5597 usleep_range(1000, 2000);
5598 if (ocp_read_word(tp, MCU_TYPE_PLA, 0xe000) & 0x0100)
5603 tp->ups_info.aldps = enable;
5606 static void r8153_hw_phy_cfg(struct r8152 *tp)
5611 /* disable ALDPS before updating the PHY parameters */
5612 r8153_aldps_en(tp, false);
5614 /* disable EEE before updating the PHY parameters */
5615 rtl_eee_enable(tp, false);
5617 rtl8152_apply_firmware(tp, false);
5619 if (tp->version == RTL_VER_03) {
5620 data = ocp_reg_read(tp, OCP_EEE_CFG);
5621 data &= ~CTAP_SHORT_EN;
5622 ocp_reg_write(tp, OCP_EEE_CFG, data);
5625 data = ocp_reg_read(tp, OCP_POWER_CFG);
5626 data |= EEE_CLKDIV_EN;
5627 ocp_reg_write(tp, OCP_POWER_CFG, data);
5629 data = ocp_reg_read(tp, OCP_DOWN_SPEED);
5630 data |= EN_10M_BGOFF;
5631 ocp_reg_write(tp, OCP_DOWN_SPEED, data);
5632 data = ocp_reg_read(tp, OCP_POWER_CFG);
5633 data |= EN_10M_PLLOFF;
5634 ocp_reg_write(tp, OCP_POWER_CFG, data);
5635 sram_write(tp, SRAM_IMPEDANCE, 0x0b13);
5637 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
5638 ocp_data |= PFM_PWM_SWITCH;
5639 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
5641 /* Enable LPF corner auto tune */
5642 sram_write(tp, SRAM_LPF_CFG, 0xf70f);
5644 /* Adjust 10M Amplitude */
5645 sram_write(tp, SRAM_10M_AMP1, 0x00af);
5646 sram_write(tp, SRAM_10M_AMP2, 0x0208);
5649 rtl_eee_enable(tp, true);
5651 r8153_aldps_en(tp, true);
5652 r8152b_enable_fc(tp);
5654 switch (tp->version) {
5661 r8153_u2p3en(tp, true);
5665 set_bit(PHY_RESET, &tp->flags);
5668 static u32 r8152_efuse_read(struct r8152 *tp, u8 addr)
5672 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EFUSE_CMD, EFUSE_READ_CMD | addr);
5673 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EFUSE_CMD);
5674 ocp_data = (ocp_data & EFUSE_DATA_BIT16) << 9; /* data of bit16 */
5675 ocp_data |= ocp_read_word(tp, MCU_TYPE_PLA, PLA_EFUSE_DATA);
5680 static void r8153b_hw_phy_cfg(struct r8152 *tp)
5685 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
5686 if (ocp_data & PCUT_STATUS) {
5687 ocp_data &= ~PCUT_STATUS;
5688 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
5691 /* disable ALDPS before updating the PHY parameters */
5692 r8153_aldps_en(tp, false);
5694 /* disable EEE before updating the PHY parameters */
5695 rtl_eee_enable(tp, false);
5697 /* U1/U2/L1 idle timer. 500 us */
5698 ocp_write_word(tp, MCU_TYPE_USB, USB_U1U2_TIMER, 500);
5700 data = r8153_phy_status(tp, 0);
5703 case PHY_STAT_PWRDN:
5704 case PHY_STAT_EXT_INIT:
5705 rtl8152_apply_firmware(tp, true);
5707 data = r8152_mdio_read(tp, MII_BMCR);
5708 data &= ~BMCR_PDOWN;
5709 r8152_mdio_write(tp, MII_BMCR, data);
5711 case PHY_STAT_LAN_ON:
5713 rtl8152_apply_firmware(tp, false);
5717 r8153b_green_en(tp, test_bit(GREEN_ETHERNET, &tp->flags));
5719 data = sram_read(tp, SRAM_GREEN_CFG);
5721 sram_write(tp, SRAM_GREEN_CFG, data);
5722 data = ocp_reg_read(tp, OCP_NCTL_CFG);
5723 data |= PGA_RETURN_EN;
5724 ocp_reg_write(tp, OCP_NCTL_CFG, data);
5726 /* ADC Bias Calibration:
5727 * read efuse offset 0x7d to get a 17-bit data. Remove the dummy/fake
5728 * bit (bit3) to rebuild the real 16-bit data. Write the data to the
5731 ocp_data = r8152_efuse_read(tp, 0x7d);
5732 data = (u16)(((ocp_data & 0x1fff0) >> 1) | (ocp_data & 0x7));
5734 ocp_reg_write(tp, OCP_ADC_IOFFSET, data);
5736 /* ups mode tx-link-pulse timing adjustment:
5737 * rg_saw_cnt = OCP reg 0xC426 Bit[13:0]
5738 * swr_cnt_1ms_ini = 16000000 / rg_saw_cnt
5740 ocp_data = ocp_reg_read(tp, 0xc426);
5743 u32 swr_cnt_1ms_ini;
5745 swr_cnt_1ms_ini = (16000000 / ocp_data) & SAW_CNT_1MS_MASK;
5746 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CFG);
5747 ocp_data = (ocp_data & ~SAW_CNT_1MS_MASK) | swr_cnt_1ms_ini;
5748 ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CFG, ocp_data);
5751 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
5752 ocp_data |= PFM_PWM_SWITCH;
5753 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
5756 if (!rtl_phy_patch_request(tp, true, true)) {
5757 data = ocp_reg_read(tp, OCP_POWER_CFG);
5758 data |= EEE_CLKDIV_EN;
5759 ocp_reg_write(tp, OCP_POWER_CFG, data);
5760 tp->ups_info.eee_ckdiv = true;
5762 data = ocp_reg_read(tp, OCP_DOWN_SPEED);
5763 data |= EN_EEE_CMODE | EN_EEE_1000 | EN_10M_CLKDIV;
5764 ocp_reg_write(tp, OCP_DOWN_SPEED, data);
5765 tp->ups_info.eee_cmod_lv = true;
5766 tp->ups_info._10m_ckdiv = true;
5767 tp->ups_info.eee_plloff_giga = true;
5769 ocp_reg_write(tp, OCP_SYSCLK_CFG, 0);
5770 ocp_reg_write(tp, OCP_SYSCLK_CFG, clk_div_expo(5));
5771 tp->ups_info._250m_ckdiv = true;
5773 rtl_phy_patch_request(tp, false, true);
5777 rtl_eee_enable(tp, true);
5779 r8153_aldps_en(tp, true);
5780 r8152b_enable_fc(tp);
5782 set_bit(PHY_RESET, &tp->flags);
5785 static void r8153c_hw_phy_cfg(struct r8152 *tp)
5787 r8153b_hw_phy_cfg(tp);
5789 tp->ups_info.r_tune = true;
5792 static void rtl8153_change_mtu(struct r8152 *tp)
5794 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, mtu_to_size(tp->netdev->mtu));
5795 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, MTPS_JUMBO);
5798 static void r8153_first_init(struct r8152 *tp)
5802 rxdy_gated_en(tp, true);
5803 r8153_teredo_off(tp);
5805 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
5806 ocp_data &= ~RCR_ACPT_ALL;
5807 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
5809 rtl8152_nic_reset(tp);
5812 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
5813 ocp_data &= ~NOW_IS_OOB;
5814 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
5816 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
5817 ocp_data &= ~MCU_BORW_EN;
5818 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
5820 wait_oob_link_list_ready(tp);
5822 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
5823 ocp_data |= RE_INIT_LL;
5824 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
5826 wait_oob_link_list_ready(tp);
5828 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
5830 rtl8153_change_mtu(tp);
5832 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
5833 ocp_data |= TCR0_AUTO_FIFO;
5834 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
5836 rtl8152_nic_reset(tp);
5838 /* rx share fifo credit full threshold */
5839 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
5840 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_NORMAL);
5841 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_NORMAL);
5842 /* TX share fifo free credit full threshold */
5843 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL2);
5846 static void r8153_enter_oob(struct r8152 *tp)
5850 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
5851 ocp_data &= ~NOW_IS_OOB;
5852 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
5857 wait_oob_link_list_ready(tp);
5859 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
5860 ocp_data |= RE_INIT_LL;
5861 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
5863 wait_oob_link_list_ready(tp);
5865 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, mtu_to_size(tp->netdev->mtu));
5867 switch (tp->version) {
5872 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
5873 ocp_data &= ~TEREDO_WAKE_MASK;
5874 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
5880 /* Clear teredo wake event. bit[15:8] is the teredo wakeup
5881 * type. Set it to zero. bits[7:0] are the W1C bits about
5882 * the events. Set them to all 1 to clear them.
5884 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_WAKE_BASE, 0x00ff);
5891 rtl_rx_vlan_en(tp, true);
5893 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BDC_CR);
5894 ocp_data |= ALDPS_PROXY_MODE;
5895 ocp_write_word(tp, MCU_TYPE_PLA, PLA_BDC_CR, ocp_data);
5897 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
5898 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
5899 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
5901 rxdy_gated_en(tp, false);
5903 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
5904 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
5905 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
5908 static void rtl8153_disable(struct r8152 *tp)
5910 r8153_aldps_en(tp, false);
5913 r8153_aldps_en(tp, true);
5916 static int rtl8156_enable(struct r8152 *tp)
5921 if (test_bit(RTL8152_UNPLUG, &tp->flags))
5925 rtl_set_eee_plus(tp);
5926 r8153_set_rx_early_timeout(tp);
5927 r8153_set_rx_early_size(tp);
5929 speed = rtl8152_get_speed(tp);
5930 rtl_set_ifg(tp, speed);
5932 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4);
5933 if (speed & _2500bps)
5934 ocp_data &= ~IDLE_SPDWN_EN;
5936 ocp_data |= IDLE_SPDWN_EN;
5937 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, ocp_data);
5939 if (speed & _1000bps)
5940 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_TXTWSYS, 0x11);
5941 else if (speed & _500bps)
5942 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_TXTWSYS, 0x3d);
5944 if (tp->udev->speed == USB_SPEED_HIGH) {
5945 /* USB 0xb45e[3:0] l1_nyet_hird */
5946 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_L1_CTRL);
5948 if (is_flow_control(speed))
5952 ocp_write_word(tp, MCU_TYPE_USB, USB_L1_CTRL, ocp_data);
5955 return rtl_enable(tp);
5958 static int rtl8156b_enable(struct r8152 *tp)
5963 if (test_bit(RTL8152_UNPLUG, &tp->flags))
5967 rtl_set_eee_plus(tp);
5969 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_RX_AGGR_NUM);
5970 ocp_data &= ~RX_AGGR_NUM_MASK;
5971 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_AGGR_NUM, ocp_data);
5973 r8153_set_rx_early_timeout(tp);
5974 r8153_set_rx_early_size(tp);
5976 speed = rtl8152_get_speed(tp);
5977 rtl_set_ifg(tp, speed);
5979 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4);
5980 if (speed & _2500bps)
5981 ocp_data &= ~IDLE_SPDWN_EN;
5983 ocp_data |= IDLE_SPDWN_EN;
5984 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, ocp_data);
5986 if (tp->udev->speed == USB_SPEED_HIGH) {
5987 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_L1_CTRL);
5989 if (is_flow_control(speed))
5993 ocp_write_word(tp, MCU_TYPE_USB, USB_L1_CTRL, ocp_data);
5996 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_TASK);
5997 ocp_data &= ~FC_PATCH_TASK;
5998 ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
5999 usleep_range(1000, 2000);
6000 ocp_data |= FC_PATCH_TASK;
6001 ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
6003 return rtl_enable(tp);
6006 static int rtl8152_set_speed(struct r8152 *tp, u8 autoneg, u32 speed, u8 duplex,
6012 if (autoneg == AUTONEG_DISABLE) {
6013 if (duplex != DUPLEX_HALF && duplex != DUPLEX_FULL)
6018 bmcr = BMCR_SPEED10;
6019 if (duplex == DUPLEX_FULL) {
6020 bmcr |= BMCR_FULLDPLX;
6021 tp->ups_info.speed_duplex = FORCE_10M_FULL;
6023 tp->ups_info.speed_duplex = FORCE_10M_HALF;
6027 bmcr = BMCR_SPEED100;
6028 if (duplex == DUPLEX_FULL) {
6029 bmcr |= BMCR_FULLDPLX;
6030 tp->ups_info.speed_duplex = FORCE_100M_FULL;
6032 tp->ups_info.speed_duplex = FORCE_100M_HALF;
6036 if (tp->mii.supports_gmii) {
6037 bmcr = BMCR_SPEED1000 | BMCR_FULLDPLX;
6038 tp->ups_info.speed_duplex = NWAY_1000M_FULL;
6047 if (duplex == DUPLEX_FULL)
6048 tp->mii.full_duplex = 1;
6050 tp->mii.full_duplex = 0;
6052 tp->mii.force_media = 1;
6057 support = RTL_ADVERTISED_10_HALF | RTL_ADVERTISED_10_FULL |
6058 RTL_ADVERTISED_100_HALF | RTL_ADVERTISED_100_FULL;
6060 if (tp->mii.supports_gmii) {
6061 support |= RTL_ADVERTISED_1000_FULL;
6063 if (tp->support_2500full)
6064 support |= RTL_ADVERTISED_2500_FULL;
6067 if (!(advertising & support))
6070 orig = r8152_mdio_read(tp, MII_ADVERTISE);
6071 new1 = orig & ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
6072 ADVERTISE_100HALF | ADVERTISE_100FULL);
6073 if (advertising & RTL_ADVERTISED_10_HALF) {
6074 new1 |= ADVERTISE_10HALF;
6075 tp->ups_info.speed_duplex = NWAY_10M_HALF;
6077 if (advertising & RTL_ADVERTISED_10_FULL) {
6078 new1 |= ADVERTISE_10FULL;
6079 tp->ups_info.speed_duplex = NWAY_10M_FULL;
6082 if (advertising & RTL_ADVERTISED_100_HALF) {
6083 new1 |= ADVERTISE_100HALF;
6084 tp->ups_info.speed_duplex = NWAY_100M_HALF;
6086 if (advertising & RTL_ADVERTISED_100_FULL) {
6087 new1 |= ADVERTISE_100FULL;
6088 tp->ups_info.speed_duplex = NWAY_100M_FULL;
6092 r8152_mdio_write(tp, MII_ADVERTISE, new1);
6093 tp->mii.advertising = new1;
6096 if (tp->mii.supports_gmii) {
6097 orig = r8152_mdio_read(tp, MII_CTRL1000);
6098 new1 = orig & ~(ADVERTISE_1000FULL |
6099 ADVERTISE_1000HALF);
6101 if (advertising & RTL_ADVERTISED_1000_FULL) {
6102 new1 |= ADVERTISE_1000FULL;
6103 tp->ups_info.speed_duplex = NWAY_1000M_FULL;
6107 r8152_mdio_write(tp, MII_CTRL1000, new1);
6110 if (tp->support_2500full) {
6111 orig = ocp_reg_read(tp, OCP_10GBT_CTRL);
6112 new1 = orig & ~MDIO_AN_10GBT_CTRL_ADV2_5G;
6114 if (advertising & RTL_ADVERTISED_2500_FULL) {
6115 new1 |= MDIO_AN_10GBT_CTRL_ADV2_5G;
6116 tp->ups_info.speed_duplex = NWAY_2500M_FULL;
6120 ocp_reg_write(tp, OCP_10GBT_CTRL, new1);
6123 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
6125 tp->mii.force_media = 0;
6128 if (test_and_clear_bit(PHY_RESET, &tp->flags))
6131 r8152_mdio_write(tp, MII_BMCR, bmcr);
6133 if (bmcr & BMCR_RESET) {
6136 for (i = 0; i < 50; i++) {
6138 if ((r8152_mdio_read(tp, MII_BMCR) & BMCR_RESET) == 0)
6147 static void rtl8152_up(struct r8152 *tp)
6149 if (test_bit(RTL8152_UNPLUG, &tp->flags))
6152 r8152_aldps_en(tp, false);
6153 r8152b_exit_oob(tp);
6154 r8152_aldps_en(tp, true);
6157 static void rtl8152_down(struct r8152 *tp)
6159 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
6160 rtl_drop_queued_tx(tp);
6164 r8152_power_cut_en(tp, false);
6165 r8152_aldps_en(tp, false);
6166 r8152b_enter_oob(tp);
6167 r8152_aldps_en(tp, true);
6170 static void rtl8153_up(struct r8152 *tp)
6174 if (test_bit(RTL8152_UNPLUG, &tp->flags))
6177 r8153_u1u2en(tp, false);
6178 r8153_u2p3en(tp, false);
6179 r8153_aldps_en(tp, false);
6180 r8153_first_init(tp);
6182 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6);
6183 ocp_data |= LANWAKE_CLR_EN;
6184 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6, ocp_data);
6186 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_LWAKE_CTRL_REG);
6187 ocp_data &= ~LANWAKE_PIN;
6188 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_LWAKE_CTRL_REG, ocp_data);
6190 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_SSPHYLINK1);
6191 ocp_data &= ~DELAY_PHY_PWR_CHG;
6192 ocp_write_word(tp, MCU_TYPE_USB, USB_SSPHYLINK1, ocp_data);
6194 r8153_aldps_en(tp, true);
6196 switch (tp->version) {
6203 r8153_u2p3en(tp, true);
6207 r8153_u1u2en(tp, true);
6210 static void rtl8153_down(struct r8152 *tp)
6214 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
6215 rtl_drop_queued_tx(tp);
6219 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6);
6220 ocp_data &= ~LANWAKE_CLR_EN;
6221 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6, ocp_data);
6223 r8153_u1u2en(tp, false);
6224 r8153_u2p3en(tp, false);
6225 r8153_power_cut_en(tp, false);
6226 r8153_aldps_en(tp, false);
6227 r8153_enter_oob(tp);
6228 r8153_aldps_en(tp, true);
6231 static void rtl8153b_up(struct r8152 *tp)
6235 if (test_bit(RTL8152_UNPLUG, &tp->flags))
6238 r8153b_u1u2en(tp, false);
6239 r8153_u2p3en(tp, false);
6240 r8153_aldps_en(tp, false);
6242 r8153_first_init(tp);
6243 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_B);
6245 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
6246 ocp_data &= ~PLA_MCU_SPDWN_EN;
6247 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
6249 r8153_aldps_en(tp, true);
6251 if (tp->udev->speed >= USB_SPEED_SUPER)
6252 r8153b_u1u2en(tp, true);
6255 static void rtl8153b_down(struct r8152 *tp)
6259 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
6260 rtl_drop_queued_tx(tp);
6264 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
6265 ocp_data |= PLA_MCU_SPDWN_EN;
6266 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
6268 r8153b_u1u2en(tp, false);
6269 r8153_u2p3en(tp, false);
6270 r8153b_power_cut_en(tp, false);
6271 r8153_aldps_en(tp, false);
6272 r8153_enter_oob(tp);
6273 r8153_aldps_en(tp, true);
6276 static void rtl8153c_change_mtu(struct r8152 *tp)
6278 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, mtu_to_size(tp->netdev->mtu));
6279 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, 10 * 1024 / 64);
6281 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, 512 / 64);
6283 /* Adjust the tx fifo free credit full threshold, otherwise
6284 * the fifo would be too small to send a jumbo frame packet.
6286 if (tp->netdev->mtu < 8000)
6287 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TXFIFO_FULL, 2048 / 8);
6289 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TXFIFO_FULL, 900 / 8);
6292 static void rtl8153c_up(struct r8152 *tp)
6296 if (test_bit(RTL8152_UNPLUG, &tp->flags))
6299 r8153b_u1u2en(tp, false);
6300 r8153_u2p3en(tp, false);
6301 r8153_aldps_en(tp, false);
6303 rxdy_gated_en(tp, true);
6304 r8153_teredo_off(tp);
6306 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
6307 ocp_data &= ~RCR_ACPT_ALL;
6308 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
6310 rtl8152_nic_reset(tp);
6313 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
6314 ocp_data &= ~NOW_IS_OOB;
6315 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
6317 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
6318 ocp_data &= ~MCU_BORW_EN;
6319 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
6321 wait_oob_link_list_ready(tp);
6323 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
6324 ocp_data |= RE_INIT_LL;
6325 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
6327 wait_oob_link_list_ready(tp);
6329 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
6331 rtl8153c_change_mtu(tp);
6333 rtl8152_nic_reset(tp);
6335 /* rx share fifo credit full threshold */
6336 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, 0x02);
6337 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_RXFIFO_FULL, 0x08);
6338 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_NORMAL);
6339 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_NORMAL);
6341 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_B);
6343 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
6345 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
6347 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
6349 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
6351 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
6352 ocp_data &= ~PLA_MCU_SPDWN_EN;
6353 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
6355 r8153_aldps_en(tp, true);
6356 r8153b_u1u2en(tp, true);
6359 static inline u32 fc_pause_on_auto(struct r8152 *tp)
6361 return (ALIGN(mtu_to_size(tp->netdev->mtu), 1024) + 6 * 1024);
6364 static inline u32 fc_pause_off_auto(struct r8152 *tp)
6366 return (ALIGN(mtu_to_size(tp->netdev->mtu), 1024) + 14 * 1024);
6369 static void r8156_fc_parameter(struct r8152 *tp)
6371 u32 pause_on = tp->fc_pause_on ? tp->fc_pause_on : fc_pause_on_auto(tp);
6372 u32 pause_off = tp->fc_pause_off ? tp->fc_pause_off : fc_pause_off_auto(tp);
6374 switch (tp->version) {
6377 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RX_FIFO_FULL, pause_on / 8);
6378 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RX_FIFO_EMPTY, pause_off / 8);
6383 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RX_FIFO_FULL, pause_on / 16);
6384 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RX_FIFO_EMPTY, pause_off / 16);
6391 static void rtl8156_change_mtu(struct r8152 *tp)
6393 u32 rx_max_size = mtu_to_size(tp->netdev->mtu);
6395 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, rx_max_size);
6396 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, MTPS_JUMBO);
6397 r8156_fc_parameter(tp);
6399 /* TX share fifo free credit full threshold */
6400 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, 512 / 64);
6401 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TXFIFO_FULL,
6402 ALIGN(rx_max_size + sizeof(struct tx_desc), 1024) / 16);
6405 static void rtl8156_up(struct r8152 *tp)
6409 if (test_bit(RTL8152_UNPLUG, &tp->flags))
6412 r8153b_u1u2en(tp, false);
6413 r8153_u2p3en(tp, false);
6414 r8153_aldps_en(tp, false);
6416 rxdy_gated_en(tp, true);
6417 r8153_teredo_off(tp);
6419 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
6420 ocp_data &= ~RCR_ACPT_ALL;
6421 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
6423 rtl8152_nic_reset(tp);
6426 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
6427 ocp_data &= ~NOW_IS_OOB;
6428 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
6430 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
6431 ocp_data &= ~MCU_BORW_EN;
6432 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
6434 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
6436 rtl8156_change_mtu(tp);
6438 switch (tp->version) {
6442 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_BMU_CONFIG);
6443 ocp_data |= ACT_ODMA;
6444 ocp_write_word(tp, MCU_TYPE_USB, USB_BMU_CONFIG, ocp_data);
6450 /* share FIFO settings */
6451 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_FULL);
6452 ocp_data &= ~RXFIFO_FULL_MASK;
6454 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_FULL, ocp_data);
6456 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
6457 ocp_data &= ~PLA_MCU_SPDWN_EN;
6458 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
6460 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_SPEED_OPTION);
6461 ocp_data &= ~(RG_PWRDN_EN | ALL_SPEED_OFF);
6462 ocp_write_word(tp, MCU_TYPE_USB, USB_SPEED_OPTION, ocp_data);
6464 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, 0x00600400);
6466 if (tp->saved_wolopts != __rtl_get_wol(tp)) {
6467 netif_warn(tp, ifup, tp->netdev, "wol setting is changed\n");
6468 __rtl_set_wol(tp, tp->saved_wolopts);
6471 r8153_aldps_en(tp, true);
6472 r8153_u2p3en(tp, true);
6474 if (tp->udev->speed >= USB_SPEED_SUPER)
6475 r8153b_u1u2en(tp, true);
6478 static void rtl8156_down(struct r8152 *tp)
6482 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
6483 rtl_drop_queued_tx(tp);
6487 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
6488 ocp_data |= PLA_MCU_SPDWN_EN;
6489 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
6491 r8153b_u1u2en(tp, false);
6492 r8153_u2p3en(tp, false);
6493 r8153b_power_cut_en(tp, false);
6494 r8153_aldps_en(tp, false);
6496 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
6497 ocp_data &= ~NOW_IS_OOB;
6498 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
6503 /* Clear teredo wake event. bit[15:8] is the teredo wakeup
6504 * type. Set it to zero. bits[7:0] are the W1C bits about
6505 * the events. Set them to all 1 to clear them.
6507 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_WAKE_BASE, 0x00ff);
6509 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
6510 ocp_data |= NOW_IS_OOB;
6511 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
6513 rtl_rx_vlan_en(tp, true);
6514 rxdy_gated_en(tp, false);
6516 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
6517 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
6518 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
6520 r8153_aldps_en(tp, true);
6523 static bool rtl8152_in_nway(struct r8152 *tp)
6527 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, 0x2000);
6528 tp->ocp_base = 0x2000;
6529 ocp_write_byte(tp, MCU_TYPE_PLA, 0xb014, 0x4c); /* phy state */
6530 nway_state = ocp_read_word(tp, MCU_TYPE_PLA, 0xb01a);
6532 /* bit 15: TXDIS_STATE, bit 14: ABD_STATE */
6533 if (nway_state & 0xc000)
6539 static bool rtl8153_in_nway(struct r8152 *tp)
6541 u16 phy_state = ocp_reg_read(tp, OCP_PHY_STATE) & 0xff;
6543 if (phy_state == TXDIS_STATE || phy_state == ABD_STATE)
6549 static void set_carrier(struct r8152 *tp)
6551 struct net_device *netdev = tp->netdev;
6552 struct napi_struct *napi = &tp->napi;
6555 speed = rtl8152_get_speed(tp);
6557 if (speed & LINK_STATUS) {
6558 if (!netif_carrier_ok(netdev)) {
6559 tp->rtl_ops.enable(tp);
6560 netif_stop_queue(netdev);
6562 netif_carrier_on(netdev);
6564 clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
6565 _rtl8152_set_rx_mode(netdev);
6567 netif_wake_queue(netdev);
6568 netif_info(tp, link, netdev, "carrier on\n");
6569 } else if (netif_queue_stopped(netdev) &&
6570 skb_queue_len(&tp->tx_queue) < tp->tx_qlen) {
6571 netif_wake_queue(netdev);
6574 if (netif_carrier_ok(netdev)) {
6575 netif_carrier_off(netdev);
6576 tasklet_disable(&tp->tx_tl);
6578 tp->rtl_ops.disable(tp);
6580 tasklet_enable(&tp->tx_tl);
6581 netif_info(tp, link, netdev, "carrier off\n");
6586 static void rtl_work_func_t(struct work_struct *work)
6588 struct r8152 *tp = container_of(work, struct r8152, schedule.work);
6590 /* If the device is unplugged or !netif_running(), the workqueue
6591 * doesn't need to wake the device, and could return directly.
6593 if (test_bit(RTL8152_UNPLUG, &tp->flags) || !netif_running(tp->netdev))
6596 if (usb_autopm_get_interface(tp->intf) < 0)
6599 if (!test_bit(WORK_ENABLE, &tp->flags))
6602 if (!mutex_trylock(&tp->control)) {
6603 schedule_delayed_work(&tp->schedule, 0);
6607 if (test_and_clear_bit(RTL8152_LINK_CHG, &tp->flags))
6610 if (test_and_clear_bit(RTL8152_SET_RX_MODE, &tp->flags))
6611 _rtl8152_set_rx_mode(tp->netdev);
6613 /* don't schedule tasket before linking */
6614 if (test_and_clear_bit(SCHEDULE_TASKLET, &tp->flags) &&
6615 netif_carrier_ok(tp->netdev))
6616 tasklet_schedule(&tp->tx_tl);
6618 mutex_unlock(&tp->control);
6621 usb_autopm_put_interface(tp->intf);
6624 static void rtl_hw_phy_work_func_t(struct work_struct *work)
6626 struct r8152 *tp = container_of(work, struct r8152, hw_phy_work.work);
6628 if (test_bit(RTL8152_UNPLUG, &tp->flags))
6631 if (usb_autopm_get_interface(tp->intf) < 0)
6634 mutex_lock(&tp->control);
6636 if (rtl8152_request_firmware(tp) == -ENODEV && tp->rtl_fw.retry) {
6637 tp->rtl_fw.retry = false;
6638 tp->rtl_fw.fw = NULL;
6640 /* Delay execution in case request_firmware() is not ready yet.
6642 queue_delayed_work(system_long_wq, &tp->hw_phy_work, HZ * 10);
6646 tp->rtl_ops.hw_phy_cfg(tp);
6648 rtl8152_set_speed(tp, tp->autoneg, tp->speed, tp->duplex,
6652 mutex_unlock(&tp->control);
6654 usb_autopm_put_interface(tp->intf);
6657 #ifdef CONFIG_PM_SLEEP
6658 static int rtl_notifier(struct notifier_block *nb, unsigned long action,
6661 struct r8152 *tp = container_of(nb, struct r8152, pm_notifier);
6664 case PM_HIBERNATION_PREPARE:
6665 case PM_SUSPEND_PREPARE:
6666 usb_autopm_get_interface(tp->intf);
6669 case PM_POST_HIBERNATION:
6670 case PM_POST_SUSPEND:
6671 usb_autopm_put_interface(tp->intf);
6674 case PM_POST_RESTORE:
6675 case PM_RESTORE_PREPARE:
6684 static int rtl8152_open(struct net_device *netdev)
6686 struct r8152 *tp = netdev_priv(netdev);
6689 if (work_busy(&tp->hw_phy_work.work) & WORK_BUSY_PENDING) {
6690 cancel_delayed_work_sync(&tp->hw_phy_work);
6691 rtl_hw_phy_work_func_t(&tp->hw_phy_work.work);
6694 res = alloc_all_mem(tp);
6698 res = usb_autopm_get_interface(tp->intf);
6702 mutex_lock(&tp->control);
6706 netif_carrier_off(netdev);
6707 netif_start_queue(netdev);
6708 set_bit(WORK_ENABLE, &tp->flags);
6710 res = usb_submit_urb(tp->intr_urb, GFP_KERNEL);
6713 netif_device_detach(tp->netdev);
6714 netif_warn(tp, ifup, netdev, "intr_urb submit failed: %d\n",
6718 napi_enable(&tp->napi);
6719 tasklet_enable(&tp->tx_tl);
6721 mutex_unlock(&tp->control);
6723 usb_autopm_put_interface(tp->intf);
6724 #ifdef CONFIG_PM_SLEEP
6725 tp->pm_notifier.notifier_call = rtl_notifier;
6726 register_pm_notifier(&tp->pm_notifier);
6731 mutex_unlock(&tp->control);
6732 usb_autopm_put_interface(tp->intf);
6739 static int rtl8152_close(struct net_device *netdev)
6741 struct r8152 *tp = netdev_priv(netdev);
6744 #ifdef CONFIG_PM_SLEEP
6745 unregister_pm_notifier(&tp->pm_notifier);
6747 tasklet_disable(&tp->tx_tl);
6748 clear_bit(WORK_ENABLE, &tp->flags);
6749 usb_kill_urb(tp->intr_urb);
6750 cancel_delayed_work_sync(&tp->schedule);
6751 napi_disable(&tp->napi);
6752 netif_stop_queue(netdev);
6754 res = usb_autopm_get_interface(tp->intf);
6755 if (res < 0 || test_bit(RTL8152_UNPLUG, &tp->flags)) {
6756 rtl_drop_queued_tx(tp);
6759 mutex_lock(&tp->control);
6761 tp->rtl_ops.down(tp);
6763 mutex_unlock(&tp->control);
6765 usb_autopm_put_interface(tp->intf);
6773 static void rtl_tally_reset(struct r8152 *tp)
6777 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY);
6778 ocp_data |= TALLY_RESET;
6779 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY, ocp_data);
6782 static void r8152b_init(struct r8152 *tp)
6787 if (test_bit(RTL8152_UNPLUG, &tp->flags))
6790 data = r8152_mdio_read(tp, MII_BMCR);
6791 if (data & BMCR_PDOWN) {
6792 data &= ~BMCR_PDOWN;
6793 r8152_mdio_write(tp, MII_BMCR, data);
6796 r8152_aldps_en(tp, false);
6798 if (tp->version == RTL_VER_01) {
6799 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
6800 ocp_data &= ~LED_MODE_MASK;
6801 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
6804 r8152_power_cut_en(tp, false);
6806 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
6807 ocp_data |= TX_10M_IDLE_EN | PFM_PWM_SWITCH;
6808 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
6809 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL);
6810 ocp_data &= ~MCU_CLK_RATIO_MASK;
6811 ocp_data |= MCU_CLK_RATIO | D3_CLK_GATED_EN;
6812 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ocp_data);
6813 ocp_data = GPHY_STS_MSK | SPEED_DOWN_MSK |
6814 SPDWN_RXDV_MSK | SPDWN_LINKCHG_MSK;
6815 ocp_write_word(tp, MCU_TYPE_PLA, PLA_GPHY_INTR_IMR, ocp_data);
6817 rtl_tally_reset(tp);
6819 /* enable rx aggregation */
6820 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
6821 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
6822 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
6825 static void r8153_init(struct r8152 *tp)
6831 if (test_bit(RTL8152_UNPLUG, &tp->flags))
6834 r8153_u1u2en(tp, false);
6836 for (i = 0; i < 500; i++) {
6837 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
6842 if (test_bit(RTL8152_UNPLUG, &tp->flags))
6846 data = r8153_phy_status(tp, 0);
6848 if (tp->version == RTL_VER_03 || tp->version == RTL_VER_04 ||
6849 tp->version == RTL_VER_05)
6850 ocp_reg_write(tp, OCP_ADC_CFG, CKADSEL_L | ADC_EN | EN_EMI_L);
6852 data = r8152_mdio_read(tp, MII_BMCR);
6853 if (data & BMCR_PDOWN) {
6854 data &= ~BMCR_PDOWN;
6855 r8152_mdio_write(tp, MII_BMCR, data);
6858 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
6860 r8153_u2p3en(tp, false);
6862 if (tp->version == RTL_VER_04) {
6863 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_SSPHYLINK2);
6864 ocp_data &= ~pwd_dn_scale_mask;
6865 ocp_data |= pwd_dn_scale(96);
6866 ocp_write_word(tp, MCU_TYPE_USB, USB_SSPHYLINK2, ocp_data);
6868 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_USB2PHY);
6869 ocp_data |= USB2PHY_L1 | USB2PHY_SUSPEND;
6870 ocp_write_byte(tp, MCU_TYPE_USB, USB_USB2PHY, ocp_data);
6871 } else if (tp->version == RTL_VER_05) {
6872 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_DMY_REG0);
6873 ocp_data &= ~ECM_ALDPS;
6874 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_DMY_REG0, ocp_data);
6876 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1);
6877 if (ocp_read_word(tp, MCU_TYPE_USB, USB_BURST_SIZE) == 0)
6878 ocp_data &= ~DYNAMIC_BURST;
6880 ocp_data |= DYNAMIC_BURST;
6881 ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1, ocp_data);
6882 } else if (tp->version == RTL_VER_06) {
6883 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1);
6884 if (ocp_read_word(tp, MCU_TYPE_USB, USB_BURST_SIZE) == 0)
6885 ocp_data &= ~DYNAMIC_BURST;
6887 ocp_data |= DYNAMIC_BURST;
6888 ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1, ocp_data);
6890 r8153_queue_wake(tp, false);
6892 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
6893 if (rtl8152_get_speed(tp) & LINK_STATUS)
6894 ocp_data |= CUR_LINK_OK;
6896 ocp_data &= ~CUR_LINK_OK;
6897 ocp_data |= POLL_LINK_CHG;
6898 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
6901 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY2);
6902 ocp_data |= EP4_FULL_FC;
6903 ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY2, ocp_data);
6905 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL);
6906 ocp_data &= ~TIMER11_EN;
6907 ocp_write_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL, ocp_data);
6909 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
6910 ocp_data &= ~LED_MODE_MASK;
6911 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
6913 ocp_data = FIFO_EMPTY_1FB | ROK_EXIT_LPM;
6914 if (tp->version == RTL_VER_04 && tp->udev->speed < USB_SPEED_SUPER)
6915 ocp_data |= LPM_TIMER_500MS;
6917 ocp_data |= LPM_TIMER_500US;
6918 ocp_write_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL, ocp_data);
6920 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2);
6921 ocp_data &= ~SEN_VAL_MASK;
6922 ocp_data |= SEN_VAL_NORMAL | SEL_RXIDLE;
6923 ocp_write_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2, ocp_data);
6925 ocp_write_word(tp, MCU_TYPE_USB, USB_CONNECT_TIMER, 0x0001);
6927 r8153_power_cut_en(tp, false);
6928 rtl_runtime_suspend_enable(tp, false);
6929 r8153_mac_clk_speed_down(tp, false);
6930 r8153_u1u2en(tp, true);
6931 usb_enable_lpm(tp->udev);
6933 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6);
6934 ocp_data |= LANWAKE_CLR_EN;
6935 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CONFIG6, ocp_data);
6937 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_LWAKE_CTRL_REG);
6938 ocp_data &= ~LANWAKE_PIN;
6939 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_LWAKE_CTRL_REG, ocp_data);
6941 /* rx aggregation */
6942 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
6943 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
6944 if (tp->dell_tb_rx_agg_bug)
6945 ocp_data |= RX_AGG_DISABLE;
6947 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
6949 rtl_tally_reset(tp);
6951 switch (tp->udev->speed) {
6952 case USB_SPEED_SUPER:
6953 case USB_SPEED_SUPER_PLUS:
6954 tp->coalesce = COALESCE_SUPER;
6956 case USB_SPEED_HIGH:
6957 tp->coalesce = COALESCE_HIGH;
6960 tp->coalesce = COALESCE_SLOW;
6965 static void r8153b_init(struct r8152 *tp)
6971 if (test_bit(RTL8152_UNPLUG, &tp->flags))
6974 r8153b_u1u2en(tp, false);
6976 for (i = 0; i < 500; i++) {
6977 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
6982 if (test_bit(RTL8152_UNPLUG, &tp->flags))
6986 data = r8153_phy_status(tp, 0);
6988 data = r8152_mdio_read(tp, MII_BMCR);
6989 if (data & BMCR_PDOWN) {
6990 data &= ~BMCR_PDOWN;
6991 r8152_mdio_write(tp, MII_BMCR, data);
6994 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
6996 r8153_u2p3en(tp, false);
6998 /* MSC timer = 0xfff * 8ms = 32760 ms */
6999 ocp_write_word(tp, MCU_TYPE_USB, USB_MSC_TIMER, 0x0fff);
7001 r8153b_power_cut_en(tp, false);
7002 r8153b_ups_en(tp, false);
7003 r8153_queue_wake(tp, false);
7004 rtl_runtime_suspend_enable(tp, false);
7006 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
7007 if (rtl8152_get_speed(tp) & LINK_STATUS)
7008 ocp_data |= CUR_LINK_OK;
7010 ocp_data &= ~CUR_LINK_OK;
7011 ocp_data |= POLL_LINK_CHG;
7012 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
7014 if (tp->udev->speed >= USB_SPEED_SUPER)
7015 r8153b_u1u2en(tp, true);
7017 usb_enable_lpm(tp->udev);
7019 /* MAC clock speed down */
7020 r8153_mac_clk_speed_down(tp, true);
7022 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
7023 ocp_data &= ~PLA_MCU_SPDWN_EN;
7024 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
7026 if (tp->version == RTL_VER_09) {
7027 /* Disable Test IO for 32QFN */
7028 if (ocp_read_byte(tp, MCU_TYPE_PLA, 0xdc00) & BIT(5)) {
7029 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
7030 ocp_data |= TEST_IO_OFF;
7031 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
7035 set_bit(GREEN_ETHERNET, &tp->flags);
7037 /* rx aggregation */
7038 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
7039 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
7040 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
7042 rtl_tally_reset(tp);
7044 tp->coalesce = 15000; /* 15 us */
7047 static void r8153c_init(struct r8152 *tp)
7053 if (test_bit(RTL8152_UNPLUG, &tp->flags))
7056 r8153b_u1u2en(tp, false);
7058 /* Disable spi_en */
7059 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
7060 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
7061 ocp_data &= ~BIT(3);
7062 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG5, ocp_data);
7063 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, 0xcbf0);
7065 ocp_write_word(tp, MCU_TYPE_USB, 0xcbf0, ocp_data);
7067 for (i = 0; i < 500; i++) {
7068 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
7073 if (test_bit(RTL8152_UNPLUG, &tp->flags))
7077 data = r8153_phy_status(tp, 0);
7079 data = r8152_mdio_read(tp, MII_BMCR);
7080 if (data & BMCR_PDOWN) {
7081 data &= ~BMCR_PDOWN;
7082 r8152_mdio_write(tp, MII_BMCR, data);
7085 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
7087 r8153_u2p3en(tp, false);
7089 /* MSC timer = 0xfff * 8ms = 32760 ms */
7090 ocp_write_word(tp, MCU_TYPE_USB, USB_MSC_TIMER, 0x0fff);
7092 r8153b_power_cut_en(tp, false);
7093 r8153c_ups_en(tp, false);
7094 r8153_queue_wake(tp, false);
7095 rtl_runtime_suspend_enable(tp, false);
7097 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
7098 if (rtl8152_get_speed(tp) & LINK_STATUS)
7099 ocp_data |= CUR_LINK_OK;
7101 ocp_data &= ~CUR_LINK_OK;
7103 ocp_data |= POLL_LINK_CHG;
7104 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
7106 r8153b_u1u2en(tp, true);
7108 usb_enable_lpm(tp->udev);
7110 /* MAC clock speed down */
7111 r8153_mac_clk_speed_down(tp, true);
7113 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_2);
7114 ocp_data &= ~BIT(7);
7115 ocp_write_byte(tp, MCU_TYPE_USB, USB_MISC_2, ocp_data);
7117 set_bit(GREEN_ETHERNET, &tp->flags);
7119 /* rx aggregation */
7120 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
7121 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
7122 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
7124 rtl_tally_reset(tp);
7126 tp->coalesce = 15000; /* 15 us */
7129 static void r8156_hw_phy_cfg(struct r8152 *tp)
7134 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
7135 if (ocp_data & PCUT_STATUS) {
7136 ocp_data &= ~PCUT_STATUS;
7137 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
7140 data = r8153_phy_status(tp, 0);
7142 case PHY_STAT_EXT_INIT:
7143 rtl8152_apply_firmware(tp, true);
7145 data = ocp_reg_read(tp, 0xa468);
7146 data &= ~(BIT(3) | BIT(1));
7147 ocp_reg_write(tp, 0xa468, data);
7149 case PHY_STAT_LAN_ON:
7150 case PHY_STAT_PWRDN:
7152 rtl8152_apply_firmware(tp, false);
7156 /* disable ALDPS before updating the PHY parameters */
7157 r8153_aldps_en(tp, false);
7159 /* disable EEE before updating the PHY parameters */
7160 rtl_eee_enable(tp, false);
7162 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
7163 WARN_ON_ONCE(data != PHY_STAT_LAN_ON);
7165 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
7166 ocp_data |= PFM_PWM_SWITCH;
7167 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
7169 switch (tp->version) {
7171 data = ocp_reg_read(tp, 0xad40);
7173 data |= BIT(7) | BIT(2);
7174 ocp_reg_write(tp, 0xad40, data);
7176 data = ocp_reg_read(tp, 0xad4e);
7178 ocp_reg_write(tp, 0xad4e, data);
7179 data = ocp_reg_read(tp, 0xad16);
7182 ocp_reg_write(tp, 0xad16, data);
7183 data = ocp_reg_read(tp, 0xad32);
7186 ocp_reg_write(tp, 0xad32, data);
7187 data = ocp_reg_read(tp, 0xac08);
7188 data &= ~(BIT(12) | BIT(8));
7189 ocp_reg_write(tp, 0xac08, data);
7190 data = ocp_reg_read(tp, 0xac8a);
7191 data |= BIT(12) | BIT(13) | BIT(14);
7193 ocp_reg_write(tp, 0xac8a, data);
7194 data = ocp_reg_read(tp, 0xad18);
7196 ocp_reg_write(tp, 0xad18, data);
7197 data = ocp_reg_read(tp, 0xad1a);
7199 ocp_reg_write(tp, 0xad1a, data);
7200 data = ocp_reg_read(tp, 0xad1c);
7202 ocp_reg_write(tp, 0xad1c, data);
7204 data = sram_read(tp, 0x80ea);
7207 sram_write(tp, 0x80ea, data);
7208 data = sram_read(tp, 0x80eb);
7211 sram_write(tp, 0x80eb, data);
7212 data = sram_read(tp, 0x80f8);
7215 sram_write(tp, 0x80f8, data);
7216 data = sram_read(tp, 0x80f1);
7219 sram_write(tp, 0x80f1, data);
7221 data = sram_read(tp, 0x80fe);
7224 sram_write(tp, 0x80fe, data);
7225 data = sram_read(tp, 0x8102);
7228 sram_write(tp, 0x8102, data);
7229 data = sram_read(tp, 0x8015);
7232 sram_write(tp, 0x8015, data);
7233 data = sram_read(tp, 0x8100);
7236 sram_write(tp, 0x8100, data);
7237 data = sram_read(tp, 0x8014);
7240 sram_write(tp, 0x8014, data);
7241 data = sram_read(tp, 0x8016);
7244 sram_write(tp, 0x8016, data);
7245 data = sram_read(tp, 0x80dc);
7248 sram_write(tp, 0x80dc, data);
7249 data = sram_read(tp, 0x80df);
7251 sram_write(tp, 0x80df, data);
7252 data = sram_read(tp, 0x80e1);
7254 sram_write(tp, 0x80e1, data);
7256 data = ocp_reg_read(tp, 0xbf06);
7259 ocp_reg_write(tp, 0xbf06, data);
7261 sram_write(tp, 0x819f, 0xddb6);
7263 ocp_reg_write(tp, 0xbc34, 0x5555);
7264 data = ocp_reg_read(tp, 0xbf0a);
7267 ocp_reg_write(tp, 0xbf0a, data);
7269 data = ocp_reg_read(tp, 0xbd2c);
7271 ocp_reg_write(tp, 0xbd2c, data);
7274 data = ocp_reg_read(tp, 0xad16);
7276 ocp_reg_write(tp, 0xad16, data);
7277 data = ocp_reg_read(tp, 0xad32);
7280 ocp_reg_write(tp, 0xad32, data);
7281 data = ocp_reg_read(tp, 0xac08);
7282 data &= ~(BIT(12) | BIT(8));
7283 ocp_reg_write(tp, 0xac08, data);
7284 data = ocp_reg_read(tp, 0xacc0);
7287 ocp_reg_write(tp, 0xacc0, data);
7288 data = ocp_reg_read(tp, 0xad40);
7290 data |= BIT(6) | BIT(2);
7291 ocp_reg_write(tp, 0xad40, data);
7292 data = ocp_reg_read(tp, 0xac14);
7294 ocp_reg_write(tp, 0xac14, data);
7295 data = ocp_reg_read(tp, 0xac80);
7296 data &= ~(BIT(8) | BIT(9));
7297 ocp_reg_write(tp, 0xac80, data);
7298 data = ocp_reg_read(tp, 0xac5e);
7301 ocp_reg_write(tp, 0xac5e, data);
7302 ocp_reg_write(tp, 0xad4c, 0x00a8);
7303 ocp_reg_write(tp, 0xac5c, 0x01ff);
7304 data = ocp_reg_read(tp, 0xac8a);
7306 data |= BIT(4) | BIT(5);
7307 ocp_reg_write(tp, 0xac8a, data);
7308 ocp_reg_write(tp, 0xb87c, 0x8157);
7309 data = ocp_reg_read(tp, 0xb87e);
7312 ocp_reg_write(tp, 0xb87e, data);
7313 ocp_reg_write(tp, 0xb87c, 0x8159);
7314 data = ocp_reg_read(tp, 0xb87e);
7317 ocp_reg_write(tp, 0xb87e, data);
7320 ocp_reg_write(tp, 0xb87c, 0x80a2);
7321 ocp_reg_write(tp, 0xb87e, 0x0153);
7322 ocp_reg_write(tp, 0xb87c, 0x809c);
7323 ocp_reg_write(tp, 0xb87e, 0x0153);
7326 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_TXTWSYS_2P5G, 0x0056);
7328 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_USB_CFG);
7329 ocp_data |= EN_XG_LIP | EN_G_LIP;
7330 ocp_write_word(tp, MCU_TYPE_PLA, PLA_USB_CFG, ocp_data);
7332 sram_write(tp, 0x8257, 0x020f); /* XG PLL */
7333 sram_write(tp, 0x80ea, 0x7843); /* GIGA Master */
7335 if (rtl_phy_patch_request(tp, true, true))
7339 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4);
7340 ocp_data |= EEE_SPDWN_EN;
7341 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, ocp_data);
7343 data = ocp_reg_read(tp, OCP_DOWN_SPEED);
7344 data &= ~(EN_EEE_100 | EN_EEE_1000);
7345 data |= EN_10M_CLKDIV;
7346 ocp_reg_write(tp, OCP_DOWN_SPEED, data);
7347 tp->ups_info._10m_ckdiv = true;
7348 tp->ups_info.eee_plloff_100 = false;
7349 tp->ups_info.eee_plloff_giga = false;
7351 data = ocp_reg_read(tp, OCP_POWER_CFG);
7352 data &= ~EEE_CLKDIV_EN;
7353 ocp_reg_write(tp, OCP_POWER_CFG, data);
7354 tp->ups_info.eee_ckdiv = false;
7356 ocp_reg_write(tp, OCP_SYSCLK_CFG, 0);
7357 ocp_reg_write(tp, OCP_SYSCLK_CFG, sysclk_div_expo(5));
7358 tp->ups_info._250m_ckdiv = false;
7360 rtl_phy_patch_request(tp, false, true);
7362 /* enable ADC Ibias Cal */
7363 data = ocp_reg_read(tp, 0xd068);
7365 ocp_reg_write(tp, 0xd068, data);
7367 /* enable Thermal Sensor */
7368 data = sram_read(tp, 0x81a2);
7370 sram_write(tp, 0x81a2, data);
7371 data = ocp_reg_read(tp, 0xb54c);
7374 ocp_reg_write(tp, 0xb54c, data);
7376 /* Nway 2.5G Lite */
7377 data = ocp_reg_read(tp, 0xa454);
7379 ocp_reg_write(tp, 0xa454, data);
7381 /* CS DSP solution */
7382 data = ocp_reg_read(tp, OCP_10GBT_CTRL);
7383 data |= RTL_ADV2_5G_F_R;
7384 ocp_reg_write(tp, OCP_10GBT_CTRL, data);
7385 data = ocp_reg_read(tp, 0xad4e);
7387 ocp_reg_write(tp, 0xad4e, data);
7388 data = ocp_reg_read(tp, 0xa86a);
7390 ocp_reg_write(tp, 0xa86a, data);
7393 if ((ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CFG) & MID_REVERSE) &&
7394 (ocp_reg_read(tp, 0xd068) & BIT(1))) {
7397 data = ocp_reg_read(tp, 0xd068);
7399 data |= 0x1; /* p0 */
7400 ocp_reg_write(tp, 0xd068, data);
7401 swap_a = ocp_reg_read(tp, 0xd06a);
7403 data |= 0x18; /* p3 */
7404 ocp_reg_write(tp, 0xd068, data);
7405 swap_b = ocp_reg_read(tp, 0xd06a);
7406 data &= ~0x18; /* p0 */
7407 ocp_reg_write(tp, 0xd068, data);
7408 ocp_reg_write(tp, 0xd06a,
7409 (swap_a & ~0x7ff) | (swap_b & 0x7ff));
7410 data |= 0x18; /* p3 */
7411 ocp_reg_write(tp, 0xd068, data);
7412 ocp_reg_write(tp, 0xd06a,
7413 (swap_b & ~0x7ff) | (swap_a & 0x7ff));
7415 data |= 0x08; /* p1 */
7416 ocp_reg_write(tp, 0xd068, data);
7417 swap_a = ocp_reg_read(tp, 0xd06a);
7419 data |= 0x10; /* p2 */
7420 ocp_reg_write(tp, 0xd068, data);
7421 swap_b = ocp_reg_read(tp, 0xd06a);
7423 data |= 0x08; /* p1 */
7424 ocp_reg_write(tp, 0xd068, data);
7425 ocp_reg_write(tp, 0xd06a,
7426 (swap_a & ~0x7ff) | (swap_b & 0x7ff));
7428 data |= 0x10; /* p2 */
7429 ocp_reg_write(tp, 0xd068, data);
7430 ocp_reg_write(tp, 0xd06a,
7431 (swap_b & ~0x7ff) | (swap_a & 0x7ff));
7432 swap_a = ocp_reg_read(tp, 0xbd5a);
7433 swap_b = ocp_reg_read(tp, 0xbd5c);
7434 ocp_reg_write(tp, 0xbd5a, (swap_a & ~0x1f1f) |
7435 ((swap_b & 0x1f) << 8) |
7436 ((swap_b >> 8) & 0x1f));
7437 ocp_reg_write(tp, 0xbd5c, (swap_b & ~0x1f1f) |
7438 ((swap_a & 0x1f) << 8) |
7439 ((swap_a >> 8) & 0x1f));
7440 swap_a = ocp_reg_read(tp, 0xbc18);
7441 swap_b = ocp_reg_read(tp, 0xbc1a);
7442 ocp_reg_write(tp, 0xbc18, (swap_a & ~0x1f1f) |
7443 ((swap_b & 0x1f) << 8) |
7444 ((swap_b >> 8) & 0x1f));
7445 ocp_reg_write(tp, 0xbc1a, (swap_b & ~0x1f1f) |
7446 ((swap_a & 0x1f) << 8) |
7447 ((swap_a >> 8) & 0x1f));
7454 rtl_green_en(tp, test_bit(GREEN_ETHERNET, &tp->flags));
7456 data = ocp_reg_read(tp, 0xa428);
7458 ocp_reg_write(tp, 0xa428, data);
7459 data = ocp_reg_read(tp, 0xa5ea);
7461 ocp_reg_write(tp, 0xa5ea, data);
7462 tp->ups_info.lite_mode = 0;
7465 rtl_eee_enable(tp, true);
7467 r8153_aldps_en(tp, true);
7468 r8152b_enable_fc(tp);
7469 r8153_u2p3en(tp, true);
7471 set_bit(PHY_RESET, &tp->flags);
7474 static void r8156b_hw_phy_cfg(struct r8152 *tp)
7479 switch (tp->version) {
7481 ocp_reg_write(tp, 0xbf86, 0x9000);
7482 data = ocp_reg_read(tp, 0xc402);
7484 ocp_reg_write(tp, 0xc402, data);
7486 ocp_reg_write(tp, 0xc402, data);
7487 ocp_reg_write(tp, 0xbd86, 0x1010);
7488 ocp_reg_write(tp, 0xbd88, 0x1010);
7489 data = ocp_reg_read(tp, 0xbd4e);
7490 data &= ~(BIT(10) | BIT(11));
7492 ocp_reg_write(tp, 0xbd4e, data);
7493 data = ocp_reg_read(tp, 0xbf46);
7496 ocp_reg_write(tp, 0xbf46, data);
7500 r8156b_wait_loading_flash(tp);
7506 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
7507 if (ocp_data & PCUT_STATUS) {
7508 ocp_data &= ~PCUT_STATUS;
7509 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
7512 data = r8153_phy_status(tp, 0);
7514 case PHY_STAT_EXT_INIT:
7515 rtl8152_apply_firmware(tp, true);
7517 data = ocp_reg_read(tp, 0xa466);
7519 ocp_reg_write(tp, 0xa466, data);
7521 data = ocp_reg_read(tp, 0xa468);
7522 data &= ~(BIT(3) | BIT(1));
7523 ocp_reg_write(tp, 0xa468, data);
7525 case PHY_STAT_LAN_ON:
7526 case PHY_STAT_PWRDN:
7528 rtl8152_apply_firmware(tp, false);
7532 data = r8152_mdio_read(tp, MII_BMCR);
7533 if (data & BMCR_PDOWN) {
7534 data &= ~BMCR_PDOWN;
7535 r8152_mdio_write(tp, MII_BMCR, data);
7538 /* disable ALDPS before updating the PHY parameters */
7539 r8153_aldps_en(tp, false);
7541 /* disable EEE before updating the PHY parameters */
7542 rtl_eee_enable(tp, false);
7544 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
7545 WARN_ON_ONCE(data != PHY_STAT_LAN_ON);
7547 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
7548 ocp_data |= PFM_PWM_SWITCH;
7549 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
7551 switch (tp->version) {
7553 data = ocp_reg_read(tp, 0xbc08);
7554 data |= BIT(3) | BIT(2);
7555 ocp_reg_write(tp, 0xbc08, data);
7557 data = sram_read(tp, 0x8fff);
7560 sram_write(tp, 0x8fff, data);
7562 data = ocp_reg_read(tp, 0xacda);
7564 ocp_reg_write(tp, 0xacda, data);
7565 data = ocp_reg_read(tp, 0xacde);
7567 ocp_reg_write(tp, 0xacde, data);
7568 ocp_reg_write(tp, 0xac8c, 0x0ffc);
7569 ocp_reg_write(tp, 0xac46, 0xb7b4);
7570 ocp_reg_write(tp, 0xac50, 0x0fbc);
7571 ocp_reg_write(tp, 0xac3c, 0x9240);
7572 ocp_reg_write(tp, 0xac4e, 0x0db4);
7573 ocp_reg_write(tp, 0xacc6, 0x0707);
7574 ocp_reg_write(tp, 0xacc8, 0xa0d3);
7575 ocp_reg_write(tp, 0xad08, 0x0007);
7577 ocp_reg_write(tp, 0xb87c, 0x8560);
7578 ocp_reg_write(tp, 0xb87e, 0x19cc);
7579 ocp_reg_write(tp, 0xb87c, 0x8562);
7580 ocp_reg_write(tp, 0xb87e, 0x19cc);
7581 ocp_reg_write(tp, 0xb87c, 0x8564);
7582 ocp_reg_write(tp, 0xb87e, 0x19cc);
7583 ocp_reg_write(tp, 0xb87c, 0x8566);
7584 ocp_reg_write(tp, 0xb87e, 0x147d);
7585 ocp_reg_write(tp, 0xb87c, 0x8568);
7586 ocp_reg_write(tp, 0xb87e, 0x147d);
7587 ocp_reg_write(tp, 0xb87c, 0x856a);
7588 ocp_reg_write(tp, 0xb87e, 0x147d);
7589 ocp_reg_write(tp, 0xb87c, 0x8ffe);
7590 ocp_reg_write(tp, 0xb87e, 0x0907);
7591 ocp_reg_write(tp, 0xb87c, 0x80d6);
7592 ocp_reg_write(tp, 0xb87e, 0x2801);
7593 ocp_reg_write(tp, 0xb87c, 0x80f2);
7594 ocp_reg_write(tp, 0xb87e, 0x2801);
7595 ocp_reg_write(tp, 0xb87c, 0x80f4);
7596 ocp_reg_write(tp, 0xb87e, 0x6077);
7597 ocp_reg_write(tp, 0xb506, 0x01e7);
7599 ocp_reg_write(tp, 0xb87c, 0x8013);
7600 ocp_reg_write(tp, 0xb87e, 0x0700);
7601 ocp_reg_write(tp, 0xb87c, 0x8fb9);
7602 ocp_reg_write(tp, 0xb87e, 0x2801);
7603 ocp_reg_write(tp, 0xb87c, 0x8fba);
7604 ocp_reg_write(tp, 0xb87e, 0x0100);
7605 ocp_reg_write(tp, 0xb87c, 0x8fbc);
7606 ocp_reg_write(tp, 0xb87e, 0x1900);
7607 ocp_reg_write(tp, 0xb87c, 0x8fbe);
7608 ocp_reg_write(tp, 0xb87e, 0xe100);
7609 ocp_reg_write(tp, 0xb87c, 0x8fc0);
7610 ocp_reg_write(tp, 0xb87e, 0x0800);
7611 ocp_reg_write(tp, 0xb87c, 0x8fc2);
7612 ocp_reg_write(tp, 0xb87e, 0xe500);
7613 ocp_reg_write(tp, 0xb87c, 0x8fc4);
7614 ocp_reg_write(tp, 0xb87e, 0x0f00);
7615 ocp_reg_write(tp, 0xb87c, 0x8fc6);
7616 ocp_reg_write(tp, 0xb87e, 0xf100);
7617 ocp_reg_write(tp, 0xb87c, 0x8fc8);
7618 ocp_reg_write(tp, 0xb87e, 0x0400);
7619 ocp_reg_write(tp, 0xb87c, 0x8fca);
7620 ocp_reg_write(tp, 0xb87e, 0xf300);
7621 ocp_reg_write(tp, 0xb87c, 0x8fcc);
7622 ocp_reg_write(tp, 0xb87e, 0xfd00);
7623 ocp_reg_write(tp, 0xb87c, 0x8fce);
7624 ocp_reg_write(tp, 0xb87e, 0xff00);
7625 ocp_reg_write(tp, 0xb87c, 0x8fd0);
7626 ocp_reg_write(tp, 0xb87e, 0xfb00);
7627 ocp_reg_write(tp, 0xb87c, 0x8fd2);
7628 ocp_reg_write(tp, 0xb87e, 0x0100);
7629 ocp_reg_write(tp, 0xb87c, 0x8fd4);
7630 ocp_reg_write(tp, 0xb87e, 0xf400);
7631 ocp_reg_write(tp, 0xb87c, 0x8fd6);
7632 ocp_reg_write(tp, 0xb87e, 0xff00);
7633 ocp_reg_write(tp, 0xb87c, 0x8fd8);
7634 ocp_reg_write(tp, 0xb87e, 0xf600);
7636 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_USB_CFG);
7637 ocp_data |= EN_XG_LIP | EN_G_LIP;
7638 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_USB_CFG, ocp_data);
7639 ocp_reg_write(tp, 0xb87c, 0x813d);
7640 ocp_reg_write(tp, 0xb87e, 0x390e);
7641 ocp_reg_write(tp, 0xb87c, 0x814f);
7642 ocp_reg_write(tp, 0xb87e, 0x790e);
7643 ocp_reg_write(tp, 0xb87c, 0x80b0);
7644 ocp_reg_write(tp, 0xb87e, 0x0f31);
7645 data = ocp_reg_read(tp, 0xbf4c);
7647 ocp_reg_write(tp, 0xbf4c, data);
7648 data = ocp_reg_read(tp, 0xbcca);
7649 data |= BIT(9) | BIT(8);
7650 ocp_reg_write(tp, 0xbcca, data);
7651 ocp_reg_write(tp, 0xb87c, 0x8141);
7652 ocp_reg_write(tp, 0xb87e, 0x320e);
7653 ocp_reg_write(tp, 0xb87c, 0x8153);
7654 ocp_reg_write(tp, 0xb87e, 0x720e);
7655 ocp_reg_write(tp, 0xb87c, 0x8529);
7656 ocp_reg_write(tp, 0xb87e, 0x050e);
7657 data = ocp_reg_read(tp, OCP_EEE_CFG);
7658 data &= ~CTAP_SHORT_EN;
7659 ocp_reg_write(tp, OCP_EEE_CFG, data);
7661 sram_write(tp, 0x816c, 0xc4a0);
7662 sram_write(tp, 0x8170, 0xc4a0);
7663 sram_write(tp, 0x8174, 0x04a0);
7664 sram_write(tp, 0x8178, 0x04a0);
7665 sram_write(tp, 0x817c, 0x0719);
7666 sram_write(tp, 0x8ff4, 0x0400);
7667 sram_write(tp, 0x8ff1, 0x0404);
7669 ocp_reg_write(tp, 0xbf4a, 0x001b);
7670 ocp_reg_write(tp, 0xb87c, 0x8033);
7671 ocp_reg_write(tp, 0xb87e, 0x7c13);
7672 ocp_reg_write(tp, 0xb87c, 0x8037);
7673 ocp_reg_write(tp, 0xb87e, 0x7c13);
7674 ocp_reg_write(tp, 0xb87c, 0x803b);
7675 ocp_reg_write(tp, 0xb87e, 0xfc32);
7676 ocp_reg_write(tp, 0xb87c, 0x803f);
7677 ocp_reg_write(tp, 0xb87e, 0x7c13);
7678 ocp_reg_write(tp, 0xb87c, 0x8043);
7679 ocp_reg_write(tp, 0xb87e, 0x7c13);
7680 ocp_reg_write(tp, 0xb87c, 0x8047);
7681 ocp_reg_write(tp, 0xb87e, 0x7c13);
7683 ocp_reg_write(tp, 0xb87c, 0x8145);
7684 ocp_reg_write(tp, 0xb87e, 0x370e);
7685 ocp_reg_write(tp, 0xb87c, 0x8157);
7686 ocp_reg_write(tp, 0xb87e, 0x770e);
7687 ocp_reg_write(tp, 0xb87c, 0x8169);
7688 ocp_reg_write(tp, 0xb87e, 0x0d0a);
7689 ocp_reg_write(tp, 0xb87c, 0x817b);
7690 ocp_reg_write(tp, 0xb87e, 0x1d0a);
7692 data = sram_read(tp, 0x8217);
7695 sram_write(tp, 0x8217, data);
7696 data = sram_read(tp, 0x821a);
7699 sram_write(tp, 0x821a, data);
7700 sram_write(tp, 0x80da, 0x0403);
7701 data = sram_read(tp, 0x80dc);
7704 sram_write(tp, 0x80dc, data);
7705 sram_write(tp, 0x80b3, 0x0384);
7706 sram_write(tp, 0x80b7, 0x2007);
7707 data = sram_read(tp, 0x80ba);
7710 sram_write(tp, 0x80ba, data);
7711 sram_write(tp, 0x80b5, 0xf009);
7712 data = sram_read(tp, 0x80bd);
7715 sram_write(tp, 0x80bd, data);
7716 sram_write(tp, 0x80c7, 0xf083);
7717 sram_write(tp, 0x80dd, 0x03f0);
7718 data = sram_read(tp, 0x80df);
7721 sram_write(tp, 0x80df, data);
7722 sram_write(tp, 0x80cb, 0x2007);
7723 data = sram_read(tp, 0x80ce);
7726 sram_write(tp, 0x80ce, data);
7727 sram_write(tp, 0x80c9, 0x8009);
7728 data = sram_read(tp, 0x80d1);
7731 sram_write(tp, 0x80d1, data);
7732 sram_write(tp, 0x80a3, 0x200a);
7733 sram_write(tp, 0x80a5, 0xf0ad);
7734 sram_write(tp, 0x809f, 0x6073);
7735 sram_write(tp, 0x80a1, 0x000b);
7736 data = sram_read(tp, 0x80a9);
7739 sram_write(tp, 0x80a9, data);
7741 if (rtl_phy_patch_request(tp, true, true))
7744 data = ocp_reg_read(tp, 0xb896);
7746 ocp_reg_write(tp, 0xb896, data);
7747 data = ocp_reg_read(tp, 0xb892);
7749 ocp_reg_write(tp, 0xb892, data);
7750 ocp_reg_write(tp, 0xb88e, 0xc23e);
7751 ocp_reg_write(tp, 0xb890, 0x0000);
7752 ocp_reg_write(tp, 0xb88e, 0xc240);
7753 ocp_reg_write(tp, 0xb890, 0x0103);
7754 ocp_reg_write(tp, 0xb88e, 0xc242);
7755 ocp_reg_write(tp, 0xb890, 0x0507);
7756 ocp_reg_write(tp, 0xb88e, 0xc244);
7757 ocp_reg_write(tp, 0xb890, 0x090b);
7758 ocp_reg_write(tp, 0xb88e, 0xc246);
7759 ocp_reg_write(tp, 0xb890, 0x0c0e);
7760 ocp_reg_write(tp, 0xb88e, 0xc248);
7761 ocp_reg_write(tp, 0xb890, 0x1012);
7762 ocp_reg_write(tp, 0xb88e, 0xc24a);
7763 ocp_reg_write(tp, 0xb890, 0x1416);
7764 data = ocp_reg_read(tp, 0xb896);
7766 ocp_reg_write(tp, 0xb896, data);
7768 rtl_phy_patch_request(tp, false, true);
7770 data = ocp_reg_read(tp, 0xa86a);
7772 ocp_reg_write(tp, 0xa86a, data);
7773 data = ocp_reg_read(tp, 0xa6f0);
7775 ocp_reg_write(tp, 0xa6f0, data);
7777 ocp_reg_write(tp, 0xbfa0, 0xd70d);
7778 ocp_reg_write(tp, 0xbfa2, 0x4100);
7779 ocp_reg_write(tp, 0xbfa4, 0xe868);
7780 ocp_reg_write(tp, 0xbfa6, 0xdc59);
7781 ocp_reg_write(tp, 0xb54c, 0x3c18);
7782 data = ocp_reg_read(tp, 0xbfa4);
7784 ocp_reg_write(tp, 0xbfa4, data);
7785 data = sram_read(tp, 0x817d);
7787 sram_write(tp, 0x817d, data);
7791 data = ocp_reg_read(tp, 0xac46);
7794 ocp_reg_write(tp, 0xac46, data);
7795 data = ocp_reg_read(tp, 0xad30);
7798 ocp_reg_write(tp, 0xad30, data);
7802 ocp_reg_write(tp, 0xb87c, 0x80f5);
7803 ocp_reg_write(tp, 0xb87e, 0x760e);
7804 ocp_reg_write(tp, 0xb87c, 0x8107);
7805 ocp_reg_write(tp, 0xb87e, 0x360e);
7806 ocp_reg_write(tp, 0xb87c, 0x8551);
7807 data = ocp_reg_read(tp, 0xb87e);
7810 ocp_reg_write(tp, 0xb87e, data);
7812 /* ADC_PGA parameter */
7813 data = ocp_reg_read(tp, 0xbf00);
7816 ocp_reg_write(tp, 0xbf00, data);
7817 data = ocp_reg_read(tp, 0xbf46);
7820 ocp_reg_write(tp, 0xbf46, data);
7822 /* Green Table-PGA, 1G full viterbi */
7823 sram_write(tp, 0x8044, 0x2417);
7824 sram_write(tp, 0x804a, 0x2417);
7825 sram_write(tp, 0x8050, 0x2417);
7826 sram_write(tp, 0x8056, 0x2417);
7827 sram_write(tp, 0x805c, 0x2417);
7828 sram_write(tp, 0x8062, 0x2417);
7829 sram_write(tp, 0x8068, 0x2417);
7830 sram_write(tp, 0x806e, 0x2417);
7831 sram_write(tp, 0x8074, 0x2417);
7832 sram_write(tp, 0x807a, 0x2417);
7835 data = ocp_reg_read(tp, 0xbf84);
7838 ocp_reg_write(tp, 0xbf84, data);
7844 if (rtl_phy_patch_request(tp, true, true))
7847 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4);
7848 ocp_data |= EEE_SPDWN_EN;
7849 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, ocp_data);
7851 data = ocp_reg_read(tp, OCP_DOWN_SPEED);
7852 data &= ~(EN_EEE_100 | EN_EEE_1000);
7853 data |= EN_10M_CLKDIV;
7854 ocp_reg_write(tp, OCP_DOWN_SPEED, data);
7855 tp->ups_info._10m_ckdiv = true;
7856 tp->ups_info.eee_plloff_100 = false;
7857 tp->ups_info.eee_plloff_giga = false;
7859 data = ocp_reg_read(tp, OCP_POWER_CFG);
7860 data &= ~EEE_CLKDIV_EN;
7861 ocp_reg_write(tp, OCP_POWER_CFG, data);
7862 tp->ups_info.eee_ckdiv = false;
7864 rtl_phy_patch_request(tp, false, true);
7866 rtl_green_en(tp, test_bit(GREEN_ETHERNET, &tp->flags));
7868 data = ocp_reg_read(tp, 0xa428);
7870 ocp_reg_write(tp, 0xa428, data);
7871 data = ocp_reg_read(tp, 0xa5ea);
7873 ocp_reg_write(tp, 0xa5ea, data);
7874 tp->ups_info.lite_mode = 0;
7877 rtl_eee_enable(tp, true);
7879 r8153_aldps_en(tp, true);
7880 r8152b_enable_fc(tp);
7881 r8153_u2p3en(tp, true);
7883 set_bit(PHY_RESET, &tp->flags);
7886 static void r8156_init(struct r8152 *tp)
7892 if (test_bit(RTL8152_UNPLUG, &tp->flags))
7895 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_ECM_OP);
7896 ocp_data &= ~EN_ALL_SPEED;
7897 ocp_write_byte(tp, MCU_TYPE_USB, USB_ECM_OP, ocp_data);
7899 ocp_write_word(tp, MCU_TYPE_USB, USB_SPEED_OPTION, 0);
7901 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_ECM_OPTION);
7902 ocp_data |= BYPASS_MAC_RESET;
7903 ocp_write_word(tp, MCU_TYPE_USB, USB_ECM_OPTION, ocp_data);
7905 r8153b_u1u2en(tp, false);
7907 for (i = 0; i < 500; i++) {
7908 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
7913 if (test_bit(RTL8152_UNPLUG, &tp->flags))
7917 data = r8153_phy_status(tp, 0);
7918 if (data == PHY_STAT_EXT_INIT) {
7919 data = ocp_reg_read(tp, 0xa468);
7920 data &= ~(BIT(3) | BIT(1));
7921 ocp_reg_write(tp, 0xa468, data);
7924 data = r8152_mdio_read(tp, MII_BMCR);
7925 if (data & BMCR_PDOWN) {
7926 data &= ~BMCR_PDOWN;
7927 r8152_mdio_write(tp, MII_BMCR, data);
7930 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
7931 WARN_ON_ONCE(data != PHY_STAT_LAN_ON);
7933 r8153_u2p3en(tp, false);
7935 /* MSC timer = 0xfff * 8ms = 32760 ms */
7936 ocp_write_word(tp, MCU_TYPE_USB, USB_MSC_TIMER, 0x0fff);
7938 /* U1/U2/L1 idle timer. 500 us */
7939 ocp_write_word(tp, MCU_TYPE_USB, USB_U1U2_TIMER, 500);
7941 r8153b_power_cut_en(tp, false);
7942 r8156_ups_en(tp, false);
7943 r8153_queue_wake(tp, false);
7944 rtl_runtime_suspend_enable(tp, false);
7946 if (tp->udev->speed >= USB_SPEED_SUPER)
7947 r8153b_u1u2en(tp, true);
7949 usb_enable_lpm(tp->udev);
7951 r8156_mac_clk_spd(tp, true);
7953 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
7954 ocp_data &= ~PLA_MCU_SPDWN_EN;
7955 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
7957 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
7958 if (rtl8152_get_speed(tp) & LINK_STATUS)
7959 ocp_data |= CUR_LINK_OK;
7961 ocp_data &= ~CUR_LINK_OK;
7962 ocp_data |= POLL_LINK_CHG;
7963 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
7965 set_bit(GREEN_ETHERNET, &tp->flags);
7967 /* rx aggregation */
7968 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
7969 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
7970 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
7972 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_BMU_CONFIG);
7973 ocp_data |= ACT_ODMA;
7974 ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_CONFIG, ocp_data);
7976 rtl_tally_reset(tp);
7978 tp->coalesce = 15000; /* 15 us */
7981 static void r8156b_init(struct r8152 *tp)
7987 if (test_bit(RTL8152_UNPLUG, &tp->flags))
7990 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_ECM_OP);
7991 ocp_data &= ~EN_ALL_SPEED;
7992 ocp_write_byte(tp, MCU_TYPE_USB, USB_ECM_OP, ocp_data);
7994 ocp_write_word(tp, MCU_TYPE_USB, USB_SPEED_OPTION, 0);
7996 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_ECM_OPTION);
7997 ocp_data |= BYPASS_MAC_RESET;
7998 ocp_write_word(tp, MCU_TYPE_USB, USB_ECM_OPTION, ocp_data);
8000 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL);
8001 ocp_data |= RX_DETECT8;
8002 ocp_write_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL, ocp_data);
8004 r8153b_u1u2en(tp, false);
8006 switch (tp->version) {
8009 r8156b_wait_loading_flash(tp);
8015 for (i = 0; i < 500; i++) {
8016 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
8021 if (test_bit(RTL8152_UNPLUG, &tp->flags))
8025 data = r8153_phy_status(tp, 0);
8026 if (data == PHY_STAT_EXT_INIT) {
8027 data = ocp_reg_read(tp, 0xa468);
8028 data &= ~(BIT(3) | BIT(1));
8029 ocp_reg_write(tp, 0xa468, data);
8031 data = ocp_reg_read(tp, 0xa466);
8033 ocp_reg_write(tp, 0xa466, data);
8036 data = r8152_mdio_read(tp, MII_BMCR);
8037 if (data & BMCR_PDOWN) {
8038 data &= ~BMCR_PDOWN;
8039 r8152_mdio_write(tp, MII_BMCR, data);
8042 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
8044 r8153_u2p3en(tp, false);
8046 /* MSC timer = 0xfff * 8ms = 32760 ms */
8047 ocp_write_word(tp, MCU_TYPE_USB, USB_MSC_TIMER, 0x0fff);
8049 /* U1/U2/L1 idle timer. 500 us */
8050 ocp_write_word(tp, MCU_TYPE_USB, USB_U1U2_TIMER, 500);
8052 r8153b_power_cut_en(tp, false);
8053 r8156_ups_en(tp, false);
8054 r8153_queue_wake(tp, false);
8055 rtl_runtime_suspend_enable(tp, false);
8057 if (tp->udev->speed >= USB_SPEED_SUPER)
8058 r8153b_u1u2en(tp, true);
8060 usb_enable_lpm(tp->udev);
8062 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RCR);
8063 ocp_data &= ~SLOT_EN;
8064 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
8066 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
8067 ocp_data |= FLOW_CTRL_EN;
8068 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
8070 /* enable fc timer and set timer to 600 ms. */
8071 ocp_write_word(tp, MCU_TYPE_USB, USB_FC_TIMER,
8072 CTRL_TIMER_EN | (600 / 8));
8074 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_CTRL);
8075 if (!(ocp_read_word(tp, MCU_TYPE_PLA, PLA_POL_GPIO_CTRL) & DACK_DET_EN))
8076 ocp_data |= FLOW_CTRL_PATCH_2;
8077 ocp_data &= ~AUTO_SPEEDUP;
8078 ocp_write_word(tp, MCU_TYPE_USB, USB_FW_CTRL, ocp_data);
8080 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_FW_TASK);
8081 ocp_data |= FC_PATCH_TASK;
8082 ocp_write_word(tp, MCU_TYPE_USB, USB_FW_TASK, ocp_data);
8084 r8156_mac_clk_spd(tp, true);
8086 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3);
8087 ocp_data &= ~PLA_MCU_SPDWN_EN;
8088 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, ocp_data);
8090 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
8091 if (rtl8152_get_speed(tp) & LINK_STATUS)
8092 ocp_data |= CUR_LINK_OK;
8094 ocp_data &= ~CUR_LINK_OK;
8095 ocp_data |= POLL_LINK_CHG;
8096 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
8098 set_bit(GREEN_ETHERNET, &tp->flags);
8100 /* rx aggregation */
8101 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
8102 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
8103 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
8105 rtl_tally_reset(tp);
8107 tp->coalesce = 15000; /* 15 us */
8110 static bool rtl_check_vendor_ok(struct usb_interface *intf)
8112 struct usb_host_interface *alt = intf->cur_altsetting;
8113 struct usb_endpoint_descriptor *in, *out, *intr;
8115 if (usb_find_common_endpoints(alt, &in, &out, &intr, NULL) < 0) {
8116 dev_err(&intf->dev, "Expected endpoints are not found\n");
8120 /* Check Rx endpoint address */
8121 if (usb_endpoint_num(in) != 1) {
8122 dev_err(&intf->dev, "Invalid Rx endpoint address\n");
8126 /* Check Tx endpoint address */
8127 if (usb_endpoint_num(out) != 2) {
8128 dev_err(&intf->dev, "Invalid Tx endpoint address\n");
8132 /* Check interrupt endpoint address */
8133 if (usb_endpoint_num(intr) != 3) {
8134 dev_err(&intf->dev, "Invalid interrupt endpoint address\n");
8141 static bool rtl_vendor_mode(struct usb_interface *intf)
8143 struct usb_host_interface *alt = intf->cur_altsetting;
8144 struct usb_device *udev;
8145 struct usb_host_config *c;
8148 if (alt->desc.bInterfaceClass == USB_CLASS_VENDOR_SPEC)
8149 return rtl_check_vendor_ok(intf);
8151 /* The vendor mode is not always config #1, so to find it out. */
8152 udev = interface_to_usbdev(intf);
8154 num_configs = udev->descriptor.bNumConfigurations;
8155 if (num_configs < 2)
8158 for (i = 0; i < num_configs; (i++, c++)) {
8159 struct usb_interface_descriptor *desc = NULL;
8161 if (c->desc.bNumInterfaces > 0)
8162 desc = &c->intf_cache[0]->altsetting->desc;
8166 if (desc->bInterfaceClass == USB_CLASS_VENDOR_SPEC) {
8167 usb_driver_set_configuration(udev, c->desc.bConfigurationValue);
8172 if (i == num_configs)
8173 dev_err(&intf->dev, "Unexpected Device\n");
8178 static int rtl8152_pre_reset(struct usb_interface *intf)
8180 struct r8152 *tp = usb_get_intfdata(intf);
8181 struct net_device *netdev;
8186 netdev = tp->netdev;
8187 if (!netif_running(netdev))
8190 netif_stop_queue(netdev);
8191 tasklet_disable(&tp->tx_tl);
8192 clear_bit(WORK_ENABLE, &tp->flags);
8193 usb_kill_urb(tp->intr_urb);
8194 cancel_delayed_work_sync(&tp->schedule);
8195 napi_disable(&tp->napi);
8196 if (netif_carrier_ok(netdev)) {
8197 mutex_lock(&tp->control);
8198 tp->rtl_ops.disable(tp);
8199 mutex_unlock(&tp->control);
8205 static int rtl8152_post_reset(struct usb_interface *intf)
8207 struct r8152 *tp = usb_get_intfdata(intf);
8208 struct net_device *netdev;
8214 /* reset the MAC adddress in case of policy change */
8215 if (determine_ethernet_addr(tp, &sa) >= 0) {
8217 dev_set_mac_address (tp->netdev, &sa, NULL);
8221 netdev = tp->netdev;
8222 if (!netif_running(netdev))
8225 set_bit(WORK_ENABLE, &tp->flags);
8226 if (netif_carrier_ok(netdev)) {
8227 mutex_lock(&tp->control);
8228 tp->rtl_ops.enable(tp);
8230 _rtl8152_set_rx_mode(netdev);
8231 mutex_unlock(&tp->control);
8234 napi_enable(&tp->napi);
8235 tasklet_enable(&tp->tx_tl);
8236 netif_wake_queue(netdev);
8237 usb_submit_urb(tp->intr_urb, GFP_KERNEL);
8239 if (!list_empty(&tp->rx_done))
8240 napi_schedule(&tp->napi);
8245 static bool delay_autosuspend(struct r8152 *tp)
8247 bool sw_linking = !!netif_carrier_ok(tp->netdev);
8248 bool hw_linking = !!(rtl8152_get_speed(tp) & LINK_STATUS);
8250 /* This means a linking change occurs and the driver doesn't detect it,
8251 * yet. If the driver has disabled tx/rx and hw is linking on, the
8252 * device wouldn't wake up by receiving any packet.
8254 if (work_busy(&tp->schedule.work) || sw_linking != hw_linking)
8257 /* If the linking down is occurred by nway, the device may miss the
8258 * linking change event. And it wouldn't wake when linking on.
8260 if (!sw_linking && tp->rtl_ops.in_nway(tp))
8262 else if (!skb_queue_empty(&tp->tx_queue))
8268 static int rtl8152_runtime_resume(struct r8152 *tp)
8270 struct net_device *netdev = tp->netdev;
8272 if (netif_running(netdev) && netdev->flags & IFF_UP) {
8273 struct napi_struct *napi = &tp->napi;
8275 tp->rtl_ops.autosuspend_en(tp, false);
8277 set_bit(WORK_ENABLE, &tp->flags);
8279 if (netif_carrier_ok(netdev)) {
8280 if (rtl8152_get_speed(tp) & LINK_STATUS) {
8283 netif_carrier_off(netdev);
8284 tp->rtl_ops.disable(tp);
8285 netif_info(tp, link, netdev, "linking down\n");
8290 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
8291 smp_mb__after_atomic();
8293 if (!list_empty(&tp->rx_done))
8294 napi_schedule(&tp->napi);
8296 usb_submit_urb(tp->intr_urb, GFP_NOIO);
8298 if (netdev->flags & IFF_UP)
8299 tp->rtl_ops.autosuspend_en(tp, false);
8301 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
8307 static int rtl8152_system_resume(struct r8152 *tp)
8309 struct net_device *netdev = tp->netdev;
8311 netif_device_attach(netdev);
8313 if (netif_running(netdev) && (netdev->flags & IFF_UP)) {
8315 netif_carrier_off(netdev);
8316 set_bit(WORK_ENABLE, &tp->flags);
8317 usb_submit_urb(tp->intr_urb, GFP_NOIO);
8323 static int rtl8152_runtime_suspend(struct r8152 *tp)
8325 struct net_device *netdev = tp->netdev;
8328 if (!tp->rtl_ops.autosuspend_en)
8331 set_bit(SELECTIVE_SUSPEND, &tp->flags);
8332 smp_mb__after_atomic();
8334 if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
8337 if (netif_carrier_ok(netdev)) {
8340 rcr = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
8341 ocp_data = rcr & ~RCR_ACPT_ALL;
8342 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
8343 rxdy_gated_en(tp, true);
8344 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA,
8346 if (!(ocp_data & RXFIFO_EMPTY)) {
8347 rxdy_gated_en(tp, false);
8348 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, rcr);
8349 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
8350 smp_mb__after_atomic();
8356 clear_bit(WORK_ENABLE, &tp->flags);
8357 usb_kill_urb(tp->intr_urb);
8359 tp->rtl_ops.autosuspend_en(tp, true);
8361 if (netif_carrier_ok(netdev)) {
8362 struct napi_struct *napi = &tp->napi;
8366 rxdy_gated_en(tp, false);
8367 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, rcr);
8371 if (delay_autosuspend(tp)) {
8372 rtl8152_runtime_resume(tp);
8381 static int rtl8152_system_suspend(struct r8152 *tp)
8383 struct net_device *netdev = tp->netdev;
8385 netif_device_detach(netdev);
8387 if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
8388 struct napi_struct *napi = &tp->napi;
8390 clear_bit(WORK_ENABLE, &tp->flags);
8391 usb_kill_urb(tp->intr_urb);
8392 tasklet_disable(&tp->tx_tl);
8394 cancel_delayed_work_sync(&tp->schedule);
8395 tp->rtl_ops.down(tp);
8397 tasklet_enable(&tp->tx_tl);
8403 static int rtl8152_suspend(struct usb_interface *intf, pm_message_t message)
8405 struct r8152 *tp = usb_get_intfdata(intf);
8408 mutex_lock(&tp->control);
8410 if (PMSG_IS_AUTO(message))
8411 ret = rtl8152_runtime_suspend(tp);
8413 ret = rtl8152_system_suspend(tp);
8415 mutex_unlock(&tp->control);
8420 static int rtl8152_resume(struct usb_interface *intf)
8422 struct r8152 *tp = usb_get_intfdata(intf);
8425 mutex_lock(&tp->control);
8427 if (test_bit(SELECTIVE_SUSPEND, &tp->flags))
8428 ret = rtl8152_runtime_resume(tp);
8430 ret = rtl8152_system_resume(tp);
8432 mutex_unlock(&tp->control);
8437 static int rtl8152_reset_resume(struct usb_interface *intf)
8439 struct r8152 *tp = usb_get_intfdata(intf);
8441 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
8442 tp->rtl_ops.init(tp);
8443 queue_delayed_work(system_long_wq, &tp->hw_phy_work, 0);
8444 set_ethernet_addr(tp);
8445 return rtl8152_resume(intf);
8448 static void rtl8152_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8450 struct r8152 *tp = netdev_priv(dev);
8452 if (usb_autopm_get_interface(tp->intf) < 0)
8455 if (!rtl_can_wakeup(tp)) {
8459 mutex_lock(&tp->control);
8460 wol->supported = WAKE_ANY;
8461 wol->wolopts = __rtl_get_wol(tp);
8462 mutex_unlock(&tp->control);
8465 usb_autopm_put_interface(tp->intf);
8468 static int rtl8152_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8470 struct r8152 *tp = netdev_priv(dev);
8473 if (!rtl_can_wakeup(tp))
8476 if (wol->wolopts & ~WAKE_ANY)
8479 ret = usb_autopm_get_interface(tp->intf);
8483 mutex_lock(&tp->control);
8485 __rtl_set_wol(tp, wol->wolopts);
8486 tp->saved_wolopts = wol->wolopts & WAKE_ANY;
8488 mutex_unlock(&tp->control);
8490 usb_autopm_put_interface(tp->intf);
8496 static u32 rtl8152_get_msglevel(struct net_device *dev)
8498 struct r8152 *tp = netdev_priv(dev);
8500 return tp->msg_enable;
8503 static void rtl8152_set_msglevel(struct net_device *dev, u32 value)
8505 struct r8152 *tp = netdev_priv(dev);
8507 tp->msg_enable = value;
8510 static void rtl8152_get_drvinfo(struct net_device *netdev,
8511 struct ethtool_drvinfo *info)
8513 struct r8152 *tp = netdev_priv(netdev);
8515 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
8516 strlcpy(info->version, DRIVER_VERSION, sizeof(info->version));
8517 usb_make_path(tp->udev, info->bus_info, sizeof(info->bus_info));
8518 if (!IS_ERR_OR_NULL(tp->rtl_fw.fw))
8519 strlcpy(info->fw_version, tp->rtl_fw.version,
8520 sizeof(info->fw_version));
8524 int rtl8152_get_link_ksettings(struct net_device *netdev,
8525 struct ethtool_link_ksettings *cmd)
8527 struct r8152 *tp = netdev_priv(netdev);
8530 if (!tp->mii.mdio_read)
8533 ret = usb_autopm_get_interface(tp->intf);
8537 mutex_lock(&tp->control);
8539 mii_ethtool_get_link_ksettings(&tp->mii, cmd);
8541 linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
8542 cmd->link_modes.supported, tp->support_2500full);
8544 if (tp->support_2500full) {
8545 linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
8546 cmd->link_modes.advertising,
8547 ocp_reg_read(tp, OCP_10GBT_CTRL) & MDIO_AN_10GBT_CTRL_ADV2_5G);
8549 linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
8550 cmd->link_modes.lp_advertising,
8551 ocp_reg_read(tp, OCP_10GBT_STAT) & MDIO_AN_10GBT_STAT_LP2_5G);
8553 if (is_speed_2500(rtl8152_get_speed(tp)))
8554 cmd->base.speed = SPEED_2500;
8557 mutex_unlock(&tp->control);
8559 usb_autopm_put_interface(tp->intf);
8565 static int rtl8152_set_link_ksettings(struct net_device *dev,
8566 const struct ethtool_link_ksettings *cmd)
8568 struct r8152 *tp = netdev_priv(dev);
8569 u32 advertising = 0;
8572 ret = usb_autopm_get_interface(tp->intf);
8576 if (test_bit(ETHTOOL_LINK_MODE_10baseT_Half_BIT,
8577 cmd->link_modes.advertising))
8578 advertising |= RTL_ADVERTISED_10_HALF;
8580 if (test_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT,
8581 cmd->link_modes.advertising))
8582 advertising |= RTL_ADVERTISED_10_FULL;
8584 if (test_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT,
8585 cmd->link_modes.advertising))
8586 advertising |= RTL_ADVERTISED_100_HALF;
8588 if (test_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT,
8589 cmd->link_modes.advertising))
8590 advertising |= RTL_ADVERTISED_100_FULL;
8592 if (test_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
8593 cmd->link_modes.advertising))
8594 advertising |= RTL_ADVERTISED_1000_HALF;
8596 if (test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
8597 cmd->link_modes.advertising))
8598 advertising |= RTL_ADVERTISED_1000_FULL;
8600 if (test_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
8601 cmd->link_modes.advertising))
8602 advertising |= RTL_ADVERTISED_2500_FULL;
8604 mutex_lock(&tp->control);
8606 ret = rtl8152_set_speed(tp, cmd->base.autoneg, cmd->base.speed,
8607 cmd->base.duplex, advertising);
8609 tp->autoneg = cmd->base.autoneg;
8610 tp->speed = cmd->base.speed;
8611 tp->duplex = cmd->base.duplex;
8612 tp->advertising = advertising;
8615 mutex_unlock(&tp->control);
8617 usb_autopm_put_interface(tp->intf);
8623 static const char rtl8152_gstrings[][ETH_GSTRING_LEN] = {
8630 "tx_single_collisions",
8631 "tx_multi_collisions",
8639 static int rtl8152_get_sset_count(struct net_device *dev, int sset)
8643 return ARRAY_SIZE(rtl8152_gstrings);
8649 static void rtl8152_get_ethtool_stats(struct net_device *dev,
8650 struct ethtool_stats *stats, u64 *data)
8652 struct r8152 *tp = netdev_priv(dev);
8653 struct tally_counter tally;
8655 if (usb_autopm_get_interface(tp->intf) < 0)
8658 generic_ocp_read(tp, PLA_TALLYCNT, sizeof(tally), &tally, MCU_TYPE_PLA);
8660 usb_autopm_put_interface(tp->intf);
8662 data[0] = le64_to_cpu(tally.tx_packets);
8663 data[1] = le64_to_cpu(tally.rx_packets);
8664 data[2] = le64_to_cpu(tally.tx_errors);
8665 data[3] = le32_to_cpu(tally.rx_errors);
8666 data[4] = le16_to_cpu(tally.rx_missed);
8667 data[5] = le16_to_cpu(tally.align_errors);
8668 data[6] = le32_to_cpu(tally.tx_one_collision);
8669 data[7] = le32_to_cpu(tally.tx_multi_collision);
8670 data[8] = le64_to_cpu(tally.rx_unicast);
8671 data[9] = le64_to_cpu(tally.rx_broadcast);
8672 data[10] = le32_to_cpu(tally.rx_multicast);
8673 data[11] = le16_to_cpu(tally.tx_aborted);
8674 data[12] = le16_to_cpu(tally.tx_underrun);
8677 static void rtl8152_get_strings(struct net_device *dev, u32 stringset, u8 *data)
8679 switch (stringset) {
8681 memcpy(data, rtl8152_gstrings, sizeof(rtl8152_gstrings));
8686 static int r8152_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
8688 u32 lp, adv, supported = 0;
8691 val = r8152_mmd_read(tp, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
8692 supported = mmd_eee_cap_to_ethtool_sup_t(val);
8694 val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
8695 adv = mmd_eee_adv_to_ethtool_adv_t(val);
8697 val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
8698 lp = mmd_eee_adv_to_ethtool_adv_t(val);
8700 eee->eee_enabled = tp->eee_en;
8701 eee->eee_active = !!(supported & adv & lp);
8702 eee->supported = supported;
8703 eee->advertised = tp->eee_adv;
8704 eee->lp_advertised = lp;
8709 static int r8152_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
8711 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
8713 tp->eee_en = eee->eee_enabled;
8716 rtl_eee_enable(tp, tp->eee_en);
8721 static int r8153_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
8723 u32 lp, adv, supported = 0;
8726 val = ocp_reg_read(tp, OCP_EEE_ABLE);
8727 supported = mmd_eee_cap_to_ethtool_sup_t(val);
8729 val = ocp_reg_read(tp, OCP_EEE_ADV);
8730 adv = mmd_eee_adv_to_ethtool_adv_t(val);
8732 val = ocp_reg_read(tp, OCP_EEE_LPABLE);
8733 lp = mmd_eee_adv_to_ethtool_adv_t(val);
8735 eee->eee_enabled = tp->eee_en;
8736 eee->eee_active = !!(supported & adv & lp);
8737 eee->supported = supported;
8738 eee->advertised = tp->eee_adv;
8739 eee->lp_advertised = lp;
8745 rtl_ethtool_get_eee(struct net_device *net, struct ethtool_eee *edata)
8747 struct r8152 *tp = netdev_priv(net);
8750 if (!tp->rtl_ops.eee_get) {
8755 ret = usb_autopm_get_interface(tp->intf);
8759 mutex_lock(&tp->control);
8761 ret = tp->rtl_ops.eee_get(tp, edata);
8763 mutex_unlock(&tp->control);
8765 usb_autopm_put_interface(tp->intf);
8772 rtl_ethtool_set_eee(struct net_device *net, struct ethtool_eee *edata)
8774 struct r8152 *tp = netdev_priv(net);
8777 if (!tp->rtl_ops.eee_set) {
8782 ret = usb_autopm_get_interface(tp->intf);
8786 mutex_lock(&tp->control);
8788 ret = tp->rtl_ops.eee_set(tp, edata);
8790 ret = mii_nway_restart(&tp->mii);
8792 mutex_unlock(&tp->control);
8794 usb_autopm_put_interface(tp->intf);
8800 static int rtl8152_nway_reset(struct net_device *dev)
8802 struct r8152 *tp = netdev_priv(dev);
8805 ret = usb_autopm_get_interface(tp->intf);
8809 mutex_lock(&tp->control);
8811 ret = mii_nway_restart(&tp->mii);
8813 mutex_unlock(&tp->control);
8815 usb_autopm_put_interface(tp->intf);
8821 static int rtl8152_get_coalesce(struct net_device *netdev,
8822 struct ethtool_coalesce *coalesce)
8824 struct r8152 *tp = netdev_priv(netdev);
8826 switch (tp->version) {
8835 coalesce->rx_coalesce_usecs = tp->coalesce;
8840 static int rtl8152_set_coalesce(struct net_device *netdev,
8841 struct ethtool_coalesce *coalesce)
8843 struct r8152 *tp = netdev_priv(netdev);
8846 switch (tp->version) {
8855 if (coalesce->rx_coalesce_usecs > COALESCE_SLOW)
8858 ret = usb_autopm_get_interface(tp->intf);
8862 mutex_lock(&tp->control);
8864 if (tp->coalesce != coalesce->rx_coalesce_usecs) {
8865 tp->coalesce = coalesce->rx_coalesce_usecs;
8867 if (netif_running(netdev) && netif_carrier_ok(netdev)) {
8868 netif_stop_queue(netdev);
8869 napi_disable(&tp->napi);
8870 tp->rtl_ops.disable(tp);
8871 tp->rtl_ops.enable(tp);
8873 clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
8874 _rtl8152_set_rx_mode(netdev);
8875 napi_enable(&tp->napi);
8876 netif_wake_queue(netdev);
8880 mutex_unlock(&tp->control);
8882 usb_autopm_put_interface(tp->intf);
8887 static int rtl8152_get_tunable(struct net_device *netdev,
8888 const struct ethtool_tunable *tunable, void *d)
8890 struct r8152 *tp = netdev_priv(netdev);
8892 switch (tunable->id) {
8893 case ETHTOOL_RX_COPYBREAK:
8894 *(u32 *)d = tp->rx_copybreak;
8903 static int rtl8152_set_tunable(struct net_device *netdev,
8904 const struct ethtool_tunable *tunable,
8907 struct r8152 *tp = netdev_priv(netdev);
8910 switch (tunable->id) {
8911 case ETHTOOL_RX_COPYBREAK:
8913 if (val < ETH_ZLEN) {
8914 netif_err(tp, rx_err, netdev,
8915 "Invalid rx copy break value\n");
8919 if (tp->rx_copybreak != val) {
8920 if (netdev->flags & IFF_UP) {
8921 mutex_lock(&tp->control);
8922 napi_disable(&tp->napi);
8923 tp->rx_copybreak = val;
8924 napi_enable(&tp->napi);
8925 mutex_unlock(&tp->control);
8927 tp->rx_copybreak = val;
8938 static void rtl8152_get_ringparam(struct net_device *netdev,
8939 struct ethtool_ringparam *ring)
8941 struct r8152 *tp = netdev_priv(netdev);
8943 ring->rx_max_pending = RTL8152_RX_MAX_PENDING;
8944 ring->rx_pending = tp->rx_pending;
8947 static int rtl8152_set_ringparam(struct net_device *netdev,
8948 struct ethtool_ringparam *ring)
8950 struct r8152 *tp = netdev_priv(netdev);
8952 if (ring->rx_pending < (RTL8152_MAX_RX * 2))
8955 if (tp->rx_pending != ring->rx_pending) {
8956 if (netdev->flags & IFF_UP) {
8957 mutex_lock(&tp->control);
8958 napi_disable(&tp->napi);
8959 tp->rx_pending = ring->rx_pending;
8960 napi_enable(&tp->napi);
8961 mutex_unlock(&tp->control);
8963 tp->rx_pending = ring->rx_pending;
8970 static const struct ethtool_ops ops = {
8971 .supported_coalesce_params = ETHTOOL_COALESCE_USECS,
8972 .get_drvinfo = rtl8152_get_drvinfo,
8973 .get_link = ethtool_op_get_link,
8974 .nway_reset = rtl8152_nway_reset,
8975 .get_msglevel = rtl8152_get_msglevel,
8976 .set_msglevel = rtl8152_set_msglevel,
8977 .get_wol = rtl8152_get_wol,
8978 .set_wol = rtl8152_set_wol,
8979 .get_strings = rtl8152_get_strings,
8980 .get_sset_count = rtl8152_get_sset_count,
8981 .get_ethtool_stats = rtl8152_get_ethtool_stats,
8982 .get_coalesce = rtl8152_get_coalesce,
8983 .set_coalesce = rtl8152_set_coalesce,
8984 .get_eee = rtl_ethtool_get_eee,
8985 .set_eee = rtl_ethtool_set_eee,
8986 .get_link_ksettings = rtl8152_get_link_ksettings,
8987 .set_link_ksettings = rtl8152_set_link_ksettings,
8988 .get_tunable = rtl8152_get_tunable,
8989 .set_tunable = rtl8152_set_tunable,
8990 .get_ringparam = rtl8152_get_ringparam,
8991 .set_ringparam = rtl8152_set_ringparam,
8994 static int rtl8152_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
8996 struct r8152 *tp = netdev_priv(netdev);
8997 struct mii_ioctl_data *data = if_mii(rq);
9000 if (test_bit(RTL8152_UNPLUG, &tp->flags))
9003 res = usb_autopm_get_interface(tp->intf);
9009 data->phy_id = R8152_PHY_ID; /* Internal PHY */
9013 mutex_lock(&tp->control);
9014 data->val_out = r8152_mdio_read(tp, data->reg_num);
9015 mutex_unlock(&tp->control);
9019 if (!capable(CAP_NET_ADMIN)) {
9023 mutex_lock(&tp->control);
9024 r8152_mdio_write(tp, data->reg_num, data->val_in);
9025 mutex_unlock(&tp->control);
9032 usb_autopm_put_interface(tp->intf);
9038 static int rtl8152_change_mtu(struct net_device *dev, int new_mtu)
9040 struct r8152 *tp = netdev_priv(dev);
9043 switch (tp->version) {
9053 ret = usb_autopm_get_interface(tp->intf);
9057 mutex_lock(&tp->control);
9061 if (netif_running(dev)) {
9062 if (tp->rtl_ops.change_mtu)
9063 tp->rtl_ops.change_mtu(tp);
9065 if (netif_carrier_ok(dev)) {
9066 netif_stop_queue(dev);
9067 napi_disable(&tp->napi);
9068 tasklet_disable(&tp->tx_tl);
9069 tp->rtl_ops.disable(tp);
9070 tp->rtl_ops.enable(tp);
9072 tasklet_enable(&tp->tx_tl);
9073 napi_enable(&tp->napi);
9074 rtl8152_set_rx_mode(dev);
9075 netif_wake_queue(dev);
9079 mutex_unlock(&tp->control);
9081 usb_autopm_put_interface(tp->intf);
9086 static const struct net_device_ops rtl8152_netdev_ops = {
9087 .ndo_open = rtl8152_open,
9088 .ndo_stop = rtl8152_close,
9089 .ndo_do_ioctl = rtl8152_ioctl,
9090 .ndo_start_xmit = rtl8152_start_xmit,
9091 .ndo_tx_timeout = rtl8152_tx_timeout,
9092 .ndo_set_features = rtl8152_set_features,
9093 .ndo_set_rx_mode = rtl8152_set_rx_mode,
9094 .ndo_set_mac_address = rtl8152_set_mac_address,
9095 .ndo_change_mtu = rtl8152_change_mtu,
9096 .ndo_validate_addr = eth_validate_addr,
9097 .ndo_features_check = rtl8152_features_check,
9100 static void rtl8152_unload(struct r8152 *tp)
9102 if (test_bit(RTL8152_UNPLUG, &tp->flags))
9105 if (tp->version != RTL_VER_01)
9106 r8152_power_cut_en(tp, true);
9109 static void rtl8153_unload(struct r8152 *tp)
9111 if (test_bit(RTL8152_UNPLUG, &tp->flags))
9114 r8153_power_cut_en(tp, false);
9117 static void rtl8153b_unload(struct r8152 *tp)
9119 if (test_bit(RTL8152_UNPLUG, &tp->flags))
9122 r8153b_power_cut_en(tp, false);
9125 static int rtl_ops_init(struct r8152 *tp)
9127 struct rtl_ops *ops = &tp->rtl_ops;
9130 switch (tp->version) {
9134 ops->init = r8152b_init;
9135 ops->enable = rtl8152_enable;
9136 ops->disable = rtl8152_disable;
9137 ops->up = rtl8152_up;
9138 ops->down = rtl8152_down;
9139 ops->unload = rtl8152_unload;
9140 ops->eee_get = r8152_get_eee;
9141 ops->eee_set = r8152_set_eee;
9142 ops->in_nway = rtl8152_in_nway;
9143 ops->hw_phy_cfg = r8152b_hw_phy_cfg;
9144 ops->autosuspend_en = rtl_runtime_suspend_enable;
9145 tp->rx_buf_sz = 16 * 1024;
9147 tp->eee_adv = MDIO_EEE_100TX;
9154 ops->init = r8153_init;
9155 ops->enable = rtl8153_enable;
9156 ops->disable = rtl8153_disable;
9157 ops->up = rtl8153_up;
9158 ops->down = rtl8153_down;
9159 ops->unload = rtl8153_unload;
9160 ops->eee_get = r8153_get_eee;
9161 ops->eee_set = r8152_set_eee;
9162 ops->in_nway = rtl8153_in_nway;
9163 ops->hw_phy_cfg = r8153_hw_phy_cfg;
9164 ops->autosuspend_en = rtl8153_runtime_enable;
9165 ops->change_mtu = rtl8153_change_mtu;
9166 if (tp->udev->speed < USB_SPEED_SUPER)
9167 tp->rx_buf_sz = 16 * 1024;
9169 tp->rx_buf_sz = 32 * 1024;
9171 tp->eee_adv = MDIO_EEE_1000T | MDIO_EEE_100TX;
9176 ops->init = r8153b_init;
9177 ops->enable = rtl8153_enable;
9178 ops->disable = rtl8153_disable;
9179 ops->up = rtl8153b_up;
9180 ops->down = rtl8153b_down;
9181 ops->unload = rtl8153b_unload;
9182 ops->eee_get = r8153_get_eee;
9183 ops->eee_set = r8152_set_eee;
9184 ops->in_nway = rtl8153_in_nway;
9185 ops->hw_phy_cfg = r8153b_hw_phy_cfg;
9186 ops->autosuspend_en = rtl8153b_runtime_enable;
9187 ops->change_mtu = rtl8153_change_mtu;
9188 tp->rx_buf_sz = 32 * 1024;
9190 tp->eee_adv = MDIO_EEE_1000T | MDIO_EEE_100TX;
9195 tp->eee_adv = MDIO_EEE_1000T | MDIO_EEE_100TX;
9198 ops->init = r8156_init;
9199 ops->enable = rtl8156_enable;
9200 ops->disable = rtl8153_disable;
9201 ops->up = rtl8156_up;
9202 ops->down = rtl8156_down;
9203 ops->unload = rtl8153_unload;
9204 ops->eee_get = r8153_get_eee;
9205 ops->eee_set = r8152_set_eee;
9206 ops->in_nway = rtl8153_in_nway;
9207 ops->hw_phy_cfg = r8156_hw_phy_cfg;
9208 ops->autosuspend_en = rtl8156_runtime_enable;
9209 ops->change_mtu = rtl8156_change_mtu;
9210 tp->rx_buf_sz = 48 * 1024;
9211 tp->support_2500full = 1;
9216 tp->support_2500full = 1;
9220 tp->eee_adv = MDIO_EEE_1000T | MDIO_EEE_100TX;
9221 ops->init = r8156b_init;
9222 ops->enable = rtl8156b_enable;
9223 ops->disable = rtl8153_disable;
9224 ops->up = rtl8156_up;
9225 ops->down = rtl8156_down;
9226 ops->unload = rtl8153_unload;
9227 ops->eee_get = r8153_get_eee;
9228 ops->eee_set = r8152_set_eee;
9229 ops->in_nway = rtl8153_in_nway;
9230 ops->hw_phy_cfg = r8156b_hw_phy_cfg;
9231 ops->autosuspend_en = rtl8156_runtime_enable;
9232 ops->change_mtu = rtl8156_change_mtu;
9233 tp->rx_buf_sz = 48 * 1024;
9237 ops->init = r8153c_init;
9238 ops->enable = rtl8153_enable;
9239 ops->disable = rtl8153_disable;
9240 ops->up = rtl8153c_up;
9241 ops->down = rtl8153b_down;
9242 ops->unload = rtl8153_unload;
9243 ops->eee_get = r8153_get_eee;
9244 ops->eee_set = r8152_set_eee;
9245 ops->in_nway = rtl8153_in_nway;
9246 ops->hw_phy_cfg = r8153c_hw_phy_cfg;
9247 ops->autosuspend_en = rtl8153c_runtime_enable;
9248 ops->change_mtu = rtl8153c_change_mtu;
9249 tp->rx_buf_sz = 32 * 1024;
9251 tp->eee_adv = MDIO_EEE_1000T | MDIO_EEE_100TX;
9256 dev_err(&tp->intf->dev, "Unknown Device\n");
9263 #define FIRMWARE_8153A_2 "rtl_nic/rtl8153a-2.fw"
9264 #define FIRMWARE_8153A_3 "rtl_nic/rtl8153a-3.fw"
9265 #define FIRMWARE_8153A_4 "rtl_nic/rtl8153a-4.fw"
9266 #define FIRMWARE_8153B_2 "rtl_nic/rtl8153b-2.fw"
9267 #define FIRMWARE_8153C_1 "rtl_nic/rtl8153c-1.fw"
9268 #define FIRMWARE_8156A_2 "rtl_nic/rtl8156a-2.fw"
9269 #define FIRMWARE_8156B_2 "rtl_nic/rtl8156b-2.fw"
9271 MODULE_FIRMWARE(FIRMWARE_8153A_2);
9272 MODULE_FIRMWARE(FIRMWARE_8153A_3);
9273 MODULE_FIRMWARE(FIRMWARE_8153A_4);
9274 MODULE_FIRMWARE(FIRMWARE_8153B_2);
9275 MODULE_FIRMWARE(FIRMWARE_8153C_1);
9276 MODULE_FIRMWARE(FIRMWARE_8156A_2);
9277 MODULE_FIRMWARE(FIRMWARE_8156B_2);
9279 static int rtl_fw_init(struct r8152 *tp)
9281 struct rtl_fw *rtl_fw = &tp->rtl_fw;
9283 switch (tp->version) {
9285 rtl_fw->fw_name = FIRMWARE_8153A_2;
9286 rtl_fw->pre_fw = r8153_pre_firmware_1;
9287 rtl_fw->post_fw = r8153_post_firmware_1;
9290 rtl_fw->fw_name = FIRMWARE_8153A_3;
9291 rtl_fw->pre_fw = r8153_pre_firmware_2;
9292 rtl_fw->post_fw = r8153_post_firmware_2;
9295 rtl_fw->fw_name = FIRMWARE_8153A_4;
9296 rtl_fw->post_fw = r8153_post_firmware_3;
9299 rtl_fw->fw_name = FIRMWARE_8153B_2;
9300 rtl_fw->pre_fw = r8153b_pre_firmware_1;
9301 rtl_fw->post_fw = r8153b_post_firmware_1;
9304 rtl_fw->fw_name = FIRMWARE_8156A_2;
9305 rtl_fw->post_fw = r8156a_post_firmware_1;
9309 rtl_fw->fw_name = FIRMWARE_8156B_2;
9312 rtl_fw->fw_name = FIRMWARE_8153C_1;
9313 rtl_fw->pre_fw = r8153b_pre_firmware_1;
9314 rtl_fw->post_fw = r8153c_post_firmware_1;
9323 u8 rtl8152_get_version(struct usb_interface *intf)
9325 struct usb_device *udev = interface_to_usbdev(intf);
9331 tmp = kmalloc(sizeof(*tmp), GFP_KERNEL);
9335 ret = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
9336 RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
9337 PLA_TCR0, MCU_TYPE_PLA, tmp, sizeof(*tmp), 500);
9339 ocp_data = (__le32_to_cpu(*tmp) >> 16) & VERSION_MASK;
9345 version = RTL_VER_01;
9348 version = RTL_VER_02;
9351 version = RTL_VER_03;
9354 version = RTL_VER_04;
9357 version = RTL_VER_05;
9360 version = RTL_VER_06;
9363 version = RTL_VER_07;
9366 version = RTL_VER_08;
9369 version = RTL_VER_09;
9372 version = RTL_TEST_01;
9375 version = RTL_VER_10;
9378 version = RTL_VER_11;
9381 version = RTL_VER_12;
9384 version = RTL_VER_13;
9387 version = RTL_VER_14;
9390 version = RTL_VER_15;
9393 version = RTL_VER_UNKNOWN;
9394 dev_info(&intf->dev, "Unknown version 0x%04x\n", ocp_data);
9398 dev_dbg(&intf->dev, "Detected version 0x%04x\n", version);
9402 EXPORT_SYMBOL_GPL(rtl8152_get_version);
9404 static int rtl8152_probe(struct usb_interface *intf,
9405 const struct usb_device_id *id)
9407 struct usb_device *udev = interface_to_usbdev(intf);
9408 u8 version = rtl8152_get_version(intf);
9410 struct net_device *netdev;
9413 if (version == RTL_VER_UNKNOWN)
9416 if (!rtl_vendor_mode(intf))
9419 usb_reset_device(udev);
9420 netdev = alloc_etherdev(sizeof(struct r8152));
9422 dev_err(&intf->dev, "Out of memory\n");
9426 SET_NETDEV_DEV(netdev, &intf->dev);
9427 tp = netdev_priv(netdev);
9428 tp->msg_enable = 0x7FFF;
9431 tp->netdev = netdev;
9433 tp->version = version;
9439 tp->mii.supports_gmii = 0;
9442 tp->mii.supports_gmii = 1;
9446 ret = rtl_ops_init(tp);
9452 mutex_init(&tp->control);
9453 INIT_DELAYED_WORK(&tp->schedule, rtl_work_func_t);
9454 INIT_DELAYED_WORK(&tp->hw_phy_work, rtl_hw_phy_work_func_t);
9455 tasklet_setup(&tp->tx_tl, bottom_half);
9456 tasklet_disable(&tp->tx_tl);
9458 netdev->netdev_ops = &rtl8152_netdev_ops;
9459 netdev->watchdog_timeo = RTL8152_TX_TIMEOUT;
9461 netdev->features |= NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
9462 NETIF_F_TSO | NETIF_F_FRAGLIST | NETIF_F_IPV6_CSUM |
9463 NETIF_F_TSO6 | NETIF_F_HW_VLAN_CTAG_RX |
9464 NETIF_F_HW_VLAN_CTAG_TX;
9465 netdev->hw_features = NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
9466 NETIF_F_TSO | NETIF_F_FRAGLIST |
9467 NETIF_F_IPV6_CSUM | NETIF_F_TSO6 |
9468 NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX;
9469 netdev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
9470 NETIF_F_HIGHDMA | NETIF_F_FRAGLIST |
9471 NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
9473 if (tp->version == RTL_VER_01) {
9474 netdev->features &= ~NETIF_F_RXCSUM;
9475 netdev->hw_features &= ~NETIF_F_RXCSUM;
9478 if (le16_to_cpu(udev->descriptor.idVendor) == VENDOR_ID_LENOVO) {
9479 switch (le16_to_cpu(udev->descriptor.idProduct)) {
9480 case DEVICE_ID_THINKPAD_THUNDERBOLT3_DOCK_GEN2:
9481 case DEVICE_ID_THINKPAD_USB_C_DOCK_GEN2:
9482 tp->lenovo_macpassthru = 1;
9486 if (le16_to_cpu(udev->descriptor.bcdDevice) == 0x3011 && udev->serial &&
9487 (!strcmp(udev->serial, "000001000000") ||
9488 !strcmp(udev->serial, "000002000000"))) {
9489 dev_info(&udev->dev, "Dell TB16 Dock, disable RX aggregation");
9490 tp->dell_tb_rx_agg_bug = 1;
9493 netdev->ethtool_ops = &ops;
9494 netif_set_gso_max_size(netdev, RTL_LIMITED_TSO_SIZE);
9496 /* MTU range: 68 - 1500 or 9194 */
9497 netdev->min_mtu = ETH_MIN_MTU;
9498 switch (tp->version) {
9506 netdev->max_mtu = size_to_mtu(9 * 1024);
9510 netdev->max_mtu = size_to_mtu(15 * 1024);
9515 netdev->max_mtu = size_to_mtu(16 * 1024);
9521 netdev->max_mtu = ETH_DATA_LEN;
9525 tp->mii.dev = netdev;
9526 tp->mii.mdio_read = read_mii_word;
9527 tp->mii.mdio_write = write_mii_word;
9528 tp->mii.phy_id_mask = 0x3f;
9529 tp->mii.reg_num_mask = 0x1f;
9530 tp->mii.phy_id = R8152_PHY_ID;
9532 tp->autoneg = AUTONEG_ENABLE;
9533 tp->speed = SPEED_100;
9534 tp->advertising = RTL_ADVERTISED_10_HALF | RTL_ADVERTISED_10_FULL |
9535 RTL_ADVERTISED_100_HALF | RTL_ADVERTISED_100_FULL;
9536 if (tp->mii.supports_gmii) {
9537 if (tp->support_2500full &&
9538 tp->udev->speed >= USB_SPEED_SUPER) {
9539 tp->speed = SPEED_2500;
9540 tp->advertising |= RTL_ADVERTISED_2500_FULL;
9542 tp->speed = SPEED_1000;
9544 tp->advertising |= RTL_ADVERTISED_1000_FULL;
9546 tp->duplex = DUPLEX_FULL;
9548 tp->rx_copybreak = RTL8152_RXFG_HEADSZ;
9549 tp->rx_pending = 10 * RTL8152_MAX_RX;
9551 intf->needs_remote_wakeup = 1;
9553 if (!rtl_can_wakeup(tp))
9554 __rtl_set_wol(tp, 0);
9556 tp->saved_wolopts = __rtl_get_wol(tp);
9558 tp->rtl_ops.init(tp);
9559 #if IS_BUILTIN(CONFIG_USB_RTL8152)
9560 /* Retry in case request_firmware() is not ready yet. */
9561 tp->rtl_fw.retry = true;
9563 queue_delayed_work(system_long_wq, &tp->hw_phy_work, 0);
9564 set_ethernet_addr(tp);
9566 usb_set_intfdata(intf, tp);
9568 if (tp->support_2500full)
9569 netif_napi_add(netdev, &tp->napi, r8152_poll, 256);
9571 netif_napi_add(netdev, &tp->napi, r8152_poll, 64);
9573 ret = register_netdev(netdev);
9575 dev_err(&intf->dev, "couldn't register the device\n");
9579 if (tp->saved_wolopts)
9580 device_set_wakeup_enable(&udev->dev, true);
9582 device_set_wakeup_enable(&udev->dev, false);
9584 netif_info(tp, probe, netdev, "%s\n", DRIVER_VERSION);
9589 tasklet_kill(&tp->tx_tl);
9590 usb_set_intfdata(intf, NULL);
9592 free_netdev(netdev);
9596 static void rtl8152_disconnect(struct usb_interface *intf)
9598 struct r8152 *tp = usb_get_intfdata(intf);
9600 usb_set_intfdata(intf, NULL);
9604 unregister_netdev(tp->netdev);
9605 tasklet_kill(&tp->tx_tl);
9606 cancel_delayed_work_sync(&tp->hw_phy_work);
9607 if (tp->rtl_ops.unload)
9608 tp->rtl_ops.unload(tp);
9609 rtl8152_release_firmware(tp);
9610 free_netdev(tp->netdev);
9614 #define REALTEK_USB_DEVICE(vend, prod) { \
9615 USB_DEVICE_INTERFACE_CLASS(vend, prod, USB_CLASS_VENDOR_SPEC), \
9618 USB_DEVICE_AND_INTERFACE_INFO(vend, prod, USB_CLASS_COMM, \
9619 USB_CDC_SUBCLASS_ETHERNET, USB_CDC_PROTO_NONE), \
9622 /* table of devices that work with this driver */
9623 static const struct usb_device_id rtl8152_table[] = {
9625 REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8050),
9626 REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8053),
9627 REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8152),
9628 REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8153),
9629 REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8155),
9630 REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8156),
9633 REALTEK_USB_DEVICE(VENDOR_ID_MICROSOFT, 0x07ab),
9634 REALTEK_USB_DEVICE(VENDOR_ID_MICROSOFT, 0x07c6),
9635 REALTEK_USB_DEVICE(VENDOR_ID_MICROSOFT, 0x0927),
9636 REALTEK_USB_DEVICE(VENDOR_ID_SAMSUNG, 0xa101),
9637 REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x304f),
9638 REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x3062),
9639 REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x3069),
9640 REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x3082),
9641 REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x7205),
9642 REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x720c),
9643 REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x7214),
9644 REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x721e),
9645 REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0xa387),
9646 REALTEK_USB_DEVICE(VENDOR_ID_LINKSYS, 0x0041),
9647 REALTEK_USB_DEVICE(VENDOR_ID_NVIDIA, 0x09ff),
9648 REALTEK_USB_DEVICE(VENDOR_ID_TPLINK, 0x0601),
9652 MODULE_DEVICE_TABLE(usb, rtl8152_table);
9654 static struct usb_driver rtl8152_driver = {
9656 .id_table = rtl8152_table,
9657 .probe = rtl8152_probe,
9658 .disconnect = rtl8152_disconnect,
9659 .suspend = rtl8152_suspend,
9660 .resume = rtl8152_resume,
9661 .reset_resume = rtl8152_reset_resume,
9662 .pre_reset = rtl8152_pre_reset,
9663 .post_reset = rtl8152_post_reset,
9664 .supports_autosuspend = 1,
9665 .disable_hub_initiated_lpm = 1,
9668 module_usb_driver(rtl8152_driver);
9670 MODULE_AUTHOR(DRIVER_AUTHOR);
9671 MODULE_DESCRIPTION(DRIVER_DESC);
9672 MODULE_LICENSE("GPL");
9673 MODULE_VERSION(DRIVER_VERSION);