Merge tag 'drm-intel-next-2021-06-09' of git://anongit.freedesktop.org/drm/drm-intel...
[linux-2.6-microblaze.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <asm/hypervisor.h>
37
38 #include <linux/io-mapping.h>
39 #include <linux/i2c.h>
40 #include <linux/i2c-algo-bit.h>
41 #include <linux/backlight.h>
42 #include <linux/hash.h>
43 #include <linux/intel-iommu.h>
44 #include <linux/kref.h>
45 #include <linux/mm_types.h>
46 #include <linux/perf_event.h>
47 #include <linux/pm_qos.h>
48 #include <linux/dma-resv.h>
49 #include <linux/shmem_fs.h>
50 #include <linux/stackdepot.h>
51 #include <linux/xarray.h>
52
53 #include <drm/intel-gtt.h>
54 #include <drm/drm_gem.h>
55 #include <drm/drm_auth.h>
56 #include <drm/drm_cache.h>
57 #include <drm/drm_util.h>
58 #include <drm/drm_dsc.h>
59 #include <drm/drm_atomic.h>
60 #include <drm/drm_connector.h>
61 #include <drm/i915_mei_hdcp_interface.h>
62
63 #include "i915_params.h"
64 #include "i915_reg.h"
65 #include "i915_utils.h"
66
67 #include "display/intel_bios.h"
68 #include "display/intel_display.h"
69 #include "display/intel_display_power.h"
70 #include "display/intel_dmc.h"
71 #include "display/intel_dpll_mgr.h"
72 #include "display/intel_dsb.h"
73 #include "display/intel_frontbuffer.h"
74 #include "display/intel_global_state.h"
75 #include "display/intel_gmbus.h"
76 #include "display/intel_opregion.h"
77
78 #include "gem/i915_gem_context_types.h"
79 #include "gem/i915_gem_shrinker.h"
80 #include "gem/i915_gem_stolen.h"
81 #include "gem/i915_gem_lmem.h"
82
83 #include "gt/intel_engine.h"
84 #include "gt/intel_gt_types.h"
85 #include "gt/intel_region_lmem.h"
86 #include "gt/intel_workarounds.h"
87 #include "gt/uc/intel_uc.h"
88
89 #include "intel_device_info.h"
90 #include "intel_memory_region.h"
91 #include "intel_pch.h"
92 #include "intel_runtime_pm.h"
93 #include "intel_step.h"
94 #include "intel_uncore.h"
95 #include "intel_wakeref.h"
96 #include "intel_wopcm.h"
97
98 #include "i915_gem.h"
99 #include "i915_gem_gtt.h"
100 #include "i915_gpu_error.h"
101 #include "i915_perf_types.h"
102 #include "i915_request.h"
103 #include "i915_scheduler.h"
104 #include "gt/intel_timeline.h"
105 #include "i915_vma.h"
106 #include "i915_irq.h"
107
108
109 /* General customization:
110  */
111
112 #define DRIVER_NAME             "i915"
113 #define DRIVER_DESC             "Intel Graphics"
114 #define DRIVER_DATE             "20201103"
115 #define DRIVER_TIMESTAMP        1604406085
116
117 struct drm_i915_gem_object;
118
119 enum hpd_pin {
120         HPD_NONE = 0,
121         HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
122         HPD_CRT,
123         HPD_SDVO_B,
124         HPD_SDVO_C,
125         HPD_PORT_A,
126         HPD_PORT_B,
127         HPD_PORT_C,
128         HPD_PORT_D,
129         HPD_PORT_E,
130         HPD_PORT_TC1,
131         HPD_PORT_TC2,
132         HPD_PORT_TC3,
133         HPD_PORT_TC4,
134         HPD_PORT_TC5,
135         HPD_PORT_TC6,
136
137         HPD_NUM_PINS
138 };
139
140 #define for_each_hpd_pin(__pin) \
141         for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
142
143 /* Threshold == 5 for long IRQs, 50 for short */
144 #define HPD_STORM_DEFAULT_THRESHOLD 50
145
146 struct i915_hotplug {
147         struct delayed_work hotplug_work;
148
149         const u32 *hpd, *pch_hpd;
150
151         struct {
152                 unsigned long last_jiffies;
153                 int count;
154                 enum {
155                         HPD_ENABLED = 0,
156                         HPD_DISABLED = 1,
157                         HPD_MARK_DISABLED = 2
158                 } state;
159         } stats[HPD_NUM_PINS];
160         u32 event_bits;
161         u32 retry_bits;
162         struct delayed_work reenable_work;
163
164         u32 long_port_mask;
165         u32 short_port_mask;
166         struct work_struct dig_port_work;
167
168         struct work_struct poll_init_work;
169         bool poll_enabled;
170
171         unsigned int hpd_storm_threshold;
172         /* Whether or not to count short HPD IRQs in HPD storms */
173         u8 hpd_short_storm_enabled;
174
175         /*
176          * if we get a HPD irq from DP and a HPD irq from non-DP
177          * the non-DP HPD could block the workqueue on a mode config
178          * mutex getting, that userspace may have taken. However
179          * userspace is waiting on the DP workqueue to run which is
180          * blocked behind the non-DP one.
181          */
182         struct workqueue_struct *dp_wq;
183 };
184
185 #define I915_GEM_GPU_DOMAINS \
186         (I915_GEM_DOMAIN_RENDER | \
187          I915_GEM_DOMAIN_SAMPLER | \
188          I915_GEM_DOMAIN_COMMAND | \
189          I915_GEM_DOMAIN_INSTRUCTION | \
190          I915_GEM_DOMAIN_VERTEX)
191
192 struct drm_i915_private;
193 struct i915_mm_struct;
194 struct i915_mmu_object;
195
196 struct drm_i915_file_private {
197         struct drm_i915_private *dev_priv;
198
199         union {
200                 struct drm_file *file;
201                 struct rcu_head rcu;
202         };
203
204         struct xarray context_xa;
205         struct xarray vm_xa;
206
207         unsigned int bsd_engine;
208
209 /*
210  * Every context ban increments per client ban score. Also
211  * hangs in short succession increments ban score. If ban threshold
212  * is reached, client is considered banned and submitting more work
213  * will fail. This is a stop gap measure to limit the badly behaving
214  * clients access to gpu. Note that unbannable contexts never increment
215  * the client ban score.
216  */
217 #define I915_CLIENT_SCORE_HANG_FAST     1
218 #define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
219 #define I915_CLIENT_SCORE_CONTEXT_BAN   3
220 #define I915_CLIENT_SCORE_BANNED        9
221         /** ban_score: Accumulated score of all ctx bans and fast hangs. */
222         atomic_t ban_score;
223         unsigned long hang_timestamp;
224 };
225
226 /* Interface history:
227  *
228  * 1.1: Original.
229  * 1.2: Add Power Management
230  * 1.3: Add vblank support
231  * 1.4: Fix cmdbuffer path, add heap destroy
232  * 1.5: Add vblank pipe configuration
233  * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
234  *      - Support vertical blank on secondary display pipe
235  */
236 #define DRIVER_MAJOR            1
237 #define DRIVER_MINOR            6
238 #define DRIVER_PATCHLEVEL       0
239
240 struct intel_overlay;
241 struct intel_overlay_error_state;
242
243 struct sdvo_device_mapping {
244         u8 initialized;
245         u8 dvo_port;
246         u8 slave_addr;
247         u8 dvo_wiring;
248         u8 i2c_pin;
249         u8 ddc_pin;
250 };
251
252 struct intel_connector;
253 struct intel_encoder;
254 struct intel_atomic_state;
255 struct intel_cdclk_config;
256 struct intel_cdclk_state;
257 struct intel_cdclk_vals;
258 struct intel_initial_plane_config;
259 struct intel_crtc;
260 struct intel_limit;
261 struct dpll;
262
263 struct drm_i915_display_funcs {
264         void (*get_cdclk)(struct drm_i915_private *dev_priv,
265                           struct intel_cdclk_config *cdclk_config);
266         void (*set_cdclk)(struct drm_i915_private *dev_priv,
267                           const struct intel_cdclk_config *cdclk_config,
268                           enum pipe pipe);
269         int (*bw_calc_min_cdclk)(struct intel_atomic_state *state);
270         int (*get_fifo_size)(struct drm_i915_private *dev_priv,
271                              enum i9xx_plane_id i9xx_plane);
272         int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
273         int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
274         void (*initial_watermarks)(struct intel_atomic_state *state,
275                                    struct intel_crtc *crtc);
276         void (*atomic_update_watermarks)(struct intel_atomic_state *state,
277                                          struct intel_crtc *crtc);
278         void (*optimize_watermarks)(struct intel_atomic_state *state,
279                                     struct intel_crtc *crtc);
280         int (*compute_global_watermarks)(struct intel_atomic_state *state);
281         void (*update_wm)(struct intel_crtc *crtc);
282         int (*modeset_calc_cdclk)(struct intel_cdclk_state *state);
283         u8 (*calc_voltage_level)(int cdclk);
284         /* Returns the active state of the crtc, and if the crtc is active,
285          * fills out the pipe-config with the hw state. */
286         bool (*get_pipe_config)(struct intel_crtc *,
287                                 struct intel_crtc_state *);
288         void (*get_initial_plane_config)(struct intel_crtc *,
289                                          struct intel_initial_plane_config *);
290         int (*crtc_compute_clock)(struct intel_crtc *crtc,
291                                   struct intel_crtc_state *crtc_state);
292         void (*crtc_enable)(struct intel_atomic_state *state,
293                             struct intel_crtc *crtc);
294         void (*crtc_disable)(struct intel_atomic_state *state,
295                              struct intel_crtc *crtc);
296         void (*commit_modeset_enables)(struct intel_atomic_state *state);
297         void (*commit_modeset_disables)(struct intel_atomic_state *state);
298         void (*audio_codec_enable)(struct intel_encoder *encoder,
299                                    const struct intel_crtc_state *crtc_state,
300                                    const struct drm_connector_state *conn_state);
301         void (*audio_codec_disable)(struct intel_encoder *encoder,
302                                     const struct intel_crtc_state *old_crtc_state,
303                                     const struct drm_connector_state *old_conn_state);
304         void (*fdi_link_train)(struct intel_crtc *crtc,
305                                const struct intel_crtc_state *crtc_state);
306         void (*init_clock_gating)(struct drm_i915_private *dev_priv);
307         void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
308         /* clock updates for mode set */
309         /* cursor updates */
310         /* render clock increase/decrease */
311         /* display clock increase/decrease */
312         /* pll clock increase/decrease */
313
314         int (*color_check)(struct intel_crtc_state *crtc_state);
315         /*
316          * Program double buffered color management registers during
317          * vblank evasion. The registers should then latch during the
318          * next vblank start, alongside any other double buffered registers
319          * involved with the same commit.
320          */
321         void (*color_commit)(const struct intel_crtc_state *crtc_state);
322         /*
323          * Load LUTs (and other single buffered color management
324          * registers). Will (hopefully) be called during the vblank
325          * following the latching of any double buffered registers
326          * involved with the same commit.
327          */
328         void (*load_luts)(const struct intel_crtc_state *crtc_state);
329         void (*read_luts)(struct intel_crtc_state *crtc_state);
330 };
331
332 enum i915_cache_level {
333         I915_CACHE_NONE = 0,
334         I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
335         I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
336                               caches, eg sampler/render caches, and the
337                               large Last-Level-Cache. LLC is coherent with
338                               the CPU, but L3 is only visible to the GPU. */
339         I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
340 };
341
342 #define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
343
344 struct intel_fbc {
345         /* This is always the inner lock when overlapping with struct_mutex and
346          * it's the outer lock when overlapping with stolen_lock. */
347         struct mutex lock;
348         unsigned threshold;
349         unsigned int possible_framebuffer_bits;
350         unsigned int busy_bits;
351         struct intel_crtc *crtc;
352
353         struct drm_mm_node compressed_fb;
354         struct drm_mm_node *compressed_llb;
355
356         bool false_color;
357
358         bool active;
359         bool activated;
360         bool flip_pending;
361
362         bool underrun_detected;
363         struct work_struct underrun_work;
364
365         /*
366          * Due to the atomic rules we can't access some structures without the
367          * appropriate locking, so we cache information here in order to avoid
368          * these problems.
369          */
370         struct intel_fbc_state_cache {
371                 struct {
372                         unsigned int mode_flags;
373                         u32 hsw_bdw_pixel_rate;
374                 } crtc;
375
376                 struct {
377                         unsigned int rotation;
378                         int src_w;
379                         int src_h;
380                         bool visible;
381                         /*
382                          * Display surface base address adjustement for
383                          * pageflips. Note that on gen4+ this only adjusts up
384                          * to a tile, offsets within a tile are handled in
385                          * the hw itself (with the TILEOFF register).
386                          */
387                         int adjusted_x;
388                         int adjusted_y;
389
390                         u16 pixel_blend_mode;
391                 } plane;
392
393                 struct {
394                         const struct drm_format_info *format;
395                         unsigned int stride;
396                         u64 modifier;
397                 } fb;
398
399                 unsigned int fence_y_offset;
400                 u16 gen9_wa_cfb_stride;
401                 u16 interval;
402                 s8 fence_id;
403                 bool psr2_active;
404         } state_cache;
405
406         /*
407          * This structure contains everything that's relevant to program the
408          * hardware registers. When we want to figure out if we need to disable
409          * and re-enable FBC for a new configuration we just check if there's
410          * something different in the struct. The genx_fbc_activate functions
411          * are supposed to read from it in order to program the registers.
412          */
413         struct intel_fbc_reg_params {
414                 struct {
415                         enum pipe pipe;
416                         enum i9xx_plane_id i9xx_plane;
417                 } crtc;
418
419                 struct {
420                         const struct drm_format_info *format;
421                         unsigned int stride;
422                         u64 modifier;
423                 } fb;
424
425                 int cfb_size;
426                 unsigned int fence_y_offset;
427                 u16 gen9_wa_cfb_stride;
428                 u16 interval;
429                 s8 fence_id;
430                 bool plane_visible;
431         } params;
432
433         const char *no_fbc_reason;
434 };
435
436 /*
437  * HIGH_RR is the highest eDP panel refresh rate read from EDID
438  * LOW_RR is the lowest eDP panel refresh rate found from EDID
439  * parsing for same resolution.
440  */
441 enum drrs_refresh_rate_type {
442         DRRS_HIGH_RR,
443         DRRS_LOW_RR,
444         DRRS_MAX_RR, /* RR count */
445 };
446
447 enum drrs_support_type {
448         DRRS_NOT_SUPPORTED = 0,
449         STATIC_DRRS_SUPPORT = 1,
450         SEAMLESS_DRRS_SUPPORT = 2
451 };
452
453 struct intel_dp;
454 struct i915_drrs {
455         struct mutex mutex;
456         struct delayed_work work;
457         struct intel_dp *dp;
458         unsigned busy_frontbuffer_bits;
459         enum drrs_refresh_rate_type refresh_rate_type;
460         enum drrs_support_type type;
461 };
462
463 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
464 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
465 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
466 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
467 #define QUIRK_INCREASE_T12_DELAY (1<<6)
468 #define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
469
470 struct intel_fbdev;
471 struct intel_fbc_work;
472
473 struct intel_gmbus {
474         struct i2c_adapter adapter;
475 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
476         u32 force_bit;
477         u32 reg0;
478         i915_reg_t gpio_reg;
479         struct i2c_algo_bit_data bit_algo;
480         struct drm_i915_private *dev_priv;
481 };
482
483 struct i915_suspend_saved_registers {
484         u32 saveDSPARB;
485         u32 saveSWF0[16];
486         u32 saveSWF1[16];
487         u32 saveSWF3[3];
488         u16 saveGCDGMBUS;
489 };
490
491 struct vlv_s0ix_state;
492
493 #define MAX_L3_SLICES 2
494 struct intel_l3_parity {
495         u32 *remap_info[MAX_L3_SLICES];
496         struct work_struct error_work;
497         int which_slice;
498 };
499
500 struct i915_gem_mm {
501         /*
502          * Shortcut for the stolen region. This points to either
503          * INTEL_REGION_STOLEN_SMEM for integrated platforms, or
504          * INTEL_REGION_STOLEN_LMEM for discrete, or NULL if the device doesn't
505          * support stolen.
506          */
507         struct intel_memory_region *stolen_region;
508         /** Memory allocator for GTT stolen memory */
509         struct drm_mm stolen;
510         /** Protects the usage of the GTT stolen memory allocator. This is
511          * always the inner lock when overlapping with struct_mutex. */
512         struct mutex stolen_lock;
513
514         /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
515         spinlock_t obj_lock;
516
517         /**
518          * List of objects which are purgeable.
519          */
520         struct list_head purge_list;
521
522         /**
523          * List of objects which have allocated pages and are shrinkable.
524          */
525         struct list_head shrink_list;
526
527         /**
528          * List of objects which are pending destruction.
529          */
530         struct llist_head free_list;
531         struct work_struct free_work;
532         /**
533          * Count of objects pending destructions. Used to skip needlessly
534          * waiting on an RCU barrier if no objects are waiting to be freed.
535          */
536         atomic_t free_count;
537
538         /**
539          * tmpfs instance used for shmem backed objects
540          */
541         struct vfsmount *gemfs;
542
543         struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];
544
545         struct notifier_block oom_notifier;
546         struct notifier_block vmap_notifier;
547         struct shrinker shrinker;
548
549 #ifdef CONFIG_MMU_NOTIFIER
550         /**
551          * notifier_lock for mmu notifiers, memory may not be allocated
552          * while holding this lock.
553          */
554         spinlock_t notifier_lock;
555 #endif
556
557         /* shrinker accounting, also useful for userland debugging */
558         u64 shrink_memory;
559         u32 shrink_count;
560 };
561
562 #define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
563
564 unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
565                                          u64 context);
566
567 static inline unsigned long
568 i915_fence_timeout(const struct drm_i915_private *i915)
569 {
570         return i915_fence_context_timeout(i915, U64_MAX);
571 }
572
573 /* Amount of SAGV/QGV points, BSpec precisely defines this */
574 #define I915_NUM_QGV_POINTS 8
575
576 #define HAS_HW_SAGV_WM(i915) (DISPLAY_VER(i915) >= 13 && !IS_DGFX(i915))
577
578 struct ddi_vbt_port_info {
579         /* Non-NULL if port present. */
580         struct intel_bios_encoder_data *devdata;
581
582         int max_tmds_clock;
583
584         /* This is an index in the HDMI/DVI DDI buffer translation table. */
585         u8 hdmi_level_shift;
586         u8 hdmi_level_shift_set:1;
587
588         u8 alternate_aux_channel;
589         u8 alternate_ddc_pin;
590
591         int dp_max_link_rate;           /* 0 for not limited by VBT */
592 };
593
594 enum psr_lines_to_wait {
595         PSR_0_LINES_TO_WAIT = 0,
596         PSR_1_LINE_TO_WAIT,
597         PSR_4_LINES_TO_WAIT,
598         PSR_8_LINES_TO_WAIT
599 };
600
601 struct intel_vbt_data {
602         /* bdb version */
603         u16 version;
604
605         struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
606         struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
607
608         /* Feature bits */
609         unsigned int int_tv_support:1;
610         unsigned int lvds_dither:1;
611         unsigned int int_crt_support:1;
612         unsigned int lvds_use_ssc:1;
613         unsigned int int_lvds_support:1;
614         unsigned int display_clock_mode:1;
615         unsigned int fdi_rx_polarity_inverted:1;
616         unsigned int panel_type:4;
617         int lvds_ssc_freq;
618         unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
619         enum drm_panel_orientation orientation;
620
621         enum drrs_support_type drrs_type;
622
623         struct {
624                 int rate;
625                 int lanes;
626                 int preemphasis;
627                 int vswing;
628                 bool low_vswing;
629                 bool initialized;
630                 int bpp;
631                 struct edp_power_seq pps;
632                 bool hobl;
633         } edp;
634
635         struct {
636                 bool enable;
637                 bool full_link;
638                 bool require_aux_wakeup;
639                 int idle_frames;
640                 enum psr_lines_to_wait lines_to_wait;
641                 int tp1_wakeup_time_us;
642                 int tp2_tp3_wakeup_time_us;
643                 int psr2_tp2_tp3_wakeup_time_us;
644         } psr;
645
646         struct {
647                 u16 pwm_freq_hz;
648                 bool present;
649                 bool active_low_pwm;
650                 u8 min_brightness;      /* min_brightness/255 of max */
651                 u8 controller;          /* brightness controller number */
652                 enum intel_backlight_type type;
653         } backlight;
654
655         /* MIPI DSI */
656         struct {
657                 u16 panel_id;
658                 struct mipi_config *config;
659                 struct mipi_pps_data *pps;
660                 u16 bl_ports;
661                 u16 cabc_ports;
662                 u8 seq_version;
663                 u32 size;
664                 u8 *data;
665                 const u8 *sequence[MIPI_SEQ_MAX];
666                 u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
667                 enum drm_panel_orientation orientation;
668         } dsi;
669
670         int crt_ddc_pin;
671
672         struct list_head display_devices;
673
674         struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
675         struct sdvo_device_mapping sdvo_mappings[2];
676 };
677
678 enum intel_ddb_partitioning {
679         INTEL_DDB_PART_1_2,
680         INTEL_DDB_PART_5_6, /* IVB+ */
681 };
682
683 struct ilk_wm_values {
684         u32 wm_pipe[3];
685         u32 wm_lp[3];
686         u32 wm_lp_spr[3];
687         bool enable_fbc_wm;
688         enum intel_ddb_partitioning partitioning;
689 };
690
691 struct g4x_pipe_wm {
692         u16 plane[I915_MAX_PLANES];
693         u16 fbc;
694 };
695
696 struct g4x_sr_wm {
697         u16 plane;
698         u16 cursor;
699         u16 fbc;
700 };
701
702 struct vlv_wm_ddl_values {
703         u8 plane[I915_MAX_PLANES];
704 };
705
706 struct vlv_wm_values {
707         struct g4x_pipe_wm pipe[3];
708         struct g4x_sr_wm sr;
709         struct vlv_wm_ddl_values ddl[3];
710         u8 level;
711         bool cxsr;
712 };
713
714 struct g4x_wm_values {
715         struct g4x_pipe_wm pipe[2];
716         struct g4x_sr_wm sr;
717         struct g4x_sr_wm hpll;
718         bool cxsr;
719         bool hpll_en;
720         bool fbc_en;
721 };
722
723 struct skl_ddb_entry {
724         u16 start, end; /* in number of blocks, 'end' is exclusive */
725 };
726
727 static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
728 {
729         return entry->end - entry->start;
730 }
731
732 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
733                                        const struct skl_ddb_entry *e2)
734 {
735         if (e1->start == e2->start && e1->end == e2->end)
736                 return true;
737
738         return false;
739 }
740
741 struct i915_frontbuffer_tracking {
742         spinlock_t lock;
743
744         /*
745          * Tracking bits for delayed frontbuffer flushing du to gpu activity or
746          * scheduled flips.
747          */
748         unsigned busy_bits;
749         unsigned flip_bits;
750 };
751
752 struct i915_virtual_gpu {
753         struct mutex lock; /* serialises sending of g2v_notify command pkts */
754         bool active;
755         u32 caps;
756 };
757
758 struct intel_cdclk_config {
759         unsigned int cdclk, vco, ref, bypass;
760         u8 voltage_level;
761 };
762
763 struct i915_selftest_stash {
764         atomic_t counter;
765 };
766
767 struct drm_i915_private {
768         struct drm_device drm;
769
770         /* FIXME: Device release actions should all be moved to drmm_ */
771         bool do_release;
772
773         /* i915 device parameters */
774         struct i915_params params;
775
776         const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
777         struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
778         struct intel_driver_caps caps;
779
780         /**
781          * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
782          * end of stolen which we can optionally use to create GEM objects
783          * backed by stolen memory. Note that stolen_usable_size tells us
784          * exactly how much of this we are actually allowed to use, given that
785          * some portion of it is in fact reserved for use by hardware functions.
786          */
787         struct resource dsm;
788         /**
789          * Reseved portion of Data Stolen Memory
790          */
791         struct resource dsm_reserved;
792
793         /*
794          * Stolen memory is segmented in hardware with different portions
795          * offlimits to certain functions.
796          *
797          * The drm_mm is initialised to the total accessible range, as found
798          * from the PCI config. On Broadwell+, this is further restricted to
799          * avoid the first page! The upper end of stolen memory is reserved for
800          * hardware functions and similarly removed from the accessible range.
801          */
802         resource_size_t stolen_usable_size;     /* Total size minus reserved ranges */
803
804         struct intel_uncore uncore;
805         struct intel_uncore_mmio_debug mmio_debug;
806
807         struct i915_virtual_gpu vgpu;
808
809         struct intel_gvt *gvt;
810
811         struct intel_wopcm wopcm;
812
813         struct intel_dmc dmc;
814
815         struct intel_gmbus gmbus[GMBUS_NUM_PINS];
816
817         /** gmbus_mutex protects against concurrent usage of the single hw gmbus
818          * controller on different i2c buses. */
819         struct mutex gmbus_mutex;
820
821         /**
822          * Base address of where the gmbus and gpio blocks are located (either
823          * on PCH or on SoC for platforms without PCH).
824          */
825         u32 gpio_mmio_base;
826
827         u32 hsw_psr_mmio_adjust;
828
829         /* MMIO base address for MIPI regs */
830         u32 mipi_mmio_base;
831
832         u32 pps_mmio_base;
833
834         wait_queue_head_t gmbus_wait_queue;
835
836         struct pci_dev *bridge_dev;
837
838         struct rb_root uabi_engines;
839
840         struct resource mch_res;
841
842         /* protects the irq masks */
843         spinlock_t irq_lock;
844
845         bool display_irqs_enabled;
846
847         /* Sideband mailbox protection */
848         struct mutex sb_lock;
849         struct pm_qos_request sb_qos;
850
851         /** Cached value of IMR to avoid reads in updating the bitfield */
852         union {
853                 u32 irq_mask;
854                 u32 de_irq_mask[I915_MAX_PIPES];
855         };
856         u32 pipestat_irq_mask[I915_MAX_PIPES];
857
858         struct i915_hotplug hotplug;
859         struct intel_fbc fbc;
860         struct i915_drrs drrs;
861         struct intel_opregion opregion;
862         struct intel_vbt_data vbt;
863
864         bool preserve_bios_swizzle;
865
866         /* overlay */
867         struct intel_overlay *overlay;
868
869         /* backlight registers and fields in struct intel_panel */
870         struct mutex backlight_lock;
871
872         /* protects panel power sequencer state */
873         struct mutex pps_mutex;
874
875         unsigned int fsb_freq, mem_freq, is_ddr3;
876         unsigned int skl_preferred_vco_freq;
877         unsigned int max_cdclk_freq;
878
879         unsigned int max_dotclk_freq;
880         unsigned int hpll_freq;
881         unsigned int fdi_pll_freq;
882         unsigned int czclk_freq;
883
884         struct {
885                 /* The current hardware cdclk configuration */
886                 struct intel_cdclk_config hw;
887
888                 /* cdclk, divider, and ratio table from bspec */
889                 const struct intel_cdclk_vals *table;
890
891                 struct intel_global_obj obj;
892         } cdclk;
893
894         struct {
895                 /* The current hardware dbuf configuration */
896                 u8 enabled_slices;
897
898                 struct intel_global_obj obj;
899         } dbuf;
900
901         /**
902          * wq - Driver workqueue for GEM.
903          *
904          * NOTE: Work items scheduled here are not allowed to grab any modeset
905          * locks, for otherwise the flushing done in the pageflip code will
906          * result in deadlocks.
907          */
908         struct workqueue_struct *wq;
909
910         /* ordered wq for modesets */
911         struct workqueue_struct *modeset_wq;
912         /* unbound hipri wq for page flips/plane updates */
913         struct workqueue_struct *flip_wq;
914
915         /* Display functions */
916         struct drm_i915_display_funcs display;
917
918         /* PCH chipset type */
919         enum intel_pch pch_type;
920         unsigned short pch_id;
921
922         unsigned long quirks;
923
924         struct drm_atomic_state *modeset_restore_state;
925         struct drm_modeset_acquire_ctx reset_ctx;
926
927         struct i915_ggtt ggtt; /* VM representing the global address space */
928
929         struct i915_gem_mm mm;
930
931         /* Kernel Modesetting */
932
933         struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
934         struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
935
936         /**
937          * dpll and cdclk state is protected by connection_mutex
938          * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
939          * Must be global rather than per dpll, because on some platforms plls
940          * share registers.
941          */
942         struct {
943                 struct mutex lock;
944
945                 int num_shared_dpll;
946                 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
947                 const struct intel_dpll_mgr *mgr;
948
949                 struct {
950                         int nssc;
951                         int ssc;
952                 } ref_clks;
953         } dpll;
954
955         struct list_head global_obj_list;
956
957         /*
958          * For reading active_pipes holding any crtc lock is
959          * sufficient, for writing must hold all of them.
960          */
961         u8 active_pipes;
962
963         struct i915_wa_list gt_wa_list;
964
965         struct i915_frontbuffer_tracking fb_tracking;
966
967         struct intel_atomic_helper {
968                 struct llist_head free_list;
969                 struct work_struct free_work;
970         } atomic_helper;
971
972         bool mchbar_need_disable;
973
974         struct intel_l3_parity l3_parity;
975
976         /*
977          * HTI (aka HDPORT) state read during initial hw readout.  Most
978          * platforms don't have HTI, so this will just stay 0.  Those that do
979          * will use this later to figure out which PLLs and PHYs are unavailable
980          * for driver usage.
981          */
982         u32 hti_state;
983
984         /*
985          * edram size in MB.
986          * Cannot be determined by PCIID. You must always read a register.
987          */
988         u32 edram_size_mb;
989
990         struct i915_power_domains power_domains;
991
992         struct i915_gpu_error gpu_error;
993
994         struct drm_i915_gem_object *vlv_pctx;
995
996         /* list of fbdev register on this device */
997         struct intel_fbdev *fbdev;
998         struct work_struct fbdev_suspend_work;
999
1000         struct drm_property *broadcast_rgb_property;
1001         struct drm_property *force_audio_property;
1002
1003         /* hda/i915 audio component */
1004         struct i915_audio_component *audio_component;
1005         bool audio_component_registered;
1006         /**
1007          * av_mutex - mutex for audio/video sync
1008          *
1009          */
1010         struct mutex av_mutex;
1011         int audio_power_refcount;
1012         u32 audio_freq_cntrl;
1013
1014         u32 fdi_rx_config;
1015
1016         /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1017         u32 chv_phy_control;
1018         /*
1019          * Shadows for CHV DPLL_MD regs to keep the state
1020          * checker somewhat working in the presence hardware
1021          * crappiness (can't read out DPLL_MD for pipes B & C).
1022          */
1023         u32 chv_dpll_md[I915_MAX_PIPES];
1024         u32 bxt_phy_grc;
1025
1026         u32 suspend_count;
1027         bool power_domains_suspended;
1028         struct i915_suspend_saved_registers regfile;
1029         struct vlv_s0ix_state *vlv_s0ix_state;
1030
1031         enum {
1032                 I915_SAGV_UNKNOWN = 0,
1033                 I915_SAGV_DISABLED,
1034                 I915_SAGV_ENABLED,
1035                 I915_SAGV_NOT_CONTROLLED
1036         } sagv_status;
1037
1038         u32 sagv_block_time_us;
1039
1040         struct {
1041                 /*
1042                  * Raw watermark latency values:
1043                  * in 0.1us units for WM0,
1044                  * in 0.5us units for WM1+.
1045                  */
1046                 /* primary */
1047                 u16 pri_latency[5];
1048                 /* sprite */
1049                 u16 spr_latency[5];
1050                 /* cursor */
1051                 u16 cur_latency[5];
1052                 /*
1053                  * Raw watermark memory latency values
1054                  * for SKL for all 8 levels
1055                  * in 1us units.
1056                  */
1057                 u16 skl_latency[8];
1058
1059                 /* current hardware state */
1060                 union {
1061                         struct ilk_wm_values hw;
1062                         struct vlv_wm_values vlv;
1063                         struct g4x_wm_values g4x;
1064                 };
1065
1066                 u8 max_level;
1067
1068                 /*
1069                  * Should be held around atomic WM register writing; also
1070                  * protects * intel_crtc->wm.active and
1071                  * crtc_state->wm.need_postvbl_update.
1072                  */
1073                 struct mutex wm_mutex;
1074         } wm;
1075
1076         struct dram_info {
1077                 bool wm_lv_0_adjust_needed;
1078                 u8 num_channels;
1079                 bool symmetric_memory;
1080                 enum intel_dram_type {
1081                         INTEL_DRAM_UNKNOWN,
1082                         INTEL_DRAM_DDR3,
1083                         INTEL_DRAM_DDR4,
1084                         INTEL_DRAM_LPDDR3,
1085                         INTEL_DRAM_LPDDR4,
1086                         INTEL_DRAM_DDR5,
1087                         INTEL_DRAM_LPDDR5,
1088                 } type;
1089                 u8 num_qgv_points;
1090         } dram_info;
1091
1092         struct intel_bw_info {
1093                 /* for each QGV point */
1094                 unsigned int deratedbw[I915_NUM_QGV_POINTS];
1095                 u8 num_qgv_points;
1096                 u8 num_planes;
1097         } max_bw[6];
1098
1099         struct intel_global_obj bw_obj;
1100
1101         struct intel_runtime_pm runtime_pm;
1102
1103         struct i915_perf perf;
1104
1105         /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1106         struct intel_gt gt;
1107
1108         struct {
1109                 struct i915_gem_contexts {
1110                         spinlock_t lock; /* locks list */
1111                         struct list_head list;
1112                 } contexts;
1113
1114                 /*
1115                  * We replace the local file with a global mappings as the
1116                  * backing storage for the mmap is on the device and not
1117                  * on the struct file, and we do not want to prolong the
1118                  * lifetime of the local fd. To minimise the number of
1119                  * anonymous inodes we create, we use a global singleton to
1120                  * share the global mapping.
1121                  */
1122                 struct file *mmap_singleton;
1123         } gem;
1124
1125         u8 framestart_delay;
1126
1127         /* Window2 specifies time required to program DSB (Window2) in number of scan lines */
1128         u8 window2_delay;
1129
1130         u8 pch_ssc_use;
1131
1132         /* For i915gm/i945gm vblank irq workaround */
1133         u8 vblank_enabled;
1134
1135         /* perform PHY state sanity checks? */
1136         bool chv_phy_assert[2];
1137
1138         bool ipc_enabled;
1139
1140         /* Used to save the pipe-to-encoder mapping for audio */
1141         struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1142
1143         /* necessary resource sharing with HDMI LPE audio driver. */
1144         struct {
1145                 struct platform_device *platdev;
1146                 int     irq;
1147         } lpe_audio;
1148
1149         struct i915_pmu pmu;
1150
1151         struct i915_hdcp_comp_master *hdcp_master;
1152         bool hdcp_comp_added;
1153
1154         /* Mutex to protect the above hdcp component related values. */
1155         struct mutex hdcp_comp_mutex;
1156
1157         I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)
1158
1159         /*
1160          * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1161          * will be rejected. Instead look for a better place.
1162          */
1163 };
1164
1165 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1166 {
1167         return container_of(dev, struct drm_i915_private, drm);
1168 }
1169
1170 static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
1171 {
1172         return dev_get_drvdata(kdev);
1173 }
1174
1175 static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
1176 {
1177         return pci_get_drvdata(pdev);
1178 }
1179
1180 /* Simple iterator over all initialised engines */
1181 #define for_each_engine(engine__, dev_priv__, id__) \
1182         for ((id__) = 0; \
1183              (id__) < I915_NUM_ENGINES; \
1184              (id__)++) \
1185                 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1186
1187 /* Iterator over subset of engines selected by mask */
1188 #define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
1189         for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
1190              (tmp__) ? \
1191              ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1192              0;)
1193
1194 #define rb_to_uabi_engine(rb) \
1195         rb_entry_safe(rb, struct intel_engine_cs, uabi_node)
1196
1197 #define for_each_uabi_engine(engine__, i915__) \
1198         for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
1199              (engine__); \
1200              (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))
1201
1202 #define for_each_uabi_class_engine(engine__, class__, i915__) \
1203         for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
1204              (engine__) && (engine__)->uabi_class == (class__); \
1205              (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))
1206
1207 #define I915_GTT_OFFSET_NONE ((u32)-1)
1208
1209 /*
1210  * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1211  * considered to be the frontbuffer for the given plane interface-wise. This
1212  * doesn't mean that the hw necessarily already scans it out, but that any
1213  * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1214  *
1215  * We have one bit per pipe and per scanout plane type.
1216  */
1217 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1218 #define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
1219         BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
1220         BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
1221         BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
1222 })
1223 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1224         BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1225 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1226         GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
1227                 INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1228
1229 #define INTEL_INFO(dev_priv)    (&(dev_priv)->__info)
1230 #define RUNTIME_INFO(dev_priv)  (&(dev_priv)->__runtime)
1231 #define DRIVER_CAPS(dev_priv)   (&(dev_priv)->caps)
1232
1233 #define INTEL_DEVID(dev_priv)   (RUNTIME_INFO(dev_priv)->device_id)
1234
1235 /*
1236  * Deprecated: this will be replaced by individual IP checks:
1237  * GRAPHICS_VER(), MEDIA_VER() and DISPLAY_VER()
1238  */
1239 #define INTEL_GEN(dev_priv)             GRAPHICS_VER(dev_priv)
1240 /*
1241  * Deprecated: use IS_GRAPHICS_VER(), IS_MEDIA_VER() and IS_DISPLAY_VER() as
1242  * appropriate.
1243  */
1244 #define IS_GEN_RANGE(dev_priv, s, e)    IS_GRAPHICS_VER(dev_priv, (s), (e))
1245 /*
1246  * Deprecated: use GRAPHICS_VER(), MEDIA_VER() and DISPLAY_VER() as appropriate.
1247  */
1248 #define IS_GEN(dev_priv, n)             (GRAPHICS_VER(dev_priv) == (n))
1249
1250 #define GRAPHICS_VER(i915)              (INTEL_INFO(i915)->graphics_ver)
1251 #define IS_GRAPHICS_VER(i915, from, until) \
1252         (GRAPHICS_VER(i915) >= (from) && GRAPHICS_VER(i915) <= (until))
1253
1254 #define MEDIA_VER(i915)                 (INTEL_INFO(i915)->media_ver)
1255 #define IS_MEDIA_VER(i915, from, until) \
1256         (MEDIA_VER(i915) >= (from) && MEDIA_VER(i915) <= (until))
1257
1258 #define DISPLAY_VER(i915)       (INTEL_INFO(i915)->display.ver)
1259 #define IS_DISPLAY_VER(i915, from, until) \
1260         (DISPLAY_VER(i915) >= (from) && DISPLAY_VER(i915) <= (until))
1261
1262 #define REVID_FOREVER           0xff
1263 #define INTEL_REVID(dev_priv)   (to_pci_dev((dev_priv)->drm.dev)->revision)
1264
1265 #define HAS_DSB(dev_priv)       (INTEL_INFO(dev_priv)->display.has_dsb)
1266
1267 /*
1268  * Return true if revision is in range [since,until] inclusive.
1269  *
1270  * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
1271  */
1272 #define IS_REVID(p, since, until) \
1273         (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
1274
1275 #define INTEL_DISPLAY_STEP(__i915) (RUNTIME_INFO(__i915)->step.display_step)
1276 #define INTEL_GT_STEP(__i915) (RUNTIME_INFO(__i915)->step.gt_step)
1277
1278 #define IS_DISPLAY_STEP(__i915, since, until) \
1279         (drm_WARN_ON(&(__i915)->drm, INTEL_DISPLAY_STEP(__i915) == STEP_NONE), \
1280          INTEL_DISPLAY_STEP(__i915) >= (since) && INTEL_DISPLAY_STEP(__i915) <= (until))
1281
1282 #define IS_GT_STEP(__i915, since, until) \
1283         (drm_WARN_ON(&(__i915)->drm, INTEL_GT_STEP(__i915) == STEP_NONE), \
1284          INTEL_GT_STEP(__i915) >= (since) && INTEL_GT_STEP(__i915) <= (until))
1285
1286 static __always_inline unsigned int
1287 __platform_mask_index(const struct intel_runtime_info *info,
1288                       enum intel_platform p)
1289 {
1290         const unsigned int pbits =
1291                 BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;
1292
1293         /* Expand the platform_mask array if this fails. */
1294         BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
1295                      pbits * ARRAY_SIZE(info->platform_mask));
1296
1297         return p / pbits;
1298 }
1299
1300 static __always_inline unsigned int
1301 __platform_mask_bit(const struct intel_runtime_info *info,
1302                     enum intel_platform p)
1303 {
1304         const unsigned int pbits =
1305                 BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;
1306
1307         return p % pbits + INTEL_SUBPLATFORM_BITS;
1308 }
1309
1310 static inline u32
1311 intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
1312 {
1313         const unsigned int pi = __platform_mask_index(info, p);
1314
1315         return info->platform_mask[pi] & INTEL_SUBPLATFORM_MASK;
1316 }
1317
1318 static __always_inline bool
1319 IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
1320 {
1321         const struct intel_runtime_info *info = RUNTIME_INFO(i915);
1322         const unsigned int pi = __platform_mask_index(info, p);
1323         const unsigned int pb = __platform_mask_bit(info, p);
1324
1325         BUILD_BUG_ON(!__builtin_constant_p(p));
1326
1327         return info->platform_mask[pi] & BIT(pb);
1328 }
1329
1330 static __always_inline bool
1331 IS_SUBPLATFORM(const struct drm_i915_private *i915,
1332                enum intel_platform p, unsigned int s)
1333 {
1334         const struct intel_runtime_info *info = RUNTIME_INFO(i915);
1335         const unsigned int pi = __platform_mask_index(info, p);
1336         const unsigned int pb = __platform_mask_bit(info, p);
1337         const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
1338         const u32 mask = info->platform_mask[pi];
1339
1340         BUILD_BUG_ON(!__builtin_constant_p(p));
1341         BUILD_BUG_ON(!__builtin_constant_p(s));
1342         BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);
1343
1344         /* Shift and test on the MSB position so sign flag can be used. */
1345         return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
1346 }
1347
1348 #define IS_MOBILE(dev_priv)     (INTEL_INFO(dev_priv)->is_mobile)
1349 #define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1350
1351 #define IS_I830(dev_priv)       IS_PLATFORM(dev_priv, INTEL_I830)
1352 #define IS_I845G(dev_priv)      IS_PLATFORM(dev_priv, INTEL_I845G)
1353 #define IS_I85X(dev_priv)       IS_PLATFORM(dev_priv, INTEL_I85X)
1354 #define IS_I865G(dev_priv)      IS_PLATFORM(dev_priv, INTEL_I865G)
1355 #define IS_I915G(dev_priv)      IS_PLATFORM(dev_priv, INTEL_I915G)
1356 #define IS_I915GM(dev_priv)     IS_PLATFORM(dev_priv, INTEL_I915GM)
1357 #define IS_I945G(dev_priv)      IS_PLATFORM(dev_priv, INTEL_I945G)
1358 #define IS_I945GM(dev_priv)     IS_PLATFORM(dev_priv, INTEL_I945GM)
1359 #define IS_I965G(dev_priv)      IS_PLATFORM(dev_priv, INTEL_I965G)
1360 #define IS_I965GM(dev_priv)     IS_PLATFORM(dev_priv, INTEL_I965GM)
1361 #define IS_G45(dev_priv)        IS_PLATFORM(dev_priv, INTEL_G45)
1362 #define IS_GM45(dev_priv)       IS_PLATFORM(dev_priv, INTEL_GM45)
1363 #define IS_G4X(dev_priv)        (IS_G45(dev_priv) || IS_GM45(dev_priv))
1364 #define IS_PINEVIEW(dev_priv)   IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
1365 #define IS_G33(dev_priv)        IS_PLATFORM(dev_priv, INTEL_G33)
1366 #define IS_IRONLAKE(dev_priv)   IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
1367 #define IS_IRONLAKE_M(dev_priv) \
1368         (IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
1369 #define IS_SANDYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SANDYBRIDGE)
1370 #define IS_IVYBRIDGE(dev_priv)  IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1371 #define IS_IVB_GT1(dev_priv)    (IS_IVYBRIDGE(dev_priv) && \
1372                                  INTEL_INFO(dev_priv)->gt == 1)
1373 #define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
1374 #define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
1375 #define IS_HASWELL(dev_priv)    IS_PLATFORM(dev_priv, INTEL_HASWELL)
1376 #define IS_BROADWELL(dev_priv)  IS_PLATFORM(dev_priv, INTEL_BROADWELL)
1377 #define IS_SKYLAKE(dev_priv)    IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
1378 #define IS_BROXTON(dev_priv)    IS_PLATFORM(dev_priv, INTEL_BROXTON)
1379 #define IS_KABYLAKE(dev_priv)   IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
1380 #define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
1381 #define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1382 #define IS_COMETLAKE(dev_priv)  IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
1383 #define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
1384 #define IS_ICELAKE(dev_priv)    IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1385 #define IS_JSL_EHL(dev_priv)    (IS_PLATFORM(dev_priv, INTEL_JASPERLAKE) || \
1386                                 IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1387 #define IS_TIGERLAKE(dev_priv)  IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1388 #define IS_ROCKETLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
1389 #define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
1390 #define IS_ALDERLAKE_S(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_S)
1391 #define IS_ALDERLAKE_P(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_P)
1392 #define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
1393                                     (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1394 #define IS_BDW_ULT(dev_priv) \
1395         IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
1396 #define IS_BDW_ULX(dev_priv) \
1397         IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1398 #define IS_BDW_GT3(dev_priv)    (IS_BROADWELL(dev_priv) && \
1399                                  INTEL_INFO(dev_priv)->gt == 3)
1400 #define IS_HSW_ULT(dev_priv) \
1401         IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1402 #define IS_HSW_GT3(dev_priv)    (IS_HASWELL(dev_priv) && \
1403                                  INTEL_INFO(dev_priv)->gt == 3)
1404 #define IS_HSW_GT1(dev_priv)    (IS_HASWELL(dev_priv) && \
1405                                  INTEL_INFO(dev_priv)->gt == 1)
1406 /* ULX machines are also considered ULT. */
1407 #define IS_HSW_ULX(dev_priv) \
1408         IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
1409 #define IS_SKL_ULT(dev_priv) \
1410         IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
1411 #define IS_SKL_ULX(dev_priv) \
1412         IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
1413 #define IS_KBL_ULT(dev_priv) \
1414         IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
1415 #define IS_KBL_ULX(dev_priv) \
1416         IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1417 #define IS_SKL_GT2(dev_priv)    (IS_SKYLAKE(dev_priv) && \
1418                                  INTEL_INFO(dev_priv)->gt == 2)
1419 #define IS_SKL_GT3(dev_priv)    (IS_SKYLAKE(dev_priv) && \
1420                                  INTEL_INFO(dev_priv)->gt == 3)
1421 #define IS_SKL_GT4(dev_priv)    (IS_SKYLAKE(dev_priv) && \
1422                                  INTEL_INFO(dev_priv)->gt == 4)
1423 #define IS_KBL_GT2(dev_priv)    (IS_KABYLAKE(dev_priv) && \
1424                                  INTEL_INFO(dev_priv)->gt == 2)
1425 #define IS_KBL_GT3(dev_priv)    (IS_KABYLAKE(dev_priv) && \
1426                                  INTEL_INFO(dev_priv)->gt == 3)
1427 #define IS_CFL_ULT(dev_priv) \
1428         IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1429 #define IS_CFL_ULX(dev_priv) \
1430         IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1431 #define IS_CFL_GT2(dev_priv)    (IS_COFFEELAKE(dev_priv) && \
1432                                  INTEL_INFO(dev_priv)->gt == 2)
1433 #define IS_CFL_GT3(dev_priv)    (IS_COFFEELAKE(dev_priv) && \
1434                                  INTEL_INFO(dev_priv)->gt == 3)
1435
1436 #define IS_CML_ULT(dev_priv) \
1437         IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
1438 #define IS_CML_ULX(dev_priv) \
1439         IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
1440 #define IS_CML_GT2(dev_priv)    (IS_COMETLAKE(dev_priv) && \
1441                                  INTEL_INFO(dev_priv)->gt == 2)
1442
1443 #define IS_CNL_WITH_PORT_F(dev_priv) \
1444         IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
1445 #define IS_ICL_WITH_PORT_F(dev_priv) \
1446         IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1447
1448 #define IS_TGL_U(dev_priv) \
1449         IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULT)
1450
1451 #define IS_TGL_Y(dev_priv) \
1452         IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULX)
1453
1454 #define SKL_REVID_A0            0x0
1455 #define SKL_REVID_B0            0x1
1456 #define SKL_REVID_C0            0x2
1457 #define SKL_REVID_D0            0x3
1458 #define SKL_REVID_E0            0x4
1459 #define SKL_REVID_F0            0x5
1460 #define SKL_REVID_G0            0x6
1461 #define SKL_REVID_H0            0x7
1462
1463 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
1464
1465 #define BXT_REVID_A0            0x0
1466 #define BXT_REVID_A1            0x1
1467 #define BXT_REVID_B0            0x3
1468 #define BXT_REVID_B_LAST        0x8
1469 #define BXT_REVID_C0            0x9
1470
1471 #define IS_BXT_REVID(dev_priv, since, until) \
1472         (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
1473
1474 #define IS_KBL_GT_STEP(dev_priv, since, until) \
1475         (IS_KABYLAKE(dev_priv) && IS_GT_STEP(dev_priv, since, until))
1476 #define IS_KBL_DISPLAY_STEP(dev_priv, since, until) \
1477         (IS_KABYLAKE(dev_priv) && IS_DISPLAY_STEP(dev_priv, since, until))
1478
1479 #define GLK_REVID_A0            0x0
1480 #define GLK_REVID_A1            0x1
1481 #define GLK_REVID_A2            0x2
1482 #define GLK_REVID_B0            0x3
1483
1484 #define IS_GLK_REVID(dev_priv, since, until) \
1485         (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
1486
1487 #define CNL_REVID_A0            0x0
1488 #define CNL_REVID_B0            0x1
1489 #define CNL_REVID_C0            0x2
1490
1491 #define IS_CNL_REVID(p, since, until) \
1492         (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
1493
1494 #define ICL_REVID_A0            0x0
1495 #define ICL_REVID_A2            0x1
1496 #define ICL_REVID_B0            0x3
1497 #define ICL_REVID_B2            0x4
1498 #define ICL_REVID_C0            0x5
1499
1500 #define IS_ICL_REVID(p, since, until) \
1501         (IS_ICELAKE(p) && IS_REVID(p, since, until))
1502
1503 #define EHL_REVID_A0            0x0
1504 #define EHL_REVID_B0            0x1
1505
1506 #define IS_JSL_EHL_REVID(p, since, until) \
1507         (IS_JSL_EHL(p) && IS_REVID(p, since, until))
1508
1509 #define IS_TGL_DISPLAY_STEP(__i915, since, until) \
1510         (IS_TIGERLAKE(__i915) && \
1511          IS_DISPLAY_STEP(__i915, since, until))
1512
1513 #define IS_TGL_UY_GT_STEP(__i915, since, until) \
1514         ((IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
1515          IS_GT_STEP(__i915, since, until))
1516
1517 #define IS_TGL_GT_STEP(__i915, since, until) \
1518         (IS_TIGERLAKE(__i915) && !(IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
1519          IS_GT_STEP(__i915, since, until))
1520
1521 #define RKL_REVID_A0            0x0
1522 #define RKL_REVID_B0            0x1
1523 #define RKL_REVID_C0            0x4
1524
1525 #define IS_RKL_REVID(p, since, until) \
1526         (IS_ROCKETLAKE(p) && IS_REVID(p, since, until))
1527
1528 #define DG1_REVID_A0            0x0
1529 #define DG1_REVID_B0            0x1
1530
1531 #define IS_DG1_REVID(p, since, until) \
1532         (IS_DG1(p) && IS_REVID(p, since, until))
1533
1534 #define IS_ADLS_DISPLAY_STEP(__i915, since, until) \
1535         (IS_ALDERLAKE_S(__i915) && \
1536          IS_DISPLAY_STEP(__i915, since, until))
1537
1538 #define IS_ADLS_GT_STEP(__i915, since, until) \
1539         (IS_ALDERLAKE_S(__i915) && \
1540          IS_GT_STEP(__i915, since, until))
1541
1542 #define IS_ADLP_DISPLAY_STEP(__i915, since, until) \
1543         (IS_ALDERLAKE_P(__i915) && \
1544          IS_DISPLAY_STEP(__i915, since, until))
1545
1546 #define IS_ADLP_GT_STEP(__i915, since, until) \
1547         (IS_ALDERLAKE_P(__i915) && \
1548          IS_GT_STEP(__i915, since, until))
1549
1550 #define IS_LP(dev_priv)         (INTEL_INFO(dev_priv)->is_lp)
1551 #define IS_GEN9_LP(dev_priv)    (GRAPHICS_VER(dev_priv) == 9 && IS_LP(dev_priv))
1552 #define IS_GEN9_BC(dev_priv)    (GRAPHICS_VER(dev_priv) == 9 && !IS_LP(dev_priv))
1553
1554 #define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1555 #define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1556
1557 #define ENGINE_INSTANCES_MASK(gt, first, count) ({              \
1558         unsigned int first__ = (first);                                 \
1559         unsigned int count__ = (count);                                 \
1560         ((gt)->info.engine_mask &                                               \
1561          GENMASK(first__ + count__ - 1, first__)) >> first__;           \
1562 })
1563 #define VDBOX_MASK(gt) \
1564         ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
1565 #define VEBOX_MASK(gt) \
1566         ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1567
1568 /*
1569  * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
1570  * All later gens can run the final buffer from the ppgtt
1571  */
1572 #define CMDPARSER_USES_GGTT(dev_priv) (GRAPHICS_VER(dev_priv) == 7)
1573
1574 #define HAS_LLC(dev_priv)       (INTEL_INFO(dev_priv)->has_llc)
1575 #define HAS_SNOOP(dev_priv)     (INTEL_INFO(dev_priv)->has_snoop)
1576 #define HAS_EDRAM(dev_priv)     ((dev_priv)->edram_size_mb)
1577 #define HAS_SECURE_BATCHES(dev_priv) (GRAPHICS_VER(dev_priv) < 6)
1578 #define HAS_WT(dev_priv)        HAS_EDRAM(dev_priv)
1579
1580 #define HWS_NEEDS_PHYSICAL(dev_priv)    (INTEL_INFO(dev_priv)->hws_needs_physical)
1581
1582 #define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1583                 (INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1584 #define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1585                 (INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1586
1587 #define HAS_MASTER_UNIT_IRQ(dev_priv) (INTEL_INFO(dev_priv)->has_master_unit_irq)
1588
1589 #define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
1590
1591 #define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1592 #define HAS_PPGTT(dev_priv) \
1593         (INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
1594 #define HAS_FULL_PPGTT(dev_priv) \
1595         (INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)
1596
1597 #define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
1598         GEM_BUG_ON((sizes) == 0); \
1599         ((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1600 })
1601
1602 #define HAS_OVERLAY(dev_priv)            (INTEL_INFO(dev_priv)->display.has_overlay)
1603 #define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1604                 (INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1605
1606 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
1607 #define HAS_BROKEN_CS_TLB(dev_priv)     (IS_I830(dev_priv) || IS_I845G(dev_priv))
1608
1609 #define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)   \
1610         (IS_BROADWELL(dev_priv) || GRAPHICS_VER(dev_priv) == 9)
1611
1612 /* WaRsDisableCoarsePowerGating:skl,cnl */
1613 #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)                    \
1614         (IS_CANNONLAKE(dev_priv) ||                                     \
1615          IS_SKL_GT3(dev_priv) ||                                        \
1616          IS_SKL_GT4(dev_priv))
1617
1618 #define HAS_GMBUS_IRQ(dev_priv) (GRAPHICS_VER(dev_priv) >= 4)
1619 #define HAS_GMBUS_BURST_READ(dev_priv) (GRAPHICS_VER(dev_priv) >= 10 || \
1620                                         IS_GEMINILAKE(dev_priv) || \
1621                                         IS_KABYLAKE(dev_priv))
1622
1623 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1624  * rows, which changed the alignment requirements and fence programming.
1625  */
1626 #define HAS_128_BYTE_Y_TILING(dev_priv) (GRAPHICS_VER(dev_priv) != 2 && \
1627                                          !(IS_I915G(dev_priv) || IS_I915GM(dev_priv)))
1628 #define SUPPORTS_TV(dev_priv)           (INTEL_INFO(dev_priv)->display.supports_tv)
1629 #define I915_HAS_HOTPLUG(dev_priv)      (INTEL_INFO(dev_priv)->display.has_hotplug)
1630
1631 #define HAS_FW_BLC(dev_priv)    (GRAPHICS_VER(dev_priv) > 2)
1632 #define HAS_FBC(dev_priv)       (INTEL_INFO(dev_priv)->display.has_fbc)
1633 #define HAS_CUR_FBC(dev_priv)   (!HAS_GMCH(dev_priv) && GRAPHICS_VER(dev_priv) >= 7)
1634
1635 #define HAS_IPS(dev_priv)       (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1636
1637 #define HAS_DP_MST(dev_priv)    (INTEL_INFO(dev_priv)->display.has_dp_mst)
1638
1639 #define HAS_DDI(dev_priv)                (INTEL_INFO(dev_priv)->display.has_ddi)
1640 #define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->display.has_fpga_dbg)
1641 #define HAS_PSR(dev_priv)                (INTEL_INFO(dev_priv)->display.has_psr)
1642 #define HAS_PSR_HW_TRACKING(dev_priv) \
1643         (INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1644 #define HAS_PSR2_SEL_FETCH(dev_priv)     (GRAPHICS_VER(dev_priv) >= 12)
1645 #define HAS_TRANSCODER(dev_priv, trans)  ((INTEL_INFO(dev_priv)->cpu_transcoder_mask & BIT(trans)) != 0)
1646
1647 #define HAS_RC6(dev_priv)                (INTEL_INFO(dev_priv)->has_rc6)
1648 #define HAS_RC6p(dev_priv)               (INTEL_INFO(dev_priv)->has_rc6p)
1649 #define HAS_RC6pp(dev_priv)              (false) /* HW was never validated */
1650
1651 #define HAS_RPS(dev_priv)       (INTEL_INFO(dev_priv)->has_rps)
1652
1653 #define HAS_DMC(dev_priv)       (INTEL_INFO(dev_priv)->display.has_dmc)
1654
1655 #define HAS_MSO(i915)           (GRAPHICS_VER(i915) >= 12)
1656
1657 #define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
1658 #define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1659
1660 #define HAS_IPC(dev_priv)                (INTEL_INFO(dev_priv)->display.has_ipc)
1661
1662 #define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1663 #define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1664
1665 #define HAS_GT_UC(dev_priv)     (INTEL_INFO(dev_priv)->has_gt_uc)
1666
1667 #define HAS_POOLED_EU(dev_priv) (INTEL_INFO(dev_priv)->has_pooled_eu)
1668
1669 #define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)     (INTEL_INFO(dev_priv)->has_global_mocs)
1670
1671
1672 #define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1673
1674 #define HAS_LSPCON(dev_priv) (IS_GRAPHICS_VER(dev_priv, 9, 10))
1675
1676 /* DPF == dynamic parity feature */
1677 #define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1678 #define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
1679                                  2 : HAS_L3_DPF(dev_priv))
1680
1681 #define GT_FREQUENCY_MULTIPLIER 50
1682 #define GEN9_FREQ_SCALER 3
1683
1684 #define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1685
1686 #define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1687
1688 #define HAS_VRR(i915)   (GRAPHICS_VER(i915) >= 12)
1689
1690 /* Only valid when HAS_DISPLAY() is true */
1691 #define INTEL_DISPLAY_ENABLED(dev_priv) \
1692         (drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1693
1694 static inline bool run_as_guest(void)
1695 {
1696         return !hypervisor_is_type(X86_HYPER_NATIVE);
1697 }
1698
1699 #define HAS_D12_PLANE_MINIMIZATION(dev_priv) (IS_ROCKETLAKE(dev_priv) || \
1700                                               IS_ALDERLAKE_S(dev_priv))
1701
1702 static inline bool intel_vtd_active(void)
1703 {
1704 #ifdef CONFIG_INTEL_IOMMU
1705         if (intel_iommu_gfx_mapped)
1706                 return true;
1707 #endif
1708
1709         /* Running as a guest, we assume the host is enforcing VT'd */
1710         return run_as_guest();
1711 }
1712
1713 static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
1714 {
1715         return GRAPHICS_VER(dev_priv) >= 6 && intel_vtd_active();
1716 }
1717
1718 static inline bool
1719 intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *i915)
1720 {
1721         return IS_BROXTON(i915) && intel_vtd_active();
1722 }
1723
1724 static inline bool
1725 intel_vm_no_concurrent_access_wa(struct drm_i915_private *i915)
1726 {
1727         return IS_CHERRYVIEW(i915) || intel_ggtt_update_needs_vtd_wa(i915);
1728 }
1729
1730 /* i915_drv.c */
1731 extern const struct dev_pm_ops i915_pm_ops;
1732
1733 int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
1734 void i915_driver_remove(struct drm_i915_private *i915);
1735 void i915_driver_shutdown(struct drm_i915_private *i915);
1736
1737 int i915_resume_switcheroo(struct drm_i915_private *i915);
1738 int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1739
1740 int i915_getparam_ioctl(struct drm_device *dev, void *data,
1741                         struct drm_file *file_priv);
1742
1743 /* i915_gem.c */
1744 int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
1745 void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1746 void i915_gem_init_early(struct drm_i915_private *dev_priv);
1747 void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1748
1749 struct intel_memory_region *i915_gem_shmem_setup(struct drm_i915_private *i915);
1750
1751 static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
1752 {
1753         /*
1754          * A single pass should suffice to release all the freed objects (along
1755          * most call paths) , but be a little more paranoid in that freeing
1756          * the objects does take a little amount of time, during which the rcu
1757          * callbacks could have added new objects into the freed list, and
1758          * armed the work again.
1759          */
1760         while (atomic_read(&i915->mm.free_count)) {
1761                 flush_work(&i915->mm.free_work);
1762                 rcu_barrier();
1763         }
1764 }
1765
1766 static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
1767 {
1768         /*
1769          * Similar to objects above (see i915_gem_drain_freed-objects), in
1770          * general we have workers that are armed by RCU and then rearm
1771          * themselves in their callbacks. To be paranoid, we need to
1772          * drain the workqueue a second time after waiting for the RCU
1773          * grace period so that we catch work queued via RCU from the first
1774          * pass. As neither drain_workqueue() nor flush_workqueue() report
1775          * a result, we make an assumption that we only don't require more
1776          * than 3 passes to catch all _recursive_ RCU delayed work.
1777          *
1778          */
1779         int pass = 3;
1780         do {
1781                 flush_workqueue(i915->wq);
1782                 rcu_barrier();
1783                 i915_gem_drain_freed_objects(i915);
1784         } while (--pass);
1785         drain_workqueue(i915->wq);
1786 }
1787
1788 struct i915_vma * __must_check
1789 i915_gem_object_ggtt_pin_ww(struct drm_i915_gem_object *obj,
1790                             struct i915_gem_ww_ctx *ww,
1791                             const struct i915_ggtt_view *view,
1792                             u64 size, u64 alignment, u64 flags);
1793
1794 static inline struct i915_vma * __must_check
1795 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
1796                          const struct i915_ggtt_view *view,
1797                          u64 size, u64 alignment, u64 flags)
1798 {
1799         return i915_gem_object_ggtt_pin_ww(obj, NULL, view, size, alignment, flags);
1800 }
1801
1802 int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
1803                            unsigned long flags);
1804 #define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1805 #define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1806 #define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1807 #define I915_GEM_OBJECT_UNBIND_VM_TRYLOCK BIT(3)
1808
1809 void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
1810
1811 int i915_gem_dumb_create(struct drm_file *file_priv,
1812                          struct drm_device *dev,
1813                          struct drm_mode_create_dumb *args);
1814
1815 int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1816
1817 static inline u32 i915_reset_count(struct i915_gpu_error *error)
1818 {
1819         return atomic_read(&error->reset_count);
1820 }
1821
1822 static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
1823                                           const struct intel_engine_cs *engine)
1824 {
1825         return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1826 }
1827
1828 int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1829 void i915_gem_driver_register(struct drm_i915_private *i915);
1830 void i915_gem_driver_unregister(struct drm_i915_private *i915);
1831 void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1832 void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1833 void i915_gem_suspend(struct drm_i915_private *dev_priv);
1834 void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1835 void i915_gem_resume(struct drm_i915_private *dev_priv);
1836
1837 int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1838
1839 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1840                                     enum i915_cache_level cache_level);
1841
1842 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1843                                 struct dma_buf *dma_buf);
1844
1845 struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1846
1847 static inline struct i915_gem_context *
1848 __i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
1849 {
1850         return xa_load(&file_priv->context_xa, id);
1851 }
1852
1853 static inline struct i915_gem_context *
1854 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
1855 {
1856         struct i915_gem_context *ctx;
1857
1858         rcu_read_lock();
1859         ctx = __i915_gem_context_lookup_rcu(file_priv, id);
1860         if (ctx && !kref_get_unless_zero(&ctx->ref))
1861                 ctx = NULL;
1862         rcu_read_unlock();
1863
1864         return ctx;
1865 }
1866
1867 /* i915_gem_evict.c */
1868 int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1869                                           u64 min_size, u64 alignment,
1870                                           unsigned long color,
1871                                           u64 start, u64 end,
1872                                           unsigned flags);
1873 int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
1874                                          struct drm_mm_node *node,
1875                                          unsigned int flags);
1876 int i915_gem_evict_vm(struct i915_address_space *vm);
1877
1878 /* i915_gem_internal.c */
1879 struct drm_i915_gem_object *
1880 i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1881                                 phys_addr_t size);
1882
1883 /* i915_gem_tiling.c */
1884 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1885 {
1886         struct drm_i915_private *i915 = to_i915(obj->base.dev);
1887
1888         return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1889                 i915_gem_object_is_tiled(obj);
1890 }
1891
1892 u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
1893                         unsigned int tiling, unsigned int stride);
1894 u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
1895                              unsigned int tiling, unsigned int stride);
1896
1897 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1898
1899 /* i915_cmd_parser.c */
1900 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1901 int intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1902 void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1903 unsigned long *intel_engine_cmd_parser_alloc_jump_whitelist(u32 batch_length,
1904                                                             bool trampoline);
1905
1906 int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1907                             struct i915_vma *batch,
1908                             unsigned long batch_offset,
1909                             unsigned long batch_length,
1910                             struct i915_vma *shadow,
1911                             unsigned long *jump_whitelist,
1912                             void *shadow_map,
1913                             const void *batch_map);
1914 #define I915_CMD_PARSER_TRAMPOLINE_SIZE 8
1915
1916 /* intel_device_info.c */
1917 static inline struct intel_device_info *
1918 mkwrite_device_info(struct drm_i915_private *dev_priv)
1919 {
1920         return (struct intel_device_info *)INTEL_INFO(dev_priv);
1921 }
1922
1923 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1924                         struct drm_file *file);
1925
1926 /* i915_mm.c */
1927 int remap_io_sg(struct vm_area_struct *vma,
1928                 unsigned long addr, unsigned long size,
1929                 struct scatterlist *sgl, resource_size_t iobase);
1930
1931 static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
1932 {
1933         if (GRAPHICS_VER(i915) >= 10)
1934                 return CNL_HWS_CSB_WRITE_INDEX;
1935         else
1936                 return I915_HWS_CSB_WRITE_INDEX;
1937 }
1938
1939 static inline enum i915_map_type
1940 i915_coherent_map_type(struct drm_i915_private *i915,
1941                        struct drm_i915_gem_object *obj, bool always_coherent)
1942 {
1943         if (i915_gem_object_is_lmem(obj))
1944                 return I915_MAP_WC;
1945         if (HAS_LLC(i915) || always_coherent)
1946                 return I915_MAP_WB;
1947         else
1948                 return I915_MAP_WC;
1949 }
1950
1951 #endif