3 select ACPI_CCA_REQUIRED if ACPI
4 select ACPI_GENERIC_GSI if ACPI
5 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
6 select ACPI_MCFG if ACPI
7 select ARCH_HAS_DEVMEM_IS_ALLOWED
8 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
9 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
10 select ARCH_HAS_ELF_RANDOMIZE
11 select ARCH_HAS_GCOV_PROFILE_ALL
13 select ARCH_HAS_SG_CHAIN
14 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
15 select ARCH_USE_CMPXCHG_LOCKREF
16 select ARCH_SUPPORTS_ATOMIC_RMW
17 select ARCH_SUPPORTS_NUMA_BALANCING
18 select ARCH_WANT_OPTIONAL_GPIOLIB
19 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
20 select ARCH_WANT_FRAME_POINTERS
21 select ARCH_HAS_UBSAN_SANITIZE_ALL
25 select AUDIT_ARCH_COMPAT_GENERIC
26 select ARM_GIC_V2M if PCI
28 select ARM_GIC_V3_ITS if PCI
30 select BUILDTIME_EXTABLE_SORT
31 select CLONE_BACKWARDS
33 select CPU_PM if (SUSPEND || CPU_IDLE)
34 select DCACHE_WORD_ACCESS
37 select GENERIC_ALLOCATOR
38 select GENERIC_CLOCKEVENTS
39 select GENERIC_CLOCKEVENTS_BROADCAST
40 select GENERIC_CPU_AUTOPROBE
41 select GENERIC_EARLY_IOREMAP
42 select GENERIC_IDLE_POLL_SETUP
43 select GENERIC_IRQ_PROBE
44 select GENERIC_IRQ_SHOW
45 select GENERIC_IRQ_SHOW_LEVEL
46 select GENERIC_PCI_IOMAP
47 select GENERIC_SCHED_CLOCK
48 select GENERIC_SMP_IDLE_THREAD
49 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
51 select GENERIC_TIME_VSYSCALL
52 select HANDLE_DOMAIN_IRQ
53 select HARDIRQS_SW_RESEND
54 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
55 select HAVE_ARCH_AUDITSYSCALL
56 select HAVE_ARCH_BITREVERSE
57 select HAVE_ARCH_HARDENED_USERCOPY
58 select HAVE_ARCH_HUGE_VMAP
59 select HAVE_ARCH_JUMP_LABEL
60 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
62 select HAVE_ARCH_MMAP_RND_BITS
63 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
64 select HAVE_ARCH_SECCOMP_FILTER
65 select HAVE_ARCH_TRACEHOOK
66 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
69 select HAVE_C_RECORDMCOUNT
70 select HAVE_CC_STACKPROTECTOR
71 select HAVE_CMPXCHG_DOUBLE
72 select HAVE_CMPXCHG_LOCAL
73 select HAVE_CONTEXT_TRACKING
74 select HAVE_DEBUG_BUGVERBOSE
75 select HAVE_DEBUG_KMEMLEAK
76 select HAVE_DMA_API_DEBUG
77 select HAVE_DMA_CONTIGUOUS
78 select HAVE_DYNAMIC_FTRACE
79 select HAVE_EFFICIENT_UNALIGNED_ACCESS
80 select HAVE_FTRACE_MCOUNT_RECORD
81 select HAVE_FUNCTION_TRACER
82 select HAVE_FUNCTION_GRAPH_TRACER
83 select HAVE_GCC_PLUGINS
84 select HAVE_GENERIC_DMA_COHERENT
85 select HAVE_HW_BREAKPOINT if PERF_EVENTS
86 select HAVE_IRQ_TIME_ACCOUNTING
88 select HAVE_MEMBLOCK_NODE_MAP if NUMA
89 select HAVE_PATA_PLATFORM
90 select HAVE_PERF_EVENTS
92 select HAVE_PERF_USER_STACK_DUMP
93 select HAVE_REGS_AND_STACK_ACCESS_API
94 select HAVE_RCU_TABLE_FREE
95 select HAVE_SYSCALL_TRACEPOINTS
97 select HAVE_KRETPROBES if HAVE_KPROBES
98 select IOMMU_DMA if IOMMU_SUPPORT
100 select IRQ_FORCED_THREADING
101 select MODULES_USE_ELF_RELA
104 select OF_EARLY_FLATTREE
105 select OF_NUMA if NUMA && OF
106 select OF_RESERVED_MEM
107 select PCI_ECAM if ACPI
111 select SYSCTL_EXCEPTION_TRACE
113 ARM 64-bit (AArch64) Linux support.
118 config ARCH_PHYS_ADDR_T_64BIT
127 config ARM64_PAGE_SHIFT
129 default 16 if ARM64_64K_PAGES
130 default 14 if ARM64_16K_PAGES
133 config ARM64_CONT_SHIFT
135 default 5 if ARM64_64K_PAGES
136 default 7 if ARM64_16K_PAGES
139 config ARCH_MMAP_RND_BITS_MIN
140 default 14 if ARM64_64K_PAGES
141 default 16 if ARM64_16K_PAGES
144 # max bits determined by the following formula:
145 # VA_BITS - PAGE_SHIFT - 3
146 config ARCH_MMAP_RND_BITS_MAX
147 default 19 if ARM64_VA_BITS=36
148 default 24 if ARM64_VA_BITS=39
149 default 27 if ARM64_VA_BITS=42
150 default 30 if ARM64_VA_BITS=47
151 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
152 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
153 default 33 if ARM64_VA_BITS=48
154 default 14 if ARM64_64K_PAGES
155 default 16 if ARM64_16K_PAGES
158 config ARCH_MMAP_RND_COMPAT_BITS_MIN
159 default 7 if ARM64_64K_PAGES
160 default 9 if ARM64_16K_PAGES
163 config ARCH_MMAP_RND_COMPAT_BITS_MAX
169 config STACKTRACE_SUPPORT
172 config ILLEGAL_POINTER_VALUE
174 default 0xdead000000000000
176 config LOCKDEP_SUPPORT
179 config TRACE_IRQFLAGS_SUPPORT
182 config RWSEM_XCHGADD_ALGORITHM
189 config GENERIC_BUG_RELATIVE_POINTERS
191 depends on GENERIC_BUG
193 config GENERIC_HWEIGHT
199 config GENERIC_CALIBRATE_DELAY
205 config HAVE_GENERIC_RCU_GUP
208 config ARCH_DMA_ADDR_T_64BIT
211 config NEED_DMA_MAP_STATE
214 config NEED_SG_DMA_LENGTH
226 config KERNEL_MODE_NEON
229 config FIX_EARLYCON_MEM
232 config PGTABLE_LEVELS
234 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
235 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
236 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
237 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
238 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
239 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
241 source "init/Kconfig"
243 source "kernel/Kconfig.freezer"
245 source "arch/arm64/Kconfig.platforms"
252 This feature enables support for PCI bus system. If you say Y
253 here, the kernel will include drivers and infrastructure code
254 to support PCI bus devices.
259 config PCI_DOMAINS_GENERIC
265 source "drivers/pci/Kconfig"
269 menu "Kernel Features"
271 menu "ARM errata workarounds via the alternatives framework"
273 config ARM64_ERRATUM_826319
274 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
277 This option adds an alternative code sequence to work around ARM
278 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
279 AXI master interface and an L2 cache.
281 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
282 and is unable to accept a certain write via this interface, it will
283 not progress on read data presented on the read data channel and the
286 The workaround promotes data cache clean instructions to
287 data cache clean-and-invalidate.
288 Please note that this does not necessarily enable the workaround,
289 as it depends on the alternative framework, which will only patch
290 the kernel if an affected CPU is detected.
294 config ARM64_ERRATUM_827319
295 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
298 This option adds an alternative code sequence to work around ARM
299 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
300 master interface and an L2 cache.
302 Under certain conditions this erratum can cause a clean line eviction
303 to occur at the same time as another transaction to the same address
304 on the AMBA 5 CHI interface, which can cause data corruption if the
305 interconnect reorders the two transactions.
307 The workaround promotes data cache clean instructions to
308 data cache clean-and-invalidate.
309 Please note that this does not necessarily enable the workaround,
310 as it depends on the alternative framework, which will only patch
311 the kernel if an affected CPU is detected.
315 config ARM64_ERRATUM_824069
316 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
319 This option adds an alternative code sequence to work around ARM
320 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
321 to a coherent interconnect.
323 If a Cortex-A53 processor is executing a store or prefetch for
324 write instruction at the same time as a processor in another
325 cluster is executing a cache maintenance operation to the same
326 address, then this erratum might cause a clean cache line to be
327 incorrectly marked as dirty.
329 The workaround promotes data cache clean instructions to
330 data cache clean-and-invalidate.
331 Please note that this option does not necessarily enable the
332 workaround, as it depends on the alternative framework, which will
333 only patch the kernel if an affected CPU is detected.
337 config ARM64_ERRATUM_819472
338 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
341 This option adds an alternative code sequence to work around ARM
342 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
343 present when it is connected to a coherent interconnect.
345 If the processor is executing a load and store exclusive sequence at
346 the same time as a processor in another cluster is executing a cache
347 maintenance operation to the same address, then this erratum might
348 cause data corruption.
350 The workaround promotes data cache clean instructions to
351 data cache clean-and-invalidate.
352 Please note that this does not necessarily enable the workaround,
353 as it depends on the alternative framework, which will only patch
354 the kernel if an affected CPU is detected.
358 config ARM64_ERRATUM_832075
359 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
362 This option adds an alternative code sequence to work around ARM
363 erratum 832075 on Cortex-A57 parts up to r1p2.
365 Affected Cortex-A57 parts might deadlock when exclusive load/store
366 instructions to Write-Back memory are mixed with Device loads.
368 The workaround is to promote device loads to use Load-Acquire
370 Please note that this does not necessarily enable the workaround,
371 as it depends on the alternative framework, which will only patch
372 the kernel if an affected CPU is detected.
376 config ARM64_ERRATUM_834220
377 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
381 This option adds an alternative code sequence to work around ARM
382 erratum 834220 on Cortex-A57 parts up to r1p2.
384 Affected Cortex-A57 parts might report a Stage 2 translation
385 fault as the result of a Stage 1 fault for load crossing a
386 page boundary when there is a permission or device memory
387 alignment fault at Stage 1 and a translation fault at Stage 2.
389 The workaround is to verify that the Stage 1 translation
390 doesn't generate a fault before handling the Stage 2 fault.
391 Please note that this does not necessarily enable the workaround,
392 as it depends on the alternative framework, which will only patch
393 the kernel if an affected CPU is detected.
397 config ARM64_ERRATUM_845719
398 bool "Cortex-A53: 845719: a load might read incorrect data"
402 This option adds an alternative code sequence to work around ARM
403 erratum 845719 on Cortex-A53 parts up to r0p4.
405 When running a compat (AArch32) userspace on an affected Cortex-A53
406 part, a load at EL0 from a virtual address that matches the bottom 32
407 bits of the virtual address used by a recent load at (AArch64) EL1
408 might return incorrect data.
410 The workaround is to write the contextidr_el1 register on exception
411 return to a 32-bit task.
412 Please note that this does not necessarily enable the workaround,
413 as it depends on the alternative framework, which will only patch
414 the kernel if an affected CPU is detected.
418 config ARM64_ERRATUM_843419
419 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
421 select ARM64_MODULE_CMODEL_LARGE if MODULES
423 This option links the kernel with '--fix-cortex-a53-843419' and
424 builds modules using the large memory model in order to avoid the use
425 of the ADRP instruction, which can cause a subsequent memory access
426 to use an incorrect address on Cortex-A53 parts up to r0p4.
430 config CAVIUM_ERRATUM_22375
431 bool "Cavium erratum 22375, 24313"
434 Enable workaround for erratum 22375, 24313.
436 This implements two gicv3-its errata workarounds for ThunderX. Both
437 with small impact affecting only ITS table allocation.
439 erratum 22375: only alloc 8MB table size
440 erratum 24313: ignore memory access type
442 The fixes are in ITS initialization and basically ignore memory access
443 type and table size provided by the TYPER and BASER registers.
447 config CAVIUM_ERRATUM_23144
448 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
452 ITS SYNC command hang for cross node io and collections/cpu mapping.
456 config CAVIUM_ERRATUM_23154
457 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
460 The gicv3 of ThunderX requires a modified version for
461 reading the IAR status to ensure data synchronization
462 (access to icc_iar1_el1 is not sync'ed before and after).
466 config CAVIUM_ERRATUM_27456
467 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
470 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
471 instructions may cause the icache to become corrupted if it
472 contains data for a non-current ASID. The fix is to
473 invalidate the icache when changing the mm context.
482 default ARM64_4K_PAGES
484 Page size (translation granule) configuration.
486 config ARM64_4K_PAGES
489 This feature enables 4KB pages support.
491 config ARM64_16K_PAGES
494 The system will use 16KB pages support. AArch32 emulation
495 requires applications compiled with 16K (or a multiple of 16K)
498 config ARM64_64K_PAGES
501 This feature enables 64KB pages support (4KB by default)
502 allowing only two levels of page tables and faster TLB
503 look-up. AArch32 emulation requires applications compiled
504 with 64K aligned segments.
509 prompt "Virtual address space size"
510 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
511 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
512 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
514 Allows choosing one of multiple possible virtual address
515 space sizes. The level of translation table is determined by
516 a combination of page size and virtual address space size.
518 config ARM64_VA_BITS_36
519 bool "36-bit" if EXPERT
520 depends on ARM64_16K_PAGES
522 config ARM64_VA_BITS_39
524 depends on ARM64_4K_PAGES
526 config ARM64_VA_BITS_42
528 depends on ARM64_64K_PAGES
530 config ARM64_VA_BITS_47
532 depends on ARM64_16K_PAGES
534 config ARM64_VA_BITS_48
541 default 36 if ARM64_VA_BITS_36
542 default 39 if ARM64_VA_BITS_39
543 default 42 if ARM64_VA_BITS_42
544 default 47 if ARM64_VA_BITS_47
545 default 48 if ARM64_VA_BITS_48
547 config CPU_BIG_ENDIAN
548 bool "Build big-endian kernel"
550 Say Y if you plan on running a kernel in big-endian mode.
553 bool "Multi-core scheduler support"
555 Multi-core scheduler support improves the CPU scheduler's decision
556 making when dealing with multi-core CPU chips at a cost of slightly
557 increased overhead in some places. If unsure say N here.
560 bool "SMT scheduler support"
562 Improves the CPU scheduler's decision making when dealing with
563 MultiThreading at a cost of slightly increased overhead in some
564 places. If unsure say N here.
567 int "Maximum number of CPUs (2-4096)"
569 # These have to remain sorted largest to smallest
573 bool "Support for hot-pluggable CPUs"
574 select GENERIC_IRQ_MIGRATION
576 Say Y here to experiment with turning CPUs off and on. CPUs
577 can be controlled through /sys/devices/system/cpu.
579 # Common NUMA Features
581 bool "Numa Memory Allocation and Scheduler Support"
584 Enable NUMA (Non Uniform Memory Access) support.
586 The kernel will try to allocate memory used by a CPU on the
587 local memory of the CPU and add some more
588 NUMA awareness to the kernel.
591 int "Maximum NUMA Nodes (as a power of 2)"
594 depends on NEED_MULTIPLE_NODES
596 Specify the maximum number of NUMA Nodes available on the target
597 system. Increases memory reserved to accommodate various tables.
599 config USE_PERCPU_NUMA_NODE_ID
603 config HAVE_SETUP_PER_CPU_AREA
607 config NEED_PER_CPU_EMBED_FIRST_CHUNK
611 source kernel/Kconfig.preempt
612 source kernel/Kconfig.hz
614 config ARCH_SUPPORTS_DEBUG_PAGEALLOC
617 config ARCH_HAS_HOLES_MEMORYMODEL
618 def_bool y if SPARSEMEM
620 config ARCH_SPARSEMEM_ENABLE
622 select SPARSEMEM_VMEMMAP_ENABLE
624 config ARCH_SPARSEMEM_DEFAULT
625 def_bool ARCH_SPARSEMEM_ENABLE
627 config ARCH_SELECT_MEMORY_MODEL
628 def_bool ARCH_SPARSEMEM_ENABLE
630 config HAVE_ARCH_PFN_VALID
631 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
633 config HW_PERF_EVENTS
637 config SYS_SUPPORTS_HUGETLBFS
640 config ARCH_WANT_HUGE_PMD_SHARE
641 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
643 config ARCH_HAS_CACHE_LINE_SIZE
649 bool "Enable seccomp to safely compute untrusted bytecode"
651 This kernel feature is useful for number crunching applications
652 that may need to compute untrusted bytecode during their
653 execution. By using pipes or other transports made available to
654 the process as file descriptors supporting the read/write
655 syscalls, it's possible to isolate those applications in
656 their own address space using seccomp. Once seccomp is
657 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
658 and the task is only allowed to execute a few safe syscalls
659 defined by each seccomp mode.
662 bool "Enable paravirtualization code"
664 This changes the kernel so it can modify itself when it is run
665 under a hypervisor, potentially improving performance significantly
666 over full virtualization.
668 config PARAVIRT_TIME_ACCOUNTING
669 bool "Paravirtual steal time accounting"
673 Select this option to enable fine granularity task steal time
674 accounting. Time spent executing other tasks in parallel with
675 the current vCPU is discounted from the vCPU power. To account for
676 that, there can be a small performance impact.
678 If in doubt, say N here.
681 depends on PM_SLEEP_SMP
683 bool "kexec system call"
685 kexec is a system call that implements the ability to shutdown your
686 current kernel, and to start another kernel. It is like a reboot
687 but it is independent of the system firmware. And like a reboot
688 you can start any kernel with it, not just Linux.
695 bool "Xen guest support on ARM64"
696 depends on ARM64 && OF
700 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
702 config FORCE_MAX_ZONEORDER
704 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
705 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
708 The kernel memory allocator divides physically contiguous memory
709 blocks into "zones", where each zone is a power of two number of
710 pages. This option selects the largest power of two that the kernel
711 keeps in the memory allocator. If you need to allocate very large
712 blocks of physically contiguous memory, then you may need to
715 This config option is actually maximum order plus one. For example,
716 a value of 11 means that the largest free memory block is 2^10 pages.
718 We make sure that we can allocate upto a HugePage size for each configuration.
720 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
722 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
723 4M allocations matching the default size used by generic code.
725 menuconfig ARMV8_DEPRECATED
726 bool "Emulate deprecated/obsolete ARMv8 instructions"
729 Legacy software support may require certain instructions
730 that have been deprecated or obsoleted in the architecture.
732 Enable this config to enable selective emulation of these
740 bool "Emulate SWP/SWPB instructions"
742 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
743 they are always undefined. Say Y here to enable software
744 emulation of these instructions for userspace using LDXR/STXR.
746 In some older versions of glibc [<=2.8] SWP is used during futex
747 trylock() operations with the assumption that the code will not
748 be preempted. This invalid assumption may be more likely to fail
749 with SWP emulation enabled, leading to deadlock of the user
752 NOTE: when accessing uncached shared regions, LDXR/STXR rely
753 on an external transaction monitoring block called a global
754 monitor to maintain update atomicity. If your system does not
755 implement a global monitor, this option can cause programs that
756 perform SWP operations to uncached memory to deadlock.
760 config CP15_BARRIER_EMULATION
761 bool "Emulate CP15 Barrier instructions"
763 The CP15 barrier instructions - CP15ISB, CP15DSB, and
764 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
765 strongly recommended to use the ISB, DSB, and DMB
766 instructions instead.
768 Say Y here to enable software emulation of these
769 instructions for AArch32 userspace code. When this option is
770 enabled, CP15 barrier usage is traced which can help
771 identify software that needs updating.
775 config SETEND_EMULATION
776 bool "Emulate SETEND instruction"
778 The SETEND instruction alters the data-endianness of the
779 AArch32 EL0, and is deprecated in ARMv8.
781 Say Y here to enable software emulation of the instruction
782 for AArch32 userspace code.
784 Note: All the cpus on the system must have mixed endian support at EL0
785 for this feature to be enabled. If a new CPU - which doesn't support mixed
786 endian - is hotplugged in after this feature has been enabled, there could
787 be unexpected results in the applications.
792 menu "ARMv8.1 architectural features"
794 config ARM64_HW_AFDBM
795 bool "Support for hardware updates of the Access and Dirty page flags"
798 The ARMv8.1 architecture extensions introduce support for
799 hardware updates of the access and dirty information in page
800 table entries. When enabled in TCR_EL1 (HA and HD bits) on
801 capable processors, accesses to pages with PTE_AF cleared will
802 set this bit instead of raising an access flag fault.
803 Similarly, writes to read-only pages with the DBM bit set will
804 clear the read-only bit (AP[2]) instead of raising a
807 Kernels built with this configuration option enabled continue
808 to work on pre-ARMv8.1 hardware and the performance impact is
809 minimal. If unsure, say Y.
812 bool "Enable support for Privileged Access Never (PAN)"
815 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
816 prevents the kernel or hypervisor from accessing user-space (EL0)
819 Choosing this option will cause any unprotected (not using
820 copy_to_user et al) memory access to fail with a permission fault.
822 The feature is detected at runtime, and will remain as a 'nop'
823 instruction if the cpu does not implement the feature.
825 config ARM64_LSE_ATOMICS
826 bool "Atomic instructions"
828 As part of the Large System Extensions, ARMv8.1 introduces new
829 atomic instructions that are designed specifically to scale in
832 Say Y here to make use of these instructions for the in-kernel
833 atomic routines. This incurs a small overhead on CPUs that do
834 not support these instructions and requires the kernel to be
835 built with binutils >= 2.25.
838 bool "Enable support for Virtualization Host Extensions (VHE)"
841 Virtualization Host Extensions (VHE) allow the kernel to run
842 directly at EL2 (instead of EL1) on processors that support
843 it. This leads to better performance for KVM, as they reduce
844 the cost of the world switch.
846 Selecting this option allows the VHE feature to be detected
847 at runtime, and does not affect processors that do not
848 implement this feature.
852 menu "ARMv8.2 architectural features"
855 bool "Enable support for User Access Override (UAO)"
858 User Access Override (UAO; part of the ARMv8.2 Extensions)
859 causes the 'unprivileged' variant of the load/store instructions to
860 be overriden to be privileged.
862 This option changes get_user() and friends to use the 'unprivileged'
863 variant of the load/store instructions. This ensures that user-space
864 really did have access to the supplied memory. When addr_limit is
865 set to kernel memory the UAO bit will be set, allowing privileged
866 access to kernel memory.
868 Choosing this option will cause copy_to_user() et al to use user-space
871 The feature is detected at runtime, the kernel will use the
872 regular load/store instructions if the cpu does not implement the
877 config ARM64_MODULE_CMODEL_LARGE
880 config ARM64_MODULE_PLTS
882 select ARM64_MODULE_CMODEL_LARGE
883 select HAVE_MOD_ARCH_SPECIFIC
888 This builds the kernel as a Position Independent Executable (PIE),
889 which retains all relocation metadata required to relocate the
890 kernel binary at runtime to a different virtual address than the
891 address it was linked at.
892 Since AArch64 uses the RELA relocation format, this requires a
893 relocation pass at runtime even if the kernel is loaded at the
894 same address it was linked at.
896 config RANDOMIZE_BASE
897 bool "Randomize the address of the kernel image"
898 select ARM64_MODULE_PLTS if MODULES
901 Randomizes the virtual address at which the kernel image is
902 loaded, as a security feature that deters exploit attempts
903 relying on knowledge of the location of kernel internals.
905 It is the bootloader's job to provide entropy, by passing a
906 random u64 value in /chosen/kaslr-seed at kernel entry.
908 When booting via the UEFI stub, it will invoke the firmware's
909 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
910 to the kernel proper. In addition, it will randomise the physical
911 location of the kernel Image as well.
915 config RANDOMIZE_MODULE_REGION_FULL
916 bool "Randomize the module region independently from the core kernel"
917 depends on RANDOMIZE_BASE
920 Randomizes the location of the module region without considering the
921 location of the core kernel. This way, it is impossible for modules
922 to leak information about the location of core kernel data structures
923 but it does imply that function calls between modules and the core
924 kernel will need to be resolved via veneers in the module PLT.
926 When this option is not set, the module region will be randomized over
927 a limited range that contains the [_stext, _etext] interval of the
928 core kernel, so branch relocations are always in range.
934 config ARM64_ACPI_PARKING_PROTOCOL
935 bool "Enable support for the ARM64 ACPI parking protocol"
938 Enable support for the ARM64 ACPI parking protocol. If disabled
939 the kernel will not allow booting through the ARM64 ACPI parking
940 protocol even if the corresponding data is present in the ACPI
944 string "Default kernel command string"
947 Provide a set of default command-line options at build time by
948 entering them here. As a minimum, you should specify the the
949 root device (e.g. root=/dev/nfs).
952 bool "Always use the default kernel command string"
954 Always use the default kernel command string, even if the boot
955 loader passes other arguments to the kernel.
956 This is useful if you cannot or don't want to change the
957 command-line options your boot loader passes to the kernel.
963 bool "UEFI runtime support"
964 depends on OF && !CPU_BIG_ENDIAN
967 select EFI_PARAMS_FROM_FDT
968 select EFI_RUNTIME_WRAPPERS
973 This option provides support for runtime services provided
974 by UEFI firmware (such as non-volatile variables, realtime
975 clock, and platform reset). A UEFI stub is also provided to
976 allow the kernel to be booted as an EFI application. This
977 is only useful on systems that have UEFI firmware.
980 bool "Enable support for SMBIOS (DMI) tables"
984 This enables SMBIOS/DMI feature for systems.
986 This option is only useful on systems that have UEFI firmware.
987 However, even with this option, the resultant kernel should
988 continue to boot on existing non-UEFI platforms.
992 menu "Userspace binary formats"
994 source "fs/Kconfig.binfmt"
997 bool "Kernel support for 32-bit EL0"
998 depends on ARM64_4K_PAGES || EXPERT
999 select COMPAT_BINFMT_ELF
1001 select OLD_SIGSUSPEND3
1002 select COMPAT_OLD_SIGACTION
1004 This option enables support for a 32-bit EL0 running under a 64-bit
1005 kernel at EL1. AArch32-specific components such as system calls,
1006 the user helper functions, VFP support and the ptrace interface are
1007 handled appropriately by the kernel.
1009 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1010 that you will only be able to execute AArch32 binaries that were compiled
1011 with page size aligned segments.
1013 If you want to execute 32-bit userspace applications, say Y.
1015 config SYSVIPC_COMPAT
1017 depends on COMPAT && SYSVIPC
1021 menu "Power management options"
1023 source "kernel/power/Kconfig"
1025 config ARCH_HIBERNATION_POSSIBLE
1029 config ARCH_HIBERNATION_HEADER
1031 depends on HIBERNATION
1033 config ARCH_SUSPEND_POSSIBLE
1038 menu "CPU Power Management"
1040 source "drivers/cpuidle/Kconfig"
1042 source "drivers/cpufreq/Kconfig"
1046 source "net/Kconfig"
1048 source "drivers/Kconfig"
1050 source "drivers/firmware/Kconfig"
1052 source "drivers/acpi/Kconfig"
1056 source "arch/arm64/kvm/Kconfig"
1058 source "arch/arm64/Kconfig.debug"
1060 source "security/Kconfig"
1062 source "crypto/Kconfig"
1064 source "arch/arm64/crypto/Kconfig"
1067 source "lib/Kconfig"