Merge tag 'block-5.14-2021-08-07' of git://git.kernel.dk/linux-block
[linux-2.6-microblaze.git] / arch / arm / boot / dts / rk3036.dtsi
1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2
3 #include <dt-bindings/gpio/gpio.h>
4 #include <dt-bindings/interrupt-controller/irq.h>
5 #include <dt-bindings/interrupt-controller/arm-gic.h>
6 #include <dt-bindings/pinctrl/rockchip.h>
7 #include <dt-bindings/clock/rk3036-cru.h>
8 #include <dt-bindings/soc/rockchip,boot-mode.h>
9 #include <dt-bindings/power/rk3036-power.h>
10
11 / {
12         #address-cells = <1>;
13         #size-cells = <1>;
14
15         compatible = "rockchip,rk3036";
16
17         interrupt-parent = <&gic>;
18
19         aliases {
20                 i2c0 = &i2c0;
21                 i2c1 = &i2c1;
22                 i2c2 = &i2c2;
23                 mshc0 = &emmc;
24                 mshc1 = &sdmmc;
25                 mshc2 = &sdio;
26                 serial0 = &uart0;
27                 serial1 = &uart1;
28                 serial2 = &uart2;
29                 spi = &spi;
30         };
31
32         cpus {
33                 #address-cells = <1>;
34                 #size-cells = <0>;
35                 enable-method = "rockchip,rk3036-smp";
36
37                 cpu0: cpu@f00 {
38                         device_type = "cpu";
39                         compatible = "arm,cortex-a7";
40                         reg = <0xf00>;
41                         resets = <&cru SRST_CORE0>;
42                         operating-points = <
43                                 /* KHz    uV */
44                                  816000 1000000
45                         >;
46                         clock-latency = <40000>;
47                         clocks = <&cru ARMCLK>;
48                 };
49
50                 cpu1: cpu@f01 {
51                         device_type = "cpu";
52                         compatible = "arm,cortex-a7";
53                         reg = <0xf01>;
54                         resets = <&cru SRST_CORE1>;
55                 };
56         };
57
58         arm-pmu {
59                 compatible = "arm,cortex-a7-pmu";
60                 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
61                              <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
62                 interrupt-affinity = <&cpu0>, <&cpu1>;
63         };
64
65         display-subsystem {
66                 compatible = "rockchip,display-subsystem";
67                 ports = <&vop_out>;
68         };
69
70         timer {
71                 compatible = "arm,armv7-timer";
72                 arm,cpu-registers-not-fw-configured;
73                 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>,
74                              <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>,
75                              <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>,
76                              <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
77                 clock-frequency = <24000000>;
78         };
79
80         xin24m: oscillator {
81                 compatible = "fixed-clock";
82                 clock-frequency = <24000000>;
83                 clock-output-names = "xin24m";
84                 #clock-cells = <0>;
85         };
86
87         bus_intmem: sram@10080000 {
88                 compatible = "mmio-sram";
89                 reg = <0x10080000 0x2000>;
90                 #address-cells = <1>;
91                 #size-cells = <1>;
92                 ranges = <0 0x10080000 0x2000>;
93
94                 smp-sram@0 {
95                         compatible = "rockchip,rk3066-smp-sram";
96                         reg = <0x00 0x10>;
97                 };
98         };
99
100         gpu: gpu@10090000 {
101                 compatible = "rockchip,rk3036-mali", "arm,mali-400";
102                 reg = <0x10090000 0x10000>;
103                 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
104                              <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
105                              <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
106                              <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
107                 interrupt-names = "gp",
108                                   "gpmmu",
109                                   "pp0",
110                                   "ppmmu0";
111                 assigned-clocks = <&cru SCLK_GPU>;
112                 assigned-clock-rates = <100000000>;
113                 clocks = <&cru SCLK_GPU>, <&cru SCLK_GPU>;
114                 clock-names = "bus", "core";
115                 power-domains = <&power RK3036_PD_GPU>;
116                 resets = <&cru SRST_GPU>;
117                 status = "disabled";
118         };
119
120         vpu: video-codec@10108000 {
121                 compatible = "rockchip,rk3036-vpu";
122                 reg = <0x10108000 0x800>;
123                 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
124                 interrupt-names = "vdpu";
125                 clocks = <&cru ACLK_VCODEC>, <&cru HCLK_VCODEC>;
126                 clock-names = "aclk", "hclk";
127                 iommus = <&vpu_mmu>;
128                 power-domains = <&power RK3036_PD_VPU>;
129         };
130
131         vpu_mmu: iommu@10108800 {
132                 compatible = "rockchip,iommu";
133                 reg = <0x10108800 0x100>;
134                 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
135                 clocks = <&cru ACLK_VCODEC>, <&cru HCLK_VCODEC>;
136                 clock-names = "aclk", "iface";
137                 power-domains = <&power RK3036_PD_VPU>;
138                 #iommu-cells = <0>;
139         };
140
141         vop: vop@10118000 {
142                 compatible = "rockchip,rk3036-vop";
143                 reg = <0x10118000 0x19c>;
144                 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
145                 clocks = <&cru ACLK_LCDC>, <&cru SCLK_LCDC>, <&cru HCLK_LCDC>;
146                 clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
147                 resets = <&cru SRST_LCDC1_A>, <&cru SRST_LCDC1_H>, <&cru SRST_LCDC1_D>;
148                 reset-names = "axi", "ahb", "dclk";
149                 iommus = <&vop_mmu>;
150                 power-domains = <&power RK3036_PD_VIO>;
151                 status = "disabled";
152
153                 vop_out: port {
154                         #address-cells = <1>;
155                         #size-cells = <0>;
156                         vop_out_hdmi: endpoint@0 {
157                                 reg = <0>;
158                                 remote-endpoint = <&hdmi_in_vop>;
159                         };
160                 };
161         };
162
163         vop_mmu: iommu@10118300 {
164                 compatible = "rockchip,iommu";
165                 reg = <0x10118300 0x100>;
166                 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
167                 clocks = <&cru ACLK_LCDC>, <&cru HCLK_LCDC>;
168                 clock-names = "aclk", "iface";
169                 power-domains = <&power RK3036_PD_VIO>;
170                 #iommu-cells = <0>;
171                 status = "disabled";
172         };
173
174         qos_gpu: qos@1012d000 {
175                 compatible = "rockchip,rk3036-qos", "syscon";
176                 reg = <0x1012d000 0x20>;
177         };
178
179         qos_vpu: qos@1012e000 {
180                 compatible = "rockchip,rk3036-qos", "syscon";
181                 reg = <0x1012e000 0x20>;
182         };
183
184         qos_vio: qos@1012f000 {
185                 compatible = "rockchip,rk3036-qos", "syscon";
186                 reg = <0x1012f000 0x20>;
187         };
188
189         gic: interrupt-controller@10139000 {
190                 compatible = "arm,gic-400";
191                 interrupt-controller;
192                 #interrupt-cells = <3>;
193                 #address-cells = <0>;
194
195                 reg = <0x10139000 0x1000>,
196                       <0x1013a000 0x2000>,
197                       <0x1013c000 0x2000>,
198                       <0x1013e000 0x2000>;
199                 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
200         };
201
202         usb_otg: usb@10180000 {
203                 compatible = "rockchip,rk3036-usb", "rockchip,rk3066-usb",
204                                 "snps,dwc2";
205                 reg = <0x10180000 0x40000>;
206                 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
207                 clocks = <&cru HCLK_OTG0>;
208                 clock-names = "otg";
209                 dr_mode = "otg";
210                 g-np-tx-fifo-size = <16>;
211                 g-rx-fifo-size = <275>;
212                 g-tx-fifo-size = <256 128 128 64 64 32>;
213                 status = "disabled";
214         };
215
216         usb_host: usb@101c0000 {
217                 compatible = "rockchip,rk3036-usb", "rockchip,rk3066-usb",
218                                 "snps,dwc2";
219                 reg = <0x101c0000 0x40000>;
220                 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
221                 clocks = <&cru HCLK_OTG1>;
222                 clock-names = "otg";
223                 dr_mode = "host";
224                 status = "disabled";
225         };
226
227         emac: ethernet@10200000 {
228                 compatible = "rockchip,rk3036-emac", "snps,arc-emac";
229                 reg = <0x10200000 0x4000>;
230                 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
231                 #address-cells = <1>;
232                 #size-cells = <0>;
233                 rockchip,grf = <&grf>;
234                 clocks = <&cru HCLK_MAC>, <&cru SCLK_MACREF>, <&cru SCLK_MAC>;
235                 clock-names = "hclk", "macref", "macclk";
236                 /*
237                  * Fix the emac parent clock is DPLL instead of APLL.
238                  * since that will cause some unstable things if the cpufreq
239                  * is working. (e.g: the accurate 50MHz what mac_ref need)
240                  */
241                 assigned-clocks = <&cru SCLK_MACPLL>;
242                 assigned-clock-parents = <&cru PLL_DPLL>;
243                 max-speed = <100>;
244                 phy-mode = "rmii";
245                 status = "disabled";
246         };
247
248         sdmmc: mmc@10214000 {
249                 compatible = "rockchip,rk3036-dw-mshc", "rockchip,rk3288-dw-mshc";
250                 reg = <0x10214000 0x4000>;
251                 clock-frequency = <37500000>;
252                 max-frequency = <37500000>;
253                 clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>;
254                 clock-names = "biu", "ciu";
255                 fifo-depth = <0x100>;
256                 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
257                 resets = <&cru SRST_MMC0>;
258                 reset-names = "reset";
259                 status = "disabled";
260         };
261
262         sdio: mmc@10218000 {
263                 compatible = "rockchip,rk3036-dw-mshc", "rockchip,rk3288-dw-mshc";
264                 reg = <0x10218000 0x4000>;
265                 max-frequency = <37500000>;
266                 clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>,
267                          <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>;
268                 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
269                 fifo-depth = <0x100>;
270                 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
271                 resets = <&cru SRST_SDIO>;
272                 reset-names = "reset";
273                 status = "disabled";
274         };
275
276         emmc: mmc@1021c000 {
277                 compatible = "rockchip,rk3036-dw-mshc", "rockchip,rk3288-dw-mshc";
278                 reg = <0x1021c000 0x4000>;
279                 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
280                 bus-width = <8>;
281                 cap-mmc-highspeed;
282                 clock-frequency = <37500000>;
283                 max-frequency = <37500000>;
284                 clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
285                          <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
286                 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
287                 rockchip,default-sample-phase = <158>;
288                 disable-wp;
289                 dmas = <&pdma 12>;
290                 dma-names = "rx-tx";
291                 fifo-depth = <0x100>;
292                 mmc-ddr-1_8v;
293                 non-removable;
294                 pinctrl-names = "default";
295                 pinctrl-0 = <&emmc_clk &emmc_cmd &emmc_bus8>;
296                 resets = <&cru SRST_EMMC>;
297                 reset-names = "reset";
298                 status = "disabled";
299         };
300
301         i2s: i2s@10220000 {
302                 compatible = "rockchip,rk3036-i2s", "rockchip,rk3066-i2s";
303                 reg = <0x10220000 0x4000>;
304                 interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
305                 clock-names = "i2s_clk", "i2s_hclk";
306                 clocks = <&cru SCLK_I2S>, <&cru HCLK_I2S>;
307                 dmas = <&pdma 0>, <&pdma 1>;
308                 dma-names = "tx", "rx";
309                 pinctrl-names = "default";
310                 pinctrl-0 = <&i2s_bus>;
311                 #sound-dai-cells = <0>;
312                 status = "disabled";
313         };
314
315         nfc: nand-controller@10500000 {
316                 compatible = "rockchip,rk3036-nfc",
317                              "rockchip,rk2928-nfc";
318                 reg = <0x10500000 0x4000>;
319                 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
320                 clocks = <&cru HCLK_NANDC>, <&cru SCLK_NANDC>;
321                 clock-names = "ahb", "nfc";
322                 assigned-clocks = <&cru SCLK_NANDC>;
323                 assigned-clock-rates = <150000000>;
324                 pinctrl-0 = <&flash_ale &flash_bus8 &flash_cle &flash_csn0
325                              &flash_rdn &flash_rdy &flash_wrn>;
326                 pinctrl-names = "default";
327                 status = "disabled";
328         };
329
330         cru: clock-controller@20000000 {
331                 compatible = "rockchip,rk3036-cru";
332                 reg = <0x20000000 0x1000>;
333                 rockchip,grf = <&grf>;
334                 #clock-cells = <1>;
335                 #reset-cells = <1>;
336                 assigned-clocks = <&cru PLL_GPLL>;
337                 assigned-clock-rates = <594000000>;
338         };
339
340         grf: syscon@20008000 {
341                 compatible = "rockchip,rk3036-grf", "syscon", "simple-mfd";
342                 reg = <0x20008000 0x1000>;
343
344                 power: power-controller {
345                         compatible = "rockchip,rk3036-power-controller";
346                         #power-domain-cells = <1>;
347                         #address-cells = <1>;
348                         #size-cells = <0>;
349
350                         power-domain@RK3036_PD_VIO {
351                                 reg = <RK3036_PD_VIO>;
352                                 clocks = <&cru ACLK_LCDC>,
353                                          <&cru HCLK_LCDC>,
354                                          <&cru SCLK_LCDC>;
355                                 pm_qos = <&qos_vio>;
356                                 #power-domain-cells = <0>;
357                         };
358
359                         power-domain@RK3036_PD_VPU {
360                                 reg = <RK3036_PD_VPU>;
361                                 clocks = <&cru ACLK_VCODEC>,
362                                          <&cru HCLK_VCODEC>;
363                                 pm_qos = <&qos_vpu>;
364                                 #power-domain-cells = <0>;
365                         };
366
367                         power-domain@RK3036_PD_GPU {
368                                 reg = <RK3036_PD_GPU>;
369                                 clocks = <&cru SCLK_GPU>;
370                                 pm_qos = <&qos_gpu>;
371                                 #power-domain-cells = <0>;
372                         };
373                 };
374
375                 reboot-mode {
376                         compatible = "syscon-reboot-mode";
377                         offset = <0x1d8>;
378                         mode-normal = <BOOT_NORMAL>;
379                         mode-recovery = <BOOT_RECOVERY>;
380                         mode-bootloader = <BOOT_FASTBOOT>;
381                         mode-loader = <BOOT_BL_DOWNLOAD>;
382                 };
383         };
384
385         acodec: acodec-ana@20030000 {
386                 compatible = "rk3036-codec";
387                 reg = <0x20030000 0x4000>;
388                 rockchip,grf = <&grf>;
389                 clock-names = "acodec_pclk";
390                 clocks = <&cru PCLK_ACODEC>;
391                 status = "disabled";
392         };
393
394         hdmi: hdmi@20034000 {
395                 compatible = "rockchip,rk3036-inno-hdmi";
396                 reg = <0x20034000 0x4000>;
397                 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
398                 clocks = <&cru  PCLK_HDMI>;
399                 clock-names = "pclk";
400                 rockchip,grf = <&grf>;
401                 pinctrl-names = "default";
402                 pinctrl-0 = <&hdmi_ctl>;
403                 status = "disabled";
404
405                 hdmi_in: port {
406                         #address-cells = <1>;
407                         #size-cells = <0>;
408                         hdmi_in_vop: endpoint@0 {
409                                 reg = <0>;
410                                 remote-endpoint = <&vop_out_hdmi>;
411                         };
412                 };
413         };
414
415         timer: timer@20044000 {
416                 compatible = "rockchip,rk3036-timer", "rockchip,rk3288-timer";
417                 reg = <0x20044000 0x20>;
418                 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
419                 clocks = <&xin24m>, <&cru PCLK_TIMER>;
420                 clock-names = "timer", "pclk";
421         };
422
423         pwm0: pwm@20050000 {
424                 compatible = "rockchip,rk3036-pwm", "rockchip,rk2928-pwm";
425                 reg = <0x20050000 0x10>;
426                 #pwm-cells = <3>;
427                 clocks = <&cru PCLK_PWM>;
428                 pinctrl-names = "default";
429                 pinctrl-0 = <&pwm0_pin>;
430                 status = "disabled";
431         };
432
433         pwm1: pwm@20050010 {
434                 compatible = "rockchip,rk3036-pwm", "rockchip,rk2928-pwm";
435                 reg = <0x20050010 0x10>;
436                 #pwm-cells = <3>;
437                 clocks = <&cru PCLK_PWM>;
438                 pinctrl-names = "default";
439                 pinctrl-0 = <&pwm1_pin>;
440                 status = "disabled";
441         };
442
443         pwm2: pwm@20050020 {
444                 compatible = "rockchip,rk3036-pwm", "rockchip,rk2928-pwm";
445                 reg = <0x20050020 0x10>;
446                 #pwm-cells = <3>;
447                 clocks = <&cru PCLK_PWM>;
448                 pinctrl-names = "default";
449                 pinctrl-0 = <&pwm2_pin>;
450                 status = "disabled";
451         };
452
453         pwm3: pwm@20050030 {
454                 compatible = "rockchip,rk3036-pwm", "rockchip,rk2928-pwm";
455                 reg = <0x20050030 0x10>;
456                 #pwm-cells = <2>;
457                 clocks = <&cru PCLK_PWM>;
458                 pinctrl-names = "default";
459                 pinctrl-0 = <&pwm3_pin>;
460                 status = "disabled";
461         };
462
463         i2c1: i2c@20056000 {
464                 compatible = "rockchip,rk3036-i2c", "rockchip,rk3288-i2c";
465                 reg = <0x20056000 0x1000>;
466                 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
467                 #address-cells = <1>;
468                 #size-cells = <0>;
469                 clock-names = "i2c";
470                 clocks = <&cru PCLK_I2C1>;
471                 pinctrl-names = "default";
472                 pinctrl-0 = <&i2c1_xfer>;
473                 status = "disabled";
474         };
475
476         i2c2: i2c@2005a000 {
477                 compatible = "rockchip,rk3036-i2c", "rockchip,rk3288-i2c";
478                 reg = <0x2005a000 0x1000>;
479                 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
480                 #address-cells = <1>;
481                 #size-cells = <0>;
482                 clock-names = "i2c";
483                 clocks = <&cru PCLK_I2C2>;
484                 pinctrl-names = "default";
485                 pinctrl-0 = <&i2c2_xfer>;
486                 status = "disabled";
487         };
488
489         uart0: serial@20060000 {
490                 compatible = "rockchip,rk3036-uart", "snps,dw-apb-uart";
491                 reg = <0x20060000 0x100>;
492                 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
493                 reg-shift = <2>;
494                 reg-io-width = <4>;
495                 clock-frequency = <24000000>;
496                 clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
497                 clock-names = "baudclk", "apb_pclk";
498                 pinctrl-names = "default";
499                 pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>;
500                 status = "disabled";
501         };
502
503         uart1: serial@20064000 {
504                 compatible = "rockchip,rk3036-uart", "snps,dw-apb-uart";
505                 reg = <0x20064000 0x100>;
506                 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
507                 reg-shift = <2>;
508                 reg-io-width = <4>;
509                 clock-frequency = <24000000>;
510                 clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
511                 clock-names = "baudclk", "apb_pclk";
512                 pinctrl-names = "default";
513                 pinctrl-0 = <&uart1_xfer>;
514                 status = "disabled";
515         };
516
517         uart2: serial@20068000 {
518                 compatible = "rockchip,rk3036-uart", "snps,dw-apb-uart";
519                 reg = <0x20068000 0x100>;
520                 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
521                 reg-shift = <2>;
522                 reg-io-width = <4>;
523                 clock-frequency = <24000000>;
524                 clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
525                 clock-names = "baudclk", "apb_pclk";
526                 pinctrl-names = "default";
527                 pinctrl-0 = <&uart2_xfer>;
528                 status = "disabled";
529         };
530
531         i2c0: i2c@20072000 {
532                 compatible = "rockchip,rk3036-i2c", "rockchip,rk3288-i2c";
533                 reg = <0x20072000 0x1000>;
534                 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
535                 #address-cells = <1>;
536                 #size-cells = <0>;
537                 clock-names = "i2c";
538                 clocks = <&cru PCLK_I2C0>;
539                 pinctrl-names = "default";
540                 pinctrl-0 = <&i2c0_xfer>;
541                 status = "disabled";
542         };
543
544         spi: spi@20074000 {
545                 compatible = "rockchip,rockchip-spi";
546                 reg = <0x20074000 0x1000>;
547                 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
548                 clocks = <&cru PCLK_SPI>, <&cru SCLK_SPI>;
549                 clock-names = "apb-pclk","spi_pclk";
550                 dmas = <&pdma 8>, <&pdma 9>;
551                 dma-names = "tx", "rx";
552                 pinctrl-names = "default";
553                 pinctrl-0 = <&spi_txd &spi_rxd &spi_clk &spi_cs0>;
554                 #address-cells = <1>;
555                 #size-cells = <0>;
556                 status = "disabled";
557         };
558
559         pdma: pdma@20078000 {
560                 compatible = "arm,pl330", "arm,primecell";
561                 reg = <0x20078000 0x4000>;
562                 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
563                              <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
564                 #dma-cells = <1>;
565                 arm,pl330-broken-no-flushp;
566                 arm,pl330-periph-burst;
567                 clocks = <&cru ACLK_DMAC2>;
568                 clock-names = "apb_pclk";
569         };
570
571         pinctrl: pinctrl {
572                 compatible = "rockchip,rk3036-pinctrl";
573                 rockchip,grf = <&grf>;
574                 #address-cells = <1>;
575                 #size-cells = <1>;
576                 ranges;
577
578                 gpio0: gpio0@2007c000 {
579                         compatible = "rockchip,gpio-bank";
580                         reg = <0x2007c000 0x100>;
581                         interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
582                         clocks = <&cru PCLK_GPIO0>;
583
584                         gpio-controller;
585                         #gpio-cells = <2>;
586
587                         interrupt-controller;
588                         #interrupt-cells = <2>;
589                 };
590
591                 gpio1: gpio1@20080000 {
592                         compatible = "rockchip,gpio-bank";
593                         reg = <0x20080000 0x100>;
594                         interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
595                         clocks = <&cru PCLK_GPIO1>;
596
597                         gpio-controller;
598                         #gpio-cells = <2>;
599
600                         interrupt-controller;
601                         #interrupt-cells = <2>;
602                 };
603
604                 gpio2: gpio2@20084000 {
605                         compatible = "rockchip,gpio-bank";
606                         reg = <0x20084000 0x100>;
607                         interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
608                         clocks = <&cru PCLK_GPIO2>;
609
610                         gpio-controller;
611                         #gpio-cells = <2>;
612
613                         interrupt-controller;
614                         #interrupt-cells = <2>;
615                 };
616
617                 pcfg_pull_default: pcfg_pull_default {
618                         bias-pull-pin-default;
619                 };
620
621                 pcfg_pull_none: pcfg-pull-none {
622                         bias-disable;
623                 };
624
625                 pwm0 {
626                         pwm0_pin: pwm0-pin {
627                                 rockchip,pins = <0 RK_PA0 2 &pcfg_pull_none>;
628                         };
629                 };
630
631                 pwm1 {
632                         pwm1_pin: pwm1-pin {
633                                 rockchip,pins = <0 RK_PA1 2 &pcfg_pull_none>;
634                         };
635                 };
636
637                 pwm2 {
638                         pwm2_pin: pwm2-pin {
639                                 rockchip,pins = <0 RK_PA1 2 &pcfg_pull_none>;
640                         };
641                 };
642
643                 pwm3 {
644                         pwm3_pin: pwm3-pin {
645                                 rockchip,pins = <0 RK_PD3 1 &pcfg_pull_none>;
646                         };
647                 };
648
649                 sdmmc {
650                         sdmmc_clk: sdmmc-clk {
651                                 rockchip,pins = <1 RK_PC0 1 &pcfg_pull_none>;
652                         };
653
654                         sdmmc_cmd: sdmmc-cmd {
655                                 rockchip,pins = <1 RK_PB7 1 &pcfg_pull_default>;
656                         };
657
658                         sdmmc_cd: sdmmc-cd {
659                                 rockchip,pins = <1 RK_PC1 1 &pcfg_pull_default>;
660                         };
661
662                         sdmmc_bus1: sdmmc-bus1 {
663                                 rockchip,pins = <1 RK_PC2 1 &pcfg_pull_default>;
664                         };
665
666                         sdmmc_bus4: sdmmc-bus4 {
667                                 rockchip,pins = <1 RK_PC2 1 &pcfg_pull_default>,
668                                                 <1 RK_PC3 1 &pcfg_pull_default>,
669                                                 <1 RK_PC4 1 &pcfg_pull_default>,
670                                                 <1 RK_PC5 1 &pcfg_pull_default>;
671                         };
672                 };
673
674                 sdio {
675                         sdio_bus1: sdio-bus1 {
676                                 rockchip,pins = <0 RK_PB3 1 &pcfg_pull_default>;
677                         };
678
679                         sdio_bus4: sdio-bus4 {
680                                 rockchip,pins = <0 RK_PB3 1 &pcfg_pull_default>,
681                                                 <0 RK_PB4 1 &pcfg_pull_default>,
682                                                 <0 RK_PB5 1 &pcfg_pull_default>,
683                                                 <0 RK_PB6 1 &pcfg_pull_default>;
684                         };
685
686                         sdio_cmd: sdio-cmd {
687                                 rockchip,pins = <0 RK_PB0 1 &pcfg_pull_default>;
688                         };
689
690                         sdio_clk: sdio-clk {
691                                 rockchip,pins = <0 RK_PB1 1 &pcfg_pull_none>;
692                         };
693                 };
694
695                 emmc {
696                         /*
697                          * We run eMMC at max speed; bump up drive strength.
698                          * We also have external pulls, so disable the internal ones.
699                          */
700                         emmc_clk: emmc-clk {
701                                 rockchip,pins = <2 RK_PA4 2 &pcfg_pull_none>;
702                         };
703
704                         emmc_cmd: emmc-cmd {
705                                 rockchip,pins = <2 RK_PA1 2 &pcfg_pull_default>;
706                         };
707
708                         emmc_bus8: emmc-bus8 {
709                                 rockchip,pins = <1 RK_PD0 2 &pcfg_pull_default>,
710                                                 <1 RK_PD1 2 &pcfg_pull_default>,
711                                                 <1 RK_PD2 2 &pcfg_pull_default>,
712                                                 <1 RK_PD3 2 &pcfg_pull_default>,
713                                                 <1 RK_PD4 2 &pcfg_pull_default>,
714                                                 <1 RK_PD5 2 &pcfg_pull_default>,
715                                                 <1 RK_PD6 2 &pcfg_pull_default>,
716                                                 <1 RK_PD7 2 &pcfg_pull_default>;
717                         };
718                 };
719
720                 nfc {
721                         flash_ale: flash-ale {
722                                 rockchip,pins = <2 RK_PA0 1 &pcfg_pull_default>;
723                         };
724
725                         flash_bus8: flash-bus8 {
726                                 rockchip,pins = <1 RK_PD0 1 &pcfg_pull_default>,
727                                                 <1 RK_PD1 1 &pcfg_pull_default>,
728                                                 <1 RK_PD2 1 &pcfg_pull_default>,
729                                                 <1 RK_PD3 1 &pcfg_pull_default>,
730                                                 <1 RK_PD4 1 &pcfg_pull_default>,
731                                                 <1 RK_PD5 1 &pcfg_pull_default>,
732                                                 <1 RK_PD6 1 &pcfg_pull_default>,
733                                                 <1 RK_PD7 1 &pcfg_pull_default>;
734                         };
735
736                         flash_cle: flash-cle {
737                                 rockchip,pins = <2 RK_PA1 1 &pcfg_pull_default>;
738                         };
739
740                         flash_csn0: flash-csn0 {
741                                 rockchip,pins = <2 RK_PA6 1 &pcfg_pull_default>;
742                         };
743
744                         flash_rdn: flash-rdn {
745                                 rockchip,pins = <2 RK_PA3 1 &pcfg_pull_default>;
746                         };
747
748                         flash_rdy: flash-rdy {
749                                 rockchip,pins = <2 RK_PA4 1 &pcfg_pull_default>;
750                         };
751
752                         flash_wrn: flash-wrn {
753                                 rockchip,pins = <2 RK_PA2 1 &pcfg_pull_default>;
754                         };
755                 };
756
757                 emac {
758                         emac_xfer: emac-xfer {
759                                 rockchip,pins = <2 RK_PB2 1 &pcfg_pull_default>, /* crs_dvalid */
760                                                 <2 RK_PB5 1 &pcfg_pull_default>, /* tx_en */
761                                                 <2 RK_PB6 1 &pcfg_pull_default>, /* mac_clk */
762                                                 <2 RK_PB7 1 &pcfg_pull_default>, /* rx_err */
763                                                 <2 RK_PC0 1 &pcfg_pull_default>, /* rxd1 */
764                                                 <2 RK_PC1 1 &pcfg_pull_default>, /* rxd0 */
765                                                 <2 RK_PC2 1 &pcfg_pull_default>, /* txd1 */
766                                                 <2 RK_PC3 1 &pcfg_pull_default>; /* txd0 */
767                         };
768
769                         emac_mdio: emac-mdio {
770                                 rockchip,pins = <2 RK_PB4 1 &pcfg_pull_default>, /* mac_md */
771                                                 <2 RK_PD1 1 &pcfg_pull_default>; /* mac_mdclk */
772                         };
773                 };
774
775                 i2c0 {
776                         i2c0_xfer: i2c0-xfer {
777                                 rockchip,pins = <0 RK_PA0 1 &pcfg_pull_none>,
778                                                 <0 RK_PA1 1 &pcfg_pull_none>;
779                         };
780                 };
781
782                 i2c1 {
783                         i2c1_xfer: i2c1-xfer {
784                                 rockchip,pins = <0 RK_PA2 1 &pcfg_pull_none>,
785                                                 <0 RK_PA3 1 &pcfg_pull_none>;
786                         };
787                 };
788
789                 i2c2 {
790                         i2c2_xfer: i2c2-xfer {
791                                 rockchip,pins = <2 RK_PC4 1 &pcfg_pull_none>,
792                                                 <2 RK_PC5 1 &pcfg_pull_none>;
793                         };
794                 };
795
796                 i2s {
797                         i2s_bus: i2s-bus {
798                                 rockchip,pins = <1 RK_PA0 1 &pcfg_pull_default>,
799                                                 <1 RK_PA1 1 &pcfg_pull_default>,
800                                                 <1 RK_PA2 1 &pcfg_pull_default>,
801                                                 <1 RK_PA3 1 &pcfg_pull_default>,
802                                                 <1 RK_PA4 1 &pcfg_pull_default>,
803                                                 <1 RK_PA5 1 &pcfg_pull_default>;
804                         };
805                 };
806
807                 hdmi {
808                         hdmi_ctl: hdmi-ctl {
809                                 rockchip,pins = <1 RK_PB0 1 &pcfg_pull_none>,
810                                                 <1 RK_PB1 1 &pcfg_pull_none>,
811                                                 <1 RK_PB2 1 &pcfg_pull_none>,
812                                                 <1 RK_PB3 1 &pcfg_pull_none>;
813                         };
814                 };
815
816                 uart0 {
817                         uart0_xfer: uart0-xfer {
818                                 rockchip,pins = <0 RK_PC0 1 &pcfg_pull_default>,
819                                                 <0 RK_PC1 1 &pcfg_pull_none>;
820                         };
821
822                         uart0_cts: uart0-cts {
823                                 rockchip,pins = <0 RK_PC2 1 &pcfg_pull_default>;
824                         };
825
826                         uart0_rts: uart0-rts {
827                                 rockchip,pins = <0 RK_PC3 1 &pcfg_pull_none>;
828                         };
829                 };
830
831                 uart1 {
832                         uart1_xfer: uart1-xfer {
833                                 rockchip,pins = <2 RK_PC6 1 &pcfg_pull_default>,
834                                                 <2 RK_PC7 1 &pcfg_pull_none>;
835                         };
836                         /* no rts / cts for uart1 */
837                 };
838
839                 uart2 {
840                         uart2_xfer: uart2-xfer {
841                                 rockchip,pins = <1 RK_PC2 2 &pcfg_pull_default>,
842                                                 <1 RK_PC3 2 &pcfg_pull_none>;
843                         };
844                         /* no rts / cts for uart2 */
845                 };
846
847                 spi-pins {
848                         spi_txd:spi-txd {
849                                 rockchip,pins = <1 RK_PD5 3 &pcfg_pull_default>;
850                         };
851
852                         spi_rxd:spi-rxd {
853                                 rockchip,pins = <1 RK_PD4 3 &pcfg_pull_default>;
854                         };
855
856                         spi_clk:spi-clk {
857                                 rockchip,pins = <2 RK_PA0 2 &pcfg_pull_default>;
858                         };
859
860                         spi_cs0:spi-cs0 {
861                                 rockchip,pins = <1 RK_PD6 3 &pcfg_pull_default>;
862
863                         };
864
865                         spi_cs1:spi-cs1 {
866                                 rockchip,pins = <1 RK_PD7 3 &pcfg_pull_default>;
867
868                         };
869                 };
870         };
871 };