2 * Copyright 2020 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #define SWSMU_CODE_LAYER_L2
27 #include "amdgpu_smu.h"
28 #include "smu_v11_0.h"
29 #include "smu11_driver_if_vangogh.h"
30 #include "vangogh_ppt.h"
31 #include "smu_v11_5_ppsmc.h"
32 #include "smu_v11_5_pmfw.h"
34 #include "soc15_common.h"
35 #include "asic_reg/gc/gc_10_3_0_offset.h"
36 #include "asic_reg/gc/gc_10_3_0_sh_mask.h"
37 #include <asm/processor.h>
40 * DO NOT use these for err/warn/info/debug messages.
41 * Use dev_err, dev_warn, dev_info and dev_dbg instead.
42 * They are more MGPU friendly.
49 #define FEATURE_MASK(feature) (1ULL << feature)
50 #define SMC_DPM_FEATURE ( \
51 FEATURE_MASK(FEATURE_CCLK_DPM_BIT) | \
52 FEATURE_MASK(FEATURE_VCN_DPM_BIT) | \
53 FEATURE_MASK(FEATURE_FCLK_DPM_BIT) | \
54 FEATURE_MASK(FEATURE_SOCCLK_DPM_BIT) | \
55 FEATURE_MASK(FEATURE_MP0CLK_DPM_BIT) | \
56 FEATURE_MASK(FEATURE_LCLK_DPM_BIT) | \
57 FEATURE_MASK(FEATURE_SHUBCLK_DPM_BIT) | \
58 FEATURE_MASK(FEATURE_DCFCLK_DPM_BIT)| \
59 FEATURE_MASK(FEATURE_GFX_DPM_BIT))
61 static struct cmn2asic_msg_mapping vangogh_message_map[SMU_MSG_MAX_COUNT] = {
62 MSG_MAP(TestMessage, PPSMC_MSG_TestMessage, 0),
63 MSG_MAP(GetSmuVersion, PPSMC_MSG_GetSmuVersion, 0),
64 MSG_MAP(GetDriverIfVersion, PPSMC_MSG_GetDriverIfVersion, 0),
65 MSG_MAP(EnableGfxOff, PPSMC_MSG_EnableGfxOff, 0),
66 MSG_MAP(AllowGfxOff, PPSMC_MSG_AllowGfxOff, 0),
67 MSG_MAP(DisallowGfxOff, PPSMC_MSG_DisallowGfxOff, 0),
68 MSG_MAP(PowerDownIspByTile, PPSMC_MSG_PowerDownIspByTile, 0),
69 MSG_MAP(PowerUpIspByTile, PPSMC_MSG_PowerUpIspByTile, 0),
70 MSG_MAP(PowerDownVcn, PPSMC_MSG_PowerDownVcn, 0),
71 MSG_MAP(PowerUpVcn, PPSMC_MSG_PowerUpVcn, 0),
72 MSG_MAP(RlcPowerNotify, PPSMC_MSG_RlcPowerNotify, 0),
73 MSG_MAP(SetHardMinVcn, PPSMC_MSG_SetHardMinVcn, 0),
74 MSG_MAP(SetSoftMinGfxclk, PPSMC_MSG_SetSoftMinGfxclk, 0),
75 MSG_MAP(ActiveProcessNotify, PPSMC_MSG_ActiveProcessNotify, 0),
76 MSG_MAP(SetHardMinIspiclkByFreq, PPSMC_MSG_SetHardMinIspiclkByFreq, 0),
77 MSG_MAP(SetHardMinIspxclkByFreq, PPSMC_MSG_SetHardMinIspxclkByFreq, 0),
78 MSG_MAP(SetDriverDramAddrHigh, PPSMC_MSG_SetDriverDramAddrHigh, 0),
79 MSG_MAP(SetDriverDramAddrLow, PPSMC_MSG_SetDriverDramAddrLow, 0),
80 MSG_MAP(TransferTableSmu2Dram, PPSMC_MSG_TransferTableSmu2Dram, 0),
81 MSG_MAP(TransferTableDram2Smu, PPSMC_MSG_TransferTableDram2Smu, 0),
82 MSG_MAP(GfxDeviceDriverReset, PPSMC_MSG_GfxDeviceDriverReset, 0),
83 MSG_MAP(GetEnabledSmuFeatures, PPSMC_MSG_GetEnabledSmuFeatures, 0),
84 MSG_MAP(SetHardMinSocclkByFreq, PPSMC_MSG_SetHardMinSocclkByFreq, 0),
85 MSG_MAP(SetSoftMinFclk, PPSMC_MSG_SetSoftMinFclk, 0),
86 MSG_MAP(SetSoftMinVcn, PPSMC_MSG_SetSoftMinVcn, 0),
87 MSG_MAP(EnablePostCode, PPSMC_MSG_EnablePostCode, 0),
88 MSG_MAP(GetGfxclkFrequency, PPSMC_MSG_GetGfxclkFrequency, 0),
89 MSG_MAP(GetFclkFrequency, PPSMC_MSG_GetFclkFrequency, 0),
90 MSG_MAP(SetSoftMaxGfxClk, PPSMC_MSG_SetSoftMaxGfxClk, 0),
91 MSG_MAP(SetHardMinGfxClk, PPSMC_MSG_SetHardMinGfxClk, 0),
92 MSG_MAP(SetSoftMaxSocclkByFreq, PPSMC_MSG_SetSoftMaxSocclkByFreq, 0),
93 MSG_MAP(SetSoftMaxFclkByFreq, PPSMC_MSG_SetSoftMaxFclkByFreq, 0),
94 MSG_MAP(SetSoftMaxVcn, PPSMC_MSG_SetSoftMaxVcn, 0),
95 MSG_MAP(SetPowerLimitPercentage, PPSMC_MSG_SetPowerLimitPercentage, 0),
96 MSG_MAP(PowerDownJpeg, PPSMC_MSG_PowerDownJpeg, 0),
97 MSG_MAP(PowerUpJpeg, PPSMC_MSG_PowerUpJpeg, 0),
98 MSG_MAP(SetHardMinFclkByFreq, PPSMC_MSG_SetHardMinFclkByFreq, 0),
99 MSG_MAP(SetSoftMinSocclkByFreq, PPSMC_MSG_SetSoftMinSocclkByFreq, 0),
100 MSG_MAP(PowerUpCvip, PPSMC_MSG_PowerUpCvip, 0),
101 MSG_MAP(PowerDownCvip, PPSMC_MSG_PowerDownCvip, 0),
102 MSG_MAP(GetPptLimit, PPSMC_MSG_GetPptLimit, 0),
103 MSG_MAP(GetThermalLimit, PPSMC_MSG_GetThermalLimit, 0),
104 MSG_MAP(GetCurrentTemperature, PPSMC_MSG_GetCurrentTemperature, 0),
105 MSG_MAP(GetCurrentPower, PPSMC_MSG_GetCurrentPower, 0),
106 MSG_MAP(GetCurrentVoltage, PPSMC_MSG_GetCurrentVoltage, 0),
107 MSG_MAP(GetCurrentCurrent, PPSMC_MSG_GetCurrentCurrent, 0),
108 MSG_MAP(GetAverageCpuActivity, PPSMC_MSG_GetAverageCpuActivity, 0),
109 MSG_MAP(GetAverageGfxActivity, PPSMC_MSG_GetAverageGfxActivity, 0),
110 MSG_MAP(GetAveragePower, PPSMC_MSG_GetAveragePower, 0),
111 MSG_MAP(GetAverageTemperature, PPSMC_MSG_GetAverageTemperature, 0),
112 MSG_MAP(SetAveragePowerTimeConstant, PPSMC_MSG_SetAveragePowerTimeConstant, 0),
113 MSG_MAP(SetAverageActivityTimeConstant, PPSMC_MSG_SetAverageActivityTimeConstant, 0),
114 MSG_MAP(SetAverageTemperatureTimeConstant, PPSMC_MSG_SetAverageTemperatureTimeConstant, 0),
115 MSG_MAP(SetMitigationEndHysteresis, PPSMC_MSG_SetMitigationEndHysteresis, 0),
116 MSG_MAP(GetCurrentFreq, PPSMC_MSG_GetCurrentFreq, 0),
117 MSG_MAP(SetReducedPptLimit, PPSMC_MSG_SetReducedPptLimit, 0),
118 MSG_MAP(SetReducedThermalLimit, PPSMC_MSG_SetReducedThermalLimit, 0),
119 MSG_MAP(DramLogSetDramAddr, PPSMC_MSG_DramLogSetDramAddr, 0),
120 MSG_MAP(StartDramLogging, PPSMC_MSG_StartDramLogging, 0),
121 MSG_MAP(StopDramLogging, PPSMC_MSG_StopDramLogging, 0),
122 MSG_MAP(SetSoftMinCclk, PPSMC_MSG_SetSoftMinCclk, 0),
123 MSG_MAP(SetSoftMaxCclk, PPSMC_MSG_SetSoftMaxCclk, 0),
124 MSG_MAP(RequestActiveWgp, PPSMC_MSG_RequestActiveWgp, 0),
125 MSG_MAP(SetFastPPTLimit, PPSMC_MSG_SetFastPPTLimit, 0),
126 MSG_MAP(SetSlowPPTLimit, PPSMC_MSG_SetSlowPPTLimit, 0),
127 MSG_MAP(GetFastPPTLimit, PPSMC_MSG_GetFastPPTLimit, 0),
128 MSG_MAP(GetSlowPPTLimit, PPSMC_MSG_GetSlowPPTLimit, 0),
131 static struct cmn2asic_mapping vangogh_feature_mask_map[SMU_FEATURE_COUNT] = {
143 FEA_MAP(FAN_CONTROLLER),
147 FEA_MAP(SHUBCLK_DPM),
151 FEA_MAP(SMU_LOW_POWER),
161 FEA_MAP(RSMU_LOW_POWER),
162 FEA_MAP(SMN_LOW_POWER),
163 FEA_MAP(THM_LOW_POWER),
164 FEA_MAP(SMUIO_LOW_POWER),
165 FEA_MAP(MP1_LOW_POWER),
171 FEA_MAP(CVIP_DSP_DPM),
172 FEA_MAP(MSMU_LOW_POWER),
173 FEA_MAP_REVERSE(SOCCLK),
174 FEA_MAP_REVERSE(FCLK),
175 FEA_MAP_HALF_REVERSE(GFX),
178 static struct cmn2asic_mapping vangogh_table_map[SMU_TABLE_COUNT] = {
179 TAB_MAP_VALID(WATERMARKS),
180 TAB_MAP_VALID(SMU_METRICS),
181 TAB_MAP_VALID(CUSTOM_DPM),
182 TAB_MAP_VALID(DPMCLOCKS),
185 static struct cmn2asic_mapping vangogh_workload_map[PP_SMC_POWER_PROFILE_COUNT] = {
186 WORKLOAD_MAP(PP_SMC_POWER_PROFILE_FULLSCREEN3D, WORKLOAD_PPLIB_FULL_SCREEN_3D_BIT),
187 WORKLOAD_MAP(PP_SMC_POWER_PROFILE_VIDEO, WORKLOAD_PPLIB_VIDEO_BIT),
188 WORKLOAD_MAP(PP_SMC_POWER_PROFILE_VR, WORKLOAD_PPLIB_VR_BIT),
189 WORKLOAD_MAP(PP_SMC_POWER_PROFILE_COMPUTE, WORKLOAD_PPLIB_COMPUTE_BIT),
190 WORKLOAD_MAP(PP_SMC_POWER_PROFILE_CUSTOM, WORKLOAD_PPLIB_CUSTOM_BIT),
193 static const uint8_t vangogh_throttler_map[] = {
194 [THROTTLER_STATUS_BIT_SPL] = (SMU_THROTTLER_SPL_BIT),
195 [THROTTLER_STATUS_BIT_FPPT] = (SMU_THROTTLER_FPPT_BIT),
196 [THROTTLER_STATUS_BIT_SPPT] = (SMU_THROTTLER_SPPT_BIT),
197 [THROTTLER_STATUS_BIT_SPPT_APU] = (SMU_THROTTLER_SPPT_APU_BIT),
198 [THROTTLER_STATUS_BIT_THM_CORE] = (SMU_THROTTLER_TEMP_CORE_BIT),
199 [THROTTLER_STATUS_BIT_THM_GFX] = (SMU_THROTTLER_TEMP_GPU_BIT),
200 [THROTTLER_STATUS_BIT_THM_SOC] = (SMU_THROTTLER_TEMP_SOC_BIT),
201 [THROTTLER_STATUS_BIT_TDC_VDD] = (SMU_THROTTLER_TDC_VDD_BIT),
202 [THROTTLER_STATUS_BIT_TDC_SOC] = (SMU_THROTTLER_TDC_SOC_BIT),
203 [THROTTLER_STATUS_BIT_TDC_GFX] = (SMU_THROTTLER_TDC_GFX_BIT),
204 [THROTTLER_STATUS_BIT_TDC_CVIP] = (SMU_THROTTLER_TDC_CVIP_BIT),
207 static int vangogh_tables_init(struct smu_context *smu)
209 struct smu_table_context *smu_table = &smu->smu_table;
210 struct smu_table *tables = smu_table->tables;
211 struct amdgpu_device *adev = smu->adev;
215 ret = smu_cmn_get_smc_version(smu, &if_version, NULL);
217 dev_err(adev->dev, "Failed to get smu if version!\n");
221 SMU_TABLE_INIT(tables, SMU_TABLE_WATERMARKS, sizeof(Watermarks_t),
222 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
223 SMU_TABLE_INIT(tables, SMU_TABLE_DPMCLOCKS, sizeof(DpmClocks_t),
224 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
225 SMU_TABLE_INIT(tables, SMU_TABLE_PMSTATUSLOG, SMU11_TOOL_SIZE,
226 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
227 SMU_TABLE_INIT(tables, SMU_TABLE_ACTIVITY_MONITOR_COEFF, sizeof(DpmActivityMonitorCoeffExt_t),
228 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
230 if (if_version < 0x3) {
231 SMU_TABLE_INIT(tables, SMU_TABLE_SMU_METRICS, sizeof(SmuMetrics_legacy_t),
232 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
233 smu_table->metrics_table = kzalloc(sizeof(SmuMetrics_legacy_t), GFP_KERNEL);
235 SMU_TABLE_INIT(tables, SMU_TABLE_SMU_METRICS, sizeof(SmuMetrics_t),
236 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM);
237 smu_table->metrics_table = kzalloc(sizeof(SmuMetrics_t), GFP_KERNEL);
239 if (!smu_table->metrics_table)
241 smu_table->metrics_time = 0;
243 smu_table->gpu_metrics_table_size = sizeof(struct gpu_metrics_v2_2);
244 smu_table->gpu_metrics_table = kzalloc(smu_table->gpu_metrics_table_size, GFP_KERNEL);
245 if (!smu_table->gpu_metrics_table)
248 smu_table->watermarks_table = kzalloc(sizeof(Watermarks_t), GFP_KERNEL);
249 if (!smu_table->watermarks_table)
252 smu_table->clocks_table = kzalloc(sizeof(DpmClocks_t), GFP_KERNEL);
253 if (!smu_table->clocks_table)
259 kfree(smu_table->watermarks_table);
261 kfree(smu_table->gpu_metrics_table);
263 kfree(smu_table->metrics_table);
268 static int vangogh_get_legacy_smu_metrics_data(struct smu_context *smu,
269 MetricsMember_t member,
272 struct smu_table_context *smu_table = &smu->smu_table;
273 SmuMetrics_legacy_t *metrics = (SmuMetrics_legacy_t *)smu_table->metrics_table;
276 mutex_lock(&smu->metrics_lock);
278 ret = smu_cmn_get_metrics_table_locked(smu,
282 mutex_unlock(&smu->metrics_lock);
287 case METRICS_CURR_GFXCLK:
288 *value = metrics->GfxclkFrequency;
290 case METRICS_AVERAGE_SOCCLK:
291 *value = metrics->SocclkFrequency;
293 case METRICS_AVERAGE_VCLK:
294 *value = metrics->VclkFrequency;
296 case METRICS_AVERAGE_DCLK:
297 *value = metrics->DclkFrequency;
299 case METRICS_CURR_UCLK:
300 *value = metrics->MemclkFrequency;
302 case METRICS_AVERAGE_GFXACTIVITY:
303 *value = metrics->GfxActivity / 100;
305 case METRICS_AVERAGE_VCNACTIVITY:
306 *value = metrics->UvdActivity;
308 case METRICS_AVERAGE_SOCKETPOWER:
309 *value = (metrics->CurrentSocketPower << 8) /
312 case METRICS_TEMPERATURE_EDGE:
313 *value = metrics->GfxTemperature / 100 *
314 SMU_TEMPERATURE_UNITS_PER_CENTIGRADES;
316 case METRICS_TEMPERATURE_HOTSPOT:
317 *value = metrics->SocTemperature / 100 *
318 SMU_TEMPERATURE_UNITS_PER_CENTIGRADES;
320 case METRICS_THROTTLER_STATUS:
321 *value = metrics->ThrottlerStatus;
323 case METRICS_VOLTAGE_VDDGFX:
324 *value = metrics->Voltage[2];
326 case METRICS_VOLTAGE_VDDSOC:
327 *value = metrics->Voltage[1];
329 case METRICS_AVERAGE_CPUCLK:
330 memcpy(value, &metrics->CoreFrequency[0],
331 smu->cpu_core_num * sizeof(uint16_t));
338 mutex_unlock(&smu->metrics_lock);
343 static int vangogh_get_smu_metrics_data(struct smu_context *smu,
344 MetricsMember_t member,
347 struct smu_table_context *smu_table = &smu->smu_table;
348 SmuMetrics_t *metrics = (SmuMetrics_t *)smu_table->metrics_table;
351 mutex_lock(&smu->metrics_lock);
353 ret = smu_cmn_get_metrics_table_locked(smu,
357 mutex_unlock(&smu->metrics_lock);
362 case METRICS_CURR_GFXCLK:
363 *value = metrics->Current.GfxclkFrequency;
365 case METRICS_AVERAGE_SOCCLK:
366 *value = metrics->Current.SocclkFrequency;
368 case METRICS_AVERAGE_VCLK:
369 *value = metrics->Current.VclkFrequency;
371 case METRICS_AVERAGE_DCLK:
372 *value = metrics->Current.DclkFrequency;
374 case METRICS_CURR_UCLK:
375 *value = metrics->Current.MemclkFrequency;
377 case METRICS_AVERAGE_GFXACTIVITY:
378 *value = metrics->Current.GfxActivity;
380 case METRICS_AVERAGE_VCNACTIVITY:
381 *value = metrics->Current.UvdActivity;
383 case METRICS_AVERAGE_SOCKETPOWER:
384 *value = (metrics->Current.CurrentSocketPower << 8) /
387 case METRICS_TEMPERATURE_EDGE:
388 *value = metrics->Current.GfxTemperature / 100 *
389 SMU_TEMPERATURE_UNITS_PER_CENTIGRADES;
391 case METRICS_TEMPERATURE_HOTSPOT:
392 *value = metrics->Current.SocTemperature / 100 *
393 SMU_TEMPERATURE_UNITS_PER_CENTIGRADES;
395 case METRICS_THROTTLER_STATUS:
396 *value = metrics->Current.ThrottlerStatus;
398 case METRICS_VOLTAGE_VDDGFX:
399 *value = metrics->Current.Voltage[2];
401 case METRICS_VOLTAGE_VDDSOC:
402 *value = metrics->Current.Voltage[1];
404 case METRICS_AVERAGE_CPUCLK:
405 memcpy(value, &metrics->Current.CoreFrequency[0],
406 smu->cpu_core_num * sizeof(uint16_t));
413 mutex_unlock(&smu->metrics_lock);
418 static int vangogh_common_get_smu_metrics_data(struct smu_context *smu,
419 MetricsMember_t member,
422 struct amdgpu_device *adev = smu->adev;
426 ret = smu_cmn_get_smc_version(smu, &if_version, NULL);
428 dev_err(adev->dev, "Failed to get smu if version!\n");
432 if (if_version < 0x3)
433 ret = vangogh_get_legacy_smu_metrics_data(smu, member, value);
435 ret = vangogh_get_smu_metrics_data(smu, member, value);
440 static int vangogh_allocate_dpm_context(struct smu_context *smu)
442 struct smu_dpm_context *smu_dpm = &smu->smu_dpm;
444 smu_dpm->dpm_context = kzalloc(sizeof(struct smu_11_0_dpm_context),
446 if (!smu_dpm->dpm_context)
449 smu_dpm->dpm_context_size = sizeof(struct smu_11_0_dpm_context);
454 static int vangogh_init_smc_tables(struct smu_context *smu)
458 ret = vangogh_tables_init(smu);
462 ret = vangogh_allocate_dpm_context(smu);
467 /* AMD x86 APU only */
468 smu->cpu_core_num = boot_cpu_data.x86_max_cores;
470 smu->cpu_core_num = 4;
473 return smu_v11_0_init_smc_tables(smu);
476 static int vangogh_dpm_set_vcn_enable(struct smu_context *smu, bool enable)
481 /* vcn dpm on is a prerequisite for vcn power gate messages */
482 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_PowerUpVcn, 0, NULL);
486 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_PowerDownVcn, 0, NULL);
494 static int vangogh_dpm_set_jpeg_enable(struct smu_context *smu, bool enable)
499 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_PowerUpJpeg, 0, NULL);
503 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_PowerDownJpeg, 0, NULL);
511 static bool vangogh_is_dpm_running(struct smu_context *smu)
513 struct amdgpu_device *adev = smu->adev;
515 uint32_t feature_mask[2];
516 uint64_t feature_enabled;
518 /* we need to re-init after suspend so return false */
519 if (adev->in_suspend)
522 ret = smu_cmn_get_enabled_32_bits_mask(smu, feature_mask, 2);
527 feature_enabled = (unsigned long)((uint64_t)feature_mask[0] |
528 ((uint64_t)feature_mask[1] << 32));
530 return !!(feature_enabled & SMC_DPM_FEATURE);
533 static int vangogh_get_dpm_clk_limited(struct smu_context *smu, enum smu_clk_type clk_type,
534 uint32_t dpm_level, uint32_t *freq)
536 DpmClocks_t *clk_table = smu->smu_table.clocks_table;
538 if (!clk_table || clk_type >= SMU_CLK_COUNT)
543 if (dpm_level >= clk_table->NumSocClkLevelsEnabled)
545 *freq = clk_table->SocClocks[dpm_level];
548 if (dpm_level >= clk_table->VcnClkLevelsEnabled)
550 *freq = clk_table->VcnClocks[dpm_level].vclk;
553 if (dpm_level >= clk_table->VcnClkLevelsEnabled)
555 *freq = clk_table->VcnClocks[dpm_level].dclk;
559 if (dpm_level >= clk_table->NumDfPstatesEnabled)
561 *freq = clk_table->DfPstateTable[dpm_level].memclk;
565 if (dpm_level >= clk_table->NumDfPstatesEnabled)
567 *freq = clk_table->DfPstateTable[dpm_level].fclk;
576 static int vangogh_print_legacy_clk_levels(struct smu_context *smu,
577 enum smu_clk_type clk_type, char *buf)
579 DpmClocks_t *clk_table = smu->smu_table.clocks_table;
580 SmuMetrics_legacy_t metrics;
581 struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
582 int i, size = 0, ret = 0;
583 uint32_t cur_value = 0, value = 0, count = 0;
584 bool cur_value_match_level = false;
586 memset(&metrics, 0, sizeof(metrics));
588 ret = smu_cmn_get_metrics_table(smu, &metrics, false);
594 if (smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL) {
595 size = sysfs_emit(buf, "%s:\n", "OD_SCLK");
596 size += sysfs_emit_at(buf, size, "0: %10uMhz\n",
597 (smu->gfx_actual_hard_min_freq > 0) ? smu->gfx_actual_hard_min_freq : smu->gfx_default_hard_min_freq);
598 size += sysfs_emit_at(buf, size, "1: %10uMhz\n",
599 (smu->gfx_actual_soft_max_freq > 0) ? smu->gfx_actual_soft_max_freq : smu->gfx_default_soft_max_freq);
603 if (smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL) {
604 size = sysfs_emit(buf, "CCLK_RANGE in Core%d:\n", smu->cpu_core_id_select);
605 size += sysfs_emit_at(buf, size, "0: %10uMhz\n",
606 (smu->cpu_actual_soft_min_freq > 0) ? smu->cpu_actual_soft_min_freq : smu->cpu_default_soft_min_freq);
607 size += sysfs_emit_at(buf, size, "1: %10uMhz\n",
608 (smu->cpu_actual_soft_max_freq > 0) ? smu->cpu_actual_soft_max_freq : smu->cpu_default_soft_max_freq);
612 if (smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL) {
613 size = sysfs_emit(buf, "%s:\n", "OD_RANGE");
614 size += sysfs_emit_at(buf, size, "SCLK: %7uMhz %10uMhz\n",
615 smu->gfx_default_hard_min_freq, smu->gfx_default_soft_max_freq);
616 size += sysfs_emit_at(buf, size, "CCLK: %7uMhz %10uMhz\n",
617 smu->cpu_default_soft_min_freq, smu->cpu_default_soft_max_freq);
621 /* the level 3 ~ 6 of socclk use the same frequency for vangogh */
622 count = clk_table->NumSocClkLevelsEnabled;
623 cur_value = metrics.SocclkFrequency;
626 count = clk_table->VcnClkLevelsEnabled;
627 cur_value = metrics.VclkFrequency;
630 count = clk_table->VcnClkLevelsEnabled;
631 cur_value = metrics.DclkFrequency;
634 count = clk_table->NumDfPstatesEnabled;
635 cur_value = metrics.MemclkFrequency;
638 count = clk_table->NumDfPstatesEnabled;
639 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_GetFclkFrequency, 0, &cur_value);
653 for (i = 0; i < count; i++) {
654 ret = vangogh_get_dpm_clk_limited(smu, clk_type, i, &value);
659 size += sysfs_emit_at(buf, size, "%d: %uMhz %s\n", i, value,
660 cur_value == value ? "*" : "");
661 if (cur_value == value)
662 cur_value_match_level = true;
665 if (!cur_value_match_level)
666 size += sysfs_emit_at(buf, size, " %uMhz *\n", cur_value);
675 static int vangogh_print_clk_levels(struct smu_context *smu,
676 enum smu_clk_type clk_type, char *buf)
678 DpmClocks_t *clk_table = smu->smu_table.clocks_table;
679 SmuMetrics_t metrics;
680 struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
681 int i, size = 0, ret = 0;
682 uint32_t cur_value = 0, value = 0, count = 0;
683 bool cur_value_match_level = false;
685 memset(&metrics, 0, sizeof(metrics));
687 ret = smu_cmn_get_metrics_table(smu, &metrics, false);
693 if (smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL) {
694 size = sysfs_emit(buf, "%s:\n", "OD_SCLK");
695 size += sysfs_emit_at(buf, size, "0: %10uMhz\n",
696 (smu->gfx_actual_hard_min_freq > 0) ? smu->gfx_actual_hard_min_freq : smu->gfx_default_hard_min_freq);
697 size += sysfs_emit_at(buf, size, "1: %10uMhz\n",
698 (smu->gfx_actual_soft_max_freq > 0) ? smu->gfx_actual_soft_max_freq : smu->gfx_default_soft_max_freq);
702 if (smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL) {
703 size = sysfs_emit(buf, "CCLK_RANGE in Core%d:\n", smu->cpu_core_id_select);
704 size += sysfs_emit_at(buf, size, "0: %10uMhz\n",
705 (smu->cpu_actual_soft_min_freq > 0) ? smu->cpu_actual_soft_min_freq : smu->cpu_default_soft_min_freq);
706 size += sysfs_emit_at(buf, size, "1: %10uMhz\n",
707 (smu->cpu_actual_soft_max_freq > 0) ? smu->cpu_actual_soft_max_freq : smu->cpu_default_soft_max_freq);
711 if (smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL) {
712 size = sysfs_emit(buf, "%s:\n", "OD_RANGE");
713 size += sysfs_emit_at(buf, size, "SCLK: %7uMhz %10uMhz\n",
714 smu->gfx_default_hard_min_freq, smu->gfx_default_soft_max_freq);
715 size += sysfs_emit_at(buf, size, "CCLK: %7uMhz %10uMhz\n",
716 smu->cpu_default_soft_min_freq, smu->cpu_default_soft_max_freq);
720 /* the level 3 ~ 6 of socclk use the same frequency for vangogh */
721 count = clk_table->NumSocClkLevelsEnabled;
722 cur_value = metrics.Current.SocclkFrequency;
725 count = clk_table->VcnClkLevelsEnabled;
726 cur_value = metrics.Current.VclkFrequency;
729 count = clk_table->VcnClkLevelsEnabled;
730 cur_value = metrics.Current.DclkFrequency;
733 count = clk_table->NumDfPstatesEnabled;
734 cur_value = metrics.Current.MemclkFrequency;
737 count = clk_table->NumDfPstatesEnabled;
738 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_GetFclkFrequency, 0, &cur_value);
752 for (i = 0; i < count; i++) {
753 ret = vangogh_get_dpm_clk_limited(smu, clk_type, i, &value);
758 size += sysfs_emit_at(buf, size, "%d: %uMhz %s\n", i, value,
759 cur_value == value ? "*" : "");
760 if (cur_value == value)
761 cur_value_match_level = true;
764 if (!cur_value_match_level)
765 size += sysfs_emit_at(buf, size, " %uMhz *\n", cur_value);
774 static int vangogh_common_print_clk_levels(struct smu_context *smu,
775 enum smu_clk_type clk_type, char *buf)
777 struct amdgpu_device *adev = smu->adev;
781 ret = smu_cmn_get_smc_version(smu, &if_version, NULL);
783 dev_err(adev->dev, "Failed to get smu if version!\n");
787 if (if_version < 0x3)
788 ret = vangogh_print_legacy_clk_levels(smu, clk_type, buf);
790 ret = vangogh_print_clk_levels(smu, clk_type, buf);
795 static int vangogh_get_profiling_clk_mask(struct smu_context *smu,
796 enum amd_dpm_forced_level level,
803 DpmClocks_t *clk_table = smu->smu_table.clocks_table;
805 if (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) {
807 *mclk_mask = clk_table->NumDfPstatesEnabled - 1;
810 *fclk_mask = clk_table->NumDfPstatesEnabled - 1;
814 } else if (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) {
829 } else if (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) {
849 static bool vangogh_clk_dpm_is_enabled(struct smu_context *smu,
850 enum smu_clk_type clk_type)
852 enum smu_feature_mask feature_id = 0;
858 feature_id = SMU_FEATURE_DPM_FCLK_BIT;
862 feature_id = SMU_FEATURE_DPM_GFXCLK_BIT;
865 feature_id = SMU_FEATURE_DPM_SOCCLK_BIT;
869 feature_id = SMU_FEATURE_VCN_DPM_BIT;
875 if (!smu_cmn_feature_is_enabled(smu, feature_id))
881 static int vangogh_get_dpm_ultimate_freq(struct smu_context *smu,
882 enum smu_clk_type clk_type,
892 uint32_t clock_limit;
894 if (!vangogh_clk_dpm_is_enabled(smu, clk_type)) {
898 clock_limit = smu->smu_table.boot_values.uclk;
901 clock_limit = smu->smu_table.boot_values.fclk;
905 clock_limit = smu->smu_table.boot_values.gfxclk;
908 clock_limit = smu->smu_table.boot_values.socclk;
911 clock_limit = smu->smu_table.boot_values.vclk;
914 clock_limit = smu->smu_table.boot_values.dclk;
921 /* clock in Mhz unit */
923 *min = clock_limit / 100;
925 *max = clock_limit / 100;
930 ret = vangogh_get_profiling_clk_mask(smu,
931 AMD_DPM_FORCED_LEVEL_PROFILE_PEAK,
943 ret = vangogh_get_dpm_clk_limited(smu, clk_type, mclk_mask, max);
948 ret = vangogh_get_dpm_clk_limited(smu, clk_type, soc_mask, max);
953 ret = vangogh_get_dpm_clk_limited(smu, clk_type, fclk_mask, max);
958 ret = vangogh_get_dpm_clk_limited(smu, clk_type, vclk_mask, max);
963 ret = vangogh_get_dpm_clk_limited(smu, clk_type, dclk_mask, max);
976 ret = vangogh_get_dpm_clk_limited(smu, clk_type, mclk_mask, min);
981 ret = vangogh_get_dpm_clk_limited(smu, clk_type, soc_mask, min);
986 ret = vangogh_get_dpm_clk_limited(smu, clk_type, fclk_mask, min);
991 ret = vangogh_get_dpm_clk_limited(smu, clk_type, vclk_mask, min);
996 ret = vangogh_get_dpm_clk_limited(smu, clk_type, dclk_mask, min);
1009 static int vangogh_get_power_profile_mode(struct smu_context *smu,
1012 static const char *profile_name[] = {
1020 uint32_t i, size = 0;
1021 int16_t workload_type = 0;
1026 for (i = 0; i <= PP_SMC_POWER_PROFILE_CUSTOM; i++) {
1028 * Conv PP_SMC_POWER_PROFILE* to WORKLOAD_PPLIB_*_BIT
1029 * Not all profile modes are supported on vangogh.
1031 workload_type = smu_cmn_to_asic_specific_index(smu,
1032 CMN2ASIC_MAPPING_WORKLOAD,
1035 if (workload_type < 0)
1038 size += sysfs_emit_at(buf, size, "%2d %14s%s\n",
1039 i, profile_name[i], (i == smu->power_profile_mode) ? "*" : " ");
1045 static int vangogh_set_power_profile_mode(struct smu_context *smu, long *input, uint32_t size)
1047 int workload_type, ret;
1048 uint32_t profile_mode = input[size];
1050 if (profile_mode > PP_SMC_POWER_PROFILE_CUSTOM) {
1051 dev_err(smu->adev->dev, "Invalid power profile mode %d\n", profile_mode);
1055 if (profile_mode == PP_SMC_POWER_PROFILE_BOOTUP_DEFAULT ||
1056 profile_mode == PP_SMC_POWER_PROFILE_POWERSAVING)
1059 /* conv PP_SMC_POWER_PROFILE* to WORKLOAD_PPLIB_*_BIT */
1060 workload_type = smu_cmn_to_asic_specific_index(smu,
1061 CMN2ASIC_MAPPING_WORKLOAD,
1063 if (workload_type < 0) {
1064 dev_dbg(smu->adev->dev, "Unsupported power profile mode %d on VANGOGH\n",
1069 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_ActiveProcessNotify,
1073 dev_err_once(smu->adev->dev, "Fail to set workload type %d\n",
1078 smu->power_profile_mode = profile_mode;
1083 static int vangogh_set_soft_freq_limited_range(struct smu_context *smu,
1084 enum smu_clk_type clk_type,
1090 if (!vangogh_clk_dpm_is_enabled(smu, clk_type))
1096 ret = smu_cmn_send_smc_msg_with_param(smu,
1097 SMU_MSG_SetHardMinGfxClk,
1102 ret = smu_cmn_send_smc_msg_with_param(smu,
1103 SMU_MSG_SetSoftMaxGfxClk,
1109 ret = smu_cmn_send_smc_msg_with_param(smu,
1110 SMU_MSG_SetHardMinFclkByFreq,
1115 ret = smu_cmn_send_smc_msg_with_param(smu,
1116 SMU_MSG_SetSoftMaxFclkByFreq,
1122 ret = smu_cmn_send_smc_msg_with_param(smu,
1123 SMU_MSG_SetHardMinSocclkByFreq,
1128 ret = smu_cmn_send_smc_msg_with_param(smu,
1129 SMU_MSG_SetSoftMaxSocclkByFreq,
1135 ret = smu_cmn_send_smc_msg_with_param(smu,
1136 SMU_MSG_SetHardMinVcn,
1140 ret = smu_cmn_send_smc_msg_with_param(smu,
1141 SMU_MSG_SetSoftMaxVcn,
1147 ret = smu_cmn_send_smc_msg_with_param(smu,
1148 SMU_MSG_SetHardMinVcn,
1152 ret = smu_cmn_send_smc_msg_with_param(smu,
1153 SMU_MSG_SetSoftMaxVcn,
1165 static int vangogh_force_clk_levels(struct smu_context *smu,
1166 enum smu_clk_type clk_type, uint32_t mask)
1168 uint32_t soft_min_level = 0, soft_max_level = 0;
1169 uint32_t min_freq = 0, max_freq = 0;
1172 soft_min_level = mask ? (ffs(mask) - 1) : 0;
1173 soft_max_level = mask ? (fls(mask) - 1) : 0;
1177 ret = vangogh_get_dpm_clk_limited(smu, clk_type,
1178 soft_min_level, &min_freq);
1181 ret = vangogh_get_dpm_clk_limited(smu, clk_type,
1182 soft_max_level, &max_freq);
1185 ret = smu_cmn_send_smc_msg_with_param(smu,
1186 SMU_MSG_SetSoftMaxSocclkByFreq,
1190 ret = smu_cmn_send_smc_msg_with_param(smu,
1191 SMU_MSG_SetHardMinSocclkByFreq,
1197 ret = vangogh_get_dpm_clk_limited(smu,
1198 clk_type, soft_min_level, &min_freq);
1201 ret = vangogh_get_dpm_clk_limited(smu,
1202 clk_type, soft_max_level, &max_freq);
1205 ret = smu_cmn_send_smc_msg_with_param(smu,
1206 SMU_MSG_SetSoftMaxFclkByFreq,
1210 ret = smu_cmn_send_smc_msg_with_param(smu,
1211 SMU_MSG_SetHardMinFclkByFreq,
1217 ret = vangogh_get_dpm_clk_limited(smu,
1218 clk_type, soft_min_level, &min_freq);
1222 ret = vangogh_get_dpm_clk_limited(smu,
1223 clk_type, soft_max_level, &max_freq);
1228 ret = smu_cmn_send_smc_msg_with_param(smu,
1229 SMU_MSG_SetHardMinVcn,
1230 min_freq << 16, NULL);
1234 ret = smu_cmn_send_smc_msg_with_param(smu,
1235 SMU_MSG_SetSoftMaxVcn,
1236 max_freq << 16, NULL);
1242 ret = vangogh_get_dpm_clk_limited(smu,
1243 clk_type, soft_min_level, &min_freq);
1247 ret = vangogh_get_dpm_clk_limited(smu,
1248 clk_type, soft_max_level, &max_freq);
1252 ret = smu_cmn_send_smc_msg_with_param(smu,
1253 SMU_MSG_SetHardMinVcn,
1258 ret = smu_cmn_send_smc_msg_with_param(smu,
1259 SMU_MSG_SetSoftMaxVcn,
1272 static int vangogh_force_dpm_limit_value(struct smu_context *smu, bool highest)
1275 uint32_t min_freq, max_freq, force_freq;
1276 enum smu_clk_type clk_type;
1278 enum smu_clk_type clks[] = {
1285 for (i = 0; i < ARRAY_SIZE(clks); i++) {
1287 ret = vangogh_get_dpm_ultimate_freq(smu, clk_type, &min_freq, &max_freq);
1291 force_freq = highest ? max_freq : min_freq;
1292 ret = vangogh_set_soft_freq_limited_range(smu, clk_type, force_freq, force_freq);
1300 static int vangogh_unforce_dpm_levels(struct smu_context *smu)
1303 uint32_t min_freq, max_freq;
1304 enum smu_clk_type clk_type;
1306 struct clk_feature_map {
1307 enum smu_clk_type clk_type;
1309 } clk_feature_map[] = {
1310 {SMU_FCLK, SMU_FEATURE_DPM_FCLK_BIT},
1311 {SMU_SOCCLK, SMU_FEATURE_DPM_SOCCLK_BIT},
1312 {SMU_VCLK, SMU_FEATURE_VCN_DPM_BIT},
1313 {SMU_DCLK, SMU_FEATURE_VCN_DPM_BIT},
1316 for (i = 0; i < ARRAY_SIZE(clk_feature_map); i++) {
1318 if (!smu_cmn_feature_is_enabled(smu, clk_feature_map[i].feature))
1321 clk_type = clk_feature_map[i].clk_type;
1323 ret = vangogh_get_dpm_ultimate_freq(smu, clk_type, &min_freq, &max_freq);
1328 ret = vangogh_set_soft_freq_limited_range(smu, clk_type, min_freq, max_freq);
1337 static int vangogh_set_peak_clock_by_device(struct smu_context *smu)
1340 uint32_t socclk_freq = 0, fclk_freq = 0;
1341 uint32_t vclk_freq = 0, dclk_freq = 0;
1343 ret = vangogh_get_dpm_ultimate_freq(smu, SMU_FCLK, NULL, &fclk_freq);
1347 ret = vangogh_set_soft_freq_limited_range(smu, SMU_FCLK, fclk_freq, fclk_freq);
1351 ret = vangogh_get_dpm_ultimate_freq(smu, SMU_SOCCLK, NULL, &socclk_freq);
1355 ret = vangogh_set_soft_freq_limited_range(smu, SMU_SOCCLK, socclk_freq, socclk_freq);
1359 ret = vangogh_get_dpm_ultimate_freq(smu, SMU_VCLK, NULL, &vclk_freq);
1363 ret = vangogh_set_soft_freq_limited_range(smu, SMU_VCLK, vclk_freq, vclk_freq);
1367 ret = vangogh_get_dpm_ultimate_freq(smu, SMU_DCLK, NULL, &dclk_freq);
1371 ret = vangogh_set_soft_freq_limited_range(smu, SMU_DCLK, dclk_freq, dclk_freq);
1378 static int vangogh_set_performance_level(struct smu_context *smu,
1379 enum amd_dpm_forced_level level)
1382 uint32_t soc_mask, mclk_mask, fclk_mask;
1383 uint32_t vclk_mask = 0, dclk_mask = 0;
1386 case AMD_DPM_FORCED_LEVEL_HIGH:
1387 smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
1388 smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
1390 smu->cpu_actual_soft_min_freq = smu->cpu_default_soft_min_freq;
1391 smu->cpu_actual_soft_max_freq = smu->cpu_default_soft_max_freq;
1393 ret = vangogh_force_dpm_limit_value(smu, true);
1395 case AMD_DPM_FORCED_LEVEL_LOW:
1396 smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
1397 smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
1399 smu->cpu_actual_soft_min_freq = smu->cpu_default_soft_min_freq;
1400 smu->cpu_actual_soft_max_freq = smu->cpu_default_soft_max_freq;
1402 ret = vangogh_force_dpm_limit_value(smu, false);
1404 case AMD_DPM_FORCED_LEVEL_AUTO:
1405 smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
1406 smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
1408 smu->cpu_actual_soft_min_freq = smu->cpu_default_soft_min_freq;
1409 smu->cpu_actual_soft_max_freq = smu->cpu_default_soft_max_freq;
1411 ret = vangogh_unforce_dpm_levels(smu);
1413 case AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD:
1414 smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
1415 smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
1417 smu->cpu_actual_soft_min_freq = smu->cpu_default_soft_min_freq;
1418 smu->cpu_actual_soft_max_freq = smu->cpu_default_soft_max_freq;
1420 ret = smu_cmn_send_smc_msg_with_param(smu,
1421 SMU_MSG_SetHardMinGfxClk,
1422 VANGOGH_UMD_PSTATE_STANDARD_GFXCLK, NULL);
1426 ret = smu_cmn_send_smc_msg_with_param(smu,
1427 SMU_MSG_SetSoftMaxGfxClk,
1428 VANGOGH_UMD_PSTATE_STANDARD_GFXCLK, NULL);
1432 ret = vangogh_get_profiling_clk_mask(smu, level,
1441 vangogh_force_clk_levels(smu, SMU_FCLK, 1 << fclk_mask);
1442 vangogh_force_clk_levels(smu, SMU_SOCCLK, 1 << soc_mask);
1443 vangogh_force_clk_levels(smu, SMU_VCLK, 1 << vclk_mask);
1444 vangogh_force_clk_levels(smu, SMU_DCLK, 1 << dclk_mask);
1447 case AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK:
1448 smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
1449 smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
1451 smu->cpu_actual_soft_min_freq = smu->cpu_default_soft_min_freq;
1452 smu->cpu_actual_soft_max_freq = smu->cpu_default_soft_max_freq;
1454 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinVcn,
1455 VANGOGH_UMD_PSTATE_PEAK_DCLK, NULL);
1459 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxVcn,
1460 VANGOGH_UMD_PSTATE_PEAK_DCLK, NULL);
1464 case AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK:
1465 smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
1466 smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
1468 smu->cpu_actual_soft_min_freq = smu->cpu_default_soft_min_freq;
1469 smu->cpu_actual_soft_max_freq = smu->cpu_default_soft_max_freq;
1471 ret = vangogh_get_profiling_clk_mask(smu, level,
1480 vangogh_force_clk_levels(smu, SMU_FCLK, 1 << fclk_mask);
1482 case AMD_DPM_FORCED_LEVEL_PROFILE_PEAK:
1483 smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
1484 smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
1486 smu->cpu_actual_soft_min_freq = smu->cpu_default_soft_min_freq;
1487 smu->cpu_actual_soft_max_freq = smu->cpu_default_soft_max_freq;
1489 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinGfxClk,
1490 VANGOGH_UMD_PSTATE_PEAK_GFXCLK, NULL);
1494 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxGfxClk,
1495 VANGOGH_UMD_PSTATE_PEAK_GFXCLK, NULL);
1499 ret = vangogh_set_peak_clock_by_device(smu);
1501 case AMD_DPM_FORCED_LEVEL_MANUAL:
1502 case AMD_DPM_FORCED_LEVEL_PROFILE_EXIT:
1509 static int vangogh_read_sensor(struct smu_context *smu,
1510 enum amd_pp_sensors sensor,
1511 void *data, uint32_t *size)
1518 mutex_lock(&smu->sensor_lock);
1520 case AMDGPU_PP_SENSOR_GPU_LOAD:
1521 ret = vangogh_common_get_smu_metrics_data(smu,
1522 METRICS_AVERAGE_GFXACTIVITY,
1526 case AMDGPU_PP_SENSOR_GPU_POWER:
1527 ret = vangogh_common_get_smu_metrics_data(smu,
1528 METRICS_AVERAGE_SOCKETPOWER,
1532 case AMDGPU_PP_SENSOR_EDGE_TEMP:
1533 ret = vangogh_common_get_smu_metrics_data(smu,
1534 METRICS_TEMPERATURE_EDGE,
1538 case AMDGPU_PP_SENSOR_HOTSPOT_TEMP:
1539 ret = vangogh_common_get_smu_metrics_data(smu,
1540 METRICS_TEMPERATURE_HOTSPOT,
1544 case AMDGPU_PP_SENSOR_GFX_MCLK:
1545 ret = vangogh_common_get_smu_metrics_data(smu,
1548 *(uint32_t *)data *= 100;
1551 case AMDGPU_PP_SENSOR_GFX_SCLK:
1552 ret = vangogh_common_get_smu_metrics_data(smu,
1553 METRICS_CURR_GFXCLK,
1555 *(uint32_t *)data *= 100;
1558 case AMDGPU_PP_SENSOR_VDDGFX:
1559 ret = vangogh_common_get_smu_metrics_data(smu,
1560 METRICS_VOLTAGE_VDDGFX,
1564 case AMDGPU_PP_SENSOR_VDDNB:
1565 ret = vangogh_common_get_smu_metrics_data(smu,
1566 METRICS_VOLTAGE_VDDSOC,
1570 case AMDGPU_PP_SENSOR_CPU_CLK:
1571 ret = vangogh_common_get_smu_metrics_data(smu,
1572 METRICS_AVERAGE_CPUCLK,
1574 *size = smu->cpu_core_num * sizeof(uint16_t);
1580 mutex_unlock(&smu->sensor_lock);
1585 static int vangogh_set_watermarks_table(struct smu_context *smu,
1586 struct pp_smu_wm_range_sets *clock_ranges)
1590 Watermarks_t *table = smu->smu_table.watermarks_table;
1592 if (!table || !clock_ranges)
1596 if (clock_ranges->num_reader_wm_sets > NUM_WM_RANGES ||
1597 clock_ranges->num_writer_wm_sets > NUM_WM_RANGES)
1600 for (i = 0; i < clock_ranges->num_reader_wm_sets; i++) {
1601 table->WatermarkRow[WM_DCFCLK][i].MinClock =
1602 clock_ranges->reader_wm_sets[i].min_drain_clk_mhz;
1603 table->WatermarkRow[WM_DCFCLK][i].MaxClock =
1604 clock_ranges->reader_wm_sets[i].max_drain_clk_mhz;
1605 table->WatermarkRow[WM_DCFCLK][i].MinMclk =
1606 clock_ranges->reader_wm_sets[i].min_fill_clk_mhz;
1607 table->WatermarkRow[WM_DCFCLK][i].MaxMclk =
1608 clock_ranges->reader_wm_sets[i].max_fill_clk_mhz;
1610 table->WatermarkRow[WM_DCFCLK][i].WmSetting =
1611 clock_ranges->reader_wm_sets[i].wm_inst;
1614 for (i = 0; i < clock_ranges->num_writer_wm_sets; i++) {
1615 table->WatermarkRow[WM_SOCCLK][i].MinClock =
1616 clock_ranges->writer_wm_sets[i].min_fill_clk_mhz;
1617 table->WatermarkRow[WM_SOCCLK][i].MaxClock =
1618 clock_ranges->writer_wm_sets[i].max_fill_clk_mhz;
1619 table->WatermarkRow[WM_SOCCLK][i].MinMclk =
1620 clock_ranges->writer_wm_sets[i].min_drain_clk_mhz;
1621 table->WatermarkRow[WM_SOCCLK][i].MaxMclk =
1622 clock_ranges->writer_wm_sets[i].max_drain_clk_mhz;
1624 table->WatermarkRow[WM_SOCCLK][i].WmSetting =
1625 clock_ranges->writer_wm_sets[i].wm_inst;
1628 smu->watermarks_bitmap |= WATERMARKS_EXIST;
1631 /* pass data to smu controller */
1632 if ((smu->watermarks_bitmap & WATERMARKS_EXIST) &&
1633 !(smu->watermarks_bitmap & WATERMARKS_LOADED)) {
1634 ret = smu_cmn_write_watermarks_table(smu);
1636 dev_err(smu->adev->dev, "Failed to update WMTABLE!");
1639 smu->watermarks_bitmap |= WATERMARKS_LOADED;
1645 static ssize_t vangogh_get_legacy_gpu_metrics(struct smu_context *smu,
1648 struct smu_table_context *smu_table = &smu->smu_table;
1649 struct gpu_metrics_v2_2 *gpu_metrics =
1650 (struct gpu_metrics_v2_2 *)smu_table->gpu_metrics_table;
1651 SmuMetrics_legacy_t metrics;
1654 ret = smu_cmn_get_metrics_table(smu, &metrics, true);
1658 smu_cmn_init_soft_gpu_metrics(gpu_metrics, 2, 2);
1660 gpu_metrics->temperature_gfx = metrics.GfxTemperature;
1661 gpu_metrics->temperature_soc = metrics.SocTemperature;
1662 memcpy(&gpu_metrics->temperature_core[0],
1663 &metrics.CoreTemperature[0],
1664 sizeof(uint16_t) * 4);
1665 gpu_metrics->temperature_l3[0] = metrics.L3Temperature[0];
1667 gpu_metrics->average_gfx_activity = metrics.GfxActivity;
1668 gpu_metrics->average_mm_activity = metrics.UvdActivity;
1670 gpu_metrics->average_socket_power = metrics.CurrentSocketPower;
1671 gpu_metrics->average_cpu_power = metrics.Power[0];
1672 gpu_metrics->average_soc_power = metrics.Power[1];
1673 gpu_metrics->average_gfx_power = metrics.Power[2];
1674 memcpy(&gpu_metrics->average_core_power[0],
1675 &metrics.CorePower[0],
1676 sizeof(uint16_t) * 4);
1678 gpu_metrics->average_gfxclk_frequency = metrics.GfxclkFrequency;
1679 gpu_metrics->average_socclk_frequency = metrics.SocclkFrequency;
1680 gpu_metrics->average_uclk_frequency = metrics.MemclkFrequency;
1681 gpu_metrics->average_fclk_frequency = metrics.MemclkFrequency;
1682 gpu_metrics->average_vclk_frequency = metrics.VclkFrequency;
1683 gpu_metrics->average_dclk_frequency = metrics.DclkFrequency;
1685 memcpy(&gpu_metrics->current_coreclk[0],
1686 &metrics.CoreFrequency[0],
1687 sizeof(uint16_t) * 4);
1688 gpu_metrics->current_l3clk[0] = metrics.L3Frequency[0];
1690 gpu_metrics->throttle_status = metrics.ThrottlerStatus;
1691 gpu_metrics->indep_throttle_status =
1692 smu_cmn_get_indep_throttler_status(metrics.ThrottlerStatus,
1693 vangogh_throttler_map);
1695 gpu_metrics->system_clock_counter = ktime_get_boottime_ns();
1697 *table = (void *)gpu_metrics;
1699 return sizeof(struct gpu_metrics_v2_2);
1702 static ssize_t vangogh_get_gpu_metrics(struct smu_context *smu,
1705 struct smu_table_context *smu_table = &smu->smu_table;
1706 struct gpu_metrics_v2_2 *gpu_metrics =
1707 (struct gpu_metrics_v2_2 *)smu_table->gpu_metrics_table;
1708 SmuMetrics_t metrics;
1711 ret = smu_cmn_get_metrics_table(smu, &metrics, true);
1715 smu_cmn_init_soft_gpu_metrics(gpu_metrics, 2, 2);
1717 gpu_metrics->temperature_gfx = metrics.Current.GfxTemperature;
1718 gpu_metrics->temperature_soc = metrics.Current.SocTemperature;
1719 memcpy(&gpu_metrics->temperature_core[0],
1720 &metrics.Current.CoreTemperature[0],
1721 sizeof(uint16_t) * 4);
1722 gpu_metrics->temperature_l3[0] = metrics.Current.L3Temperature[0];
1724 gpu_metrics->average_gfx_activity = metrics.Current.GfxActivity;
1725 gpu_metrics->average_mm_activity = metrics.Current.UvdActivity;
1727 gpu_metrics->average_socket_power = metrics.Current.CurrentSocketPower;
1728 gpu_metrics->average_cpu_power = metrics.Current.Power[0];
1729 gpu_metrics->average_soc_power = metrics.Current.Power[1];
1730 gpu_metrics->average_gfx_power = metrics.Current.Power[2];
1731 memcpy(&gpu_metrics->average_core_power[0],
1732 &metrics.Average.CorePower[0],
1733 sizeof(uint16_t) * 4);
1735 gpu_metrics->average_gfxclk_frequency = metrics.Average.GfxclkFrequency;
1736 gpu_metrics->average_socclk_frequency = metrics.Average.SocclkFrequency;
1737 gpu_metrics->average_uclk_frequency = metrics.Average.MemclkFrequency;
1738 gpu_metrics->average_fclk_frequency = metrics.Average.MemclkFrequency;
1739 gpu_metrics->average_vclk_frequency = metrics.Average.VclkFrequency;
1740 gpu_metrics->average_dclk_frequency = metrics.Average.DclkFrequency;
1742 gpu_metrics->current_gfxclk = metrics.Current.GfxclkFrequency;
1743 gpu_metrics->current_socclk = metrics.Current.SocclkFrequency;
1744 gpu_metrics->current_uclk = metrics.Current.MemclkFrequency;
1745 gpu_metrics->current_fclk = metrics.Current.MemclkFrequency;
1746 gpu_metrics->current_vclk = metrics.Current.VclkFrequency;
1747 gpu_metrics->current_dclk = metrics.Current.DclkFrequency;
1749 memcpy(&gpu_metrics->current_coreclk[0],
1750 &metrics.Current.CoreFrequency[0],
1751 sizeof(uint16_t) * 4);
1752 gpu_metrics->current_l3clk[0] = metrics.Current.L3Frequency[0];
1754 gpu_metrics->throttle_status = metrics.Current.ThrottlerStatus;
1755 gpu_metrics->indep_throttle_status =
1756 smu_cmn_get_indep_throttler_status(metrics.Current.ThrottlerStatus,
1757 vangogh_throttler_map);
1759 gpu_metrics->system_clock_counter = ktime_get_boottime_ns();
1761 *table = (void *)gpu_metrics;
1763 return sizeof(struct gpu_metrics_v2_2);
1766 static ssize_t vangogh_common_get_gpu_metrics(struct smu_context *smu,
1769 struct amdgpu_device *adev = smu->adev;
1770 uint32_t if_version;
1773 ret = smu_cmn_get_smc_version(smu, &if_version, NULL);
1775 dev_err(adev->dev, "Failed to get smu if version!\n");
1779 if (if_version < 0x3)
1780 ret = vangogh_get_legacy_gpu_metrics(smu, table);
1782 ret = vangogh_get_gpu_metrics(smu, table);
1787 static int vangogh_od_edit_dpm_table(struct smu_context *smu, enum PP_OD_DPM_TABLE_COMMAND type,
1788 long input[], uint32_t size)
1791 struct smu_dpm_context *smu_dpm_ctx = &(smu->smu_dpm);
1793 if (!(smu_dpm_ctx->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL)) {
1794 dev_warn(smu->adev->dev,
1795 "pp_od_clk_voltage is not accessible if power_dpm_force_performance_level is not in manual mode!\n");
1800 case PP_OD_EDIT_CCLK_VDDC_TABLE:
1802 dev_err(smu->adev->dev, "Input parameter number not correct (should be 4 for processor)\n");
1805 if (input[0] >= smu->cpu_core_num) {
1806 dev_err(smu->adev->dev, "core index is overflow, should be less than %d\n",
1809 smu->cpu_core_id_select = input[0];
1810 if (input[1] == 0) {
1811 if (input[2] < smu->cpu_default_soft_min_freq) {
1812 dev_warn(smu->adev->dev, "Fine grain setting minimum cclk (%ld) MHz is less than the minimum allowed (%d) MHz\n",
1813 input[2], smu->cpu_default_soft_min_freq);
1816 smu->cpu_actual_soft_min_freq = input[2];
1817 } else if (input[1] == 1) {
1818 if (input[2] > smu->cpu_default_soft_max_freq) {
1819 dev_warn(smu->adev->dev, "Fine grain setting maximum cclk (%ld) MHz is greater than the maximum allowed (%d) MHz\n",
1820 input[2], smu->cpu_default_soft_max_freq);
1823 smu->cpu_actual_soft_max_freq = input[2];
1828 case PP_OD_EDIT_SCLK_VDDC_TABLE:
1830 dev_err(smu->adev->dev, "Input parameter number not correct\n");
1834 if (input[0] == 0) {
1835 if (input[1] < smu->gfx_default_hard_min_freq) {
1836 dev_warn(smu->adev->dev,
1837 "Fine grain setting minimum sclk (%ld) MHz is less than the minimum allowed (%d) MHz\n",
1838 input[1], smu->gfx_default_hard_min_freq);
1841 smu->gfx_actual_hard_min_freq = input[1];
1842 } else if (input[0] == 1) {
1843 if (input[1] > smu->gfx_default_soft_max_freq) {
1844 dev_warn(smu->adev->dev,
1845 "Fine grain setting maximum sclk (%ld) MHz is greater than the maximum allowed (%d) MHz\n",
1846 input[1], smu->gfx_default_soft_max_freq);
1849 smu->gfx_actual_soft_max_freq = input[1];
1854 case PP_OD_RESTORE_DEFAULT_TABLE:
1856 dev_err(smu->adev->dev, "Input parameter number not correct\n");
1859 smu->gfx_actual_hard_min_freq = smu->gfx_default_hard_min_freq;
1860 smu->gfx_actual_soft_max_freq = smu->gfx_default_soft_max_freq;
1861 smu->cpu_actual_soft_min_freq = smu->cpu_default_soft_min_freq;
1862 smu->cpu_actual_soft_max_freq = smu->cpu_default_soft_max_freq;
1865 case PP_OD_COMMIT_DPM_TABLE:
1867 dev_err(smu->adev->dev, "Input parameter number not correct\n");
1870 if (smu->gfx_actual_hard_min_freq > smu->gfx_actual_soft_max_freq) {
1871 dev_err(smu->adev->dev,
1872 "The setting minimun sclk (%d) MHz is greater than the setting maximum sclk (%d) MHz\n",
1873 smu->gfx_actual_hard_min_freq,
1874 smu->gfx_actual_soft_max_freq);
1878 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinGfxClk,
1879 smu->gfx_actual_hard_min_freq, NULL);
1881 dev_err(smu->adev->dev, "Set hard min sclk failed!");
1885 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxGfxClk,
1886 smu->gfx_actual_soft_max_freq, NULL);
1888 dev_err(smu->adev->dev, "Set soft max sclk failed!");
1892 if (smu->adev->pm.fw_version < 0x43f1b00) {
1893 dev_warn(smu->adev->dev, "CPUSoftMax/CPUSoftMin are not supported, please update SBIOS!\n");
1897 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMinCclk,
1898 ((smu->cpu_core_id_select << 20)
1899 | smu->cpu_actual_soft_min_freq),
1902 dev_err(smu->adev->dev, "Set hard min cclk failed!");
1906 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxCclk,
1907 ((smu->cpu_core_id_select << 20)
1908 | smu->cpu_actual_soft_max_freq),
1911 dev_err(smu->adev->dev, "Set soft max cclk failed!");
1923 static int vangogh_set_default_dpm_tables(struct smu_context *smu)
1925 struct smu_table_context *smu_table = &smu->smu_table;
1927 return smu_cmn_update_table(smu, SMU_TABLE_DPMCLOCKS, 0, smu_table->clocks_table, false);
1930 static int vangogh_set_fine_grain_gfx_freq_parameters(struct smu_context *smu)
1932 DpmClocks_t *clk_table = smu->smu_table.clocks_table;
1934 smu->gfx_default_hard_min_freq = clk_table->MinGfxClk;
1935 smu->gfx_default_soft_max_freq = clk_table->MaxGfxClk;
1936 smu->gfx_actual_hard_min_freq = 0;
1937 smu->gfx_actual_soft_max_freq = 0;
1939 smu->cpu_default_soft_min_freq = 1400;
1940 smu->cpu_default_soft_max_freq = 3500;
1941 smu->cpu_actual_soft_min_freq = 0;
1942 smu->cpu_actual_soft_max_freq = 0;
1947 static int vangogh_get_dpm_clock_table(struct smu_context *smu, struct dpm_clocks *clock_table)
1949 DpmClocks_t *table = smu->smu_table.clocks_table;
1952 if (!clock_table || !table)
1955 for (i = 0; i < NUM_SOCCLK_DPM_LEVELS; i++) {
1956 clock_table->SocClocks[i].Freq = table->SocClocks[i];
1957 clock_table->SocClocks[i].Vol = table->SocVoltage[i];
1960 for (i = 0; i < NUM_FCLK_DPM_LEVELS; i++) {
1961 clock_table->FClocks[i].Freq = table->DfPstateTable[i].fclk;
1962 clock_table->FClocks[i].Vol = table->DfPstateTable[i].voltage;
1965 for (i = 0; i < NUM_FCLK_DPM_LEVELS; i++) {
1966 clock_table->MemClocks[i].Freq = table->DfPstateTable[i].memclk;
1967 clock_table->MemClocks[i].Vol = table->DfPstateTable[i].voltage;
1974 static int vangogh_system_features_control(struct smu_context *smu, bool en)
1976 struct amdgpu_device *adev = smu->adev;
1977 struct smu_feature *feature = &smu->smu_feature;
1978 uint32_t feature_mask[2];
1981 if (adev->pm.fw_version >= 0x43f1700 && !en)
1982 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_RlcPowerNotify,
1983 RLC_STATUS_OFF, NULL);
1985 bitmap_zero(feature->enabled, feature->feature_num);
1986 bitmap_zero(feature->supported, feature->feature_num);
1991 ret = smu_cmn_get_enabled_32_bits_mask(smu, feature_mask, 2);
1995 bitmap_copy(feature->enabled, (unsigned long *)&feature_mask,
1996 feature->feature_num);
1997 bitmap_copy(feature->supported, (unsigned long *)&feature_mask,
1998 feature->feature_num);
2003 static int vangogh_post_smu_init(struct smu_context *smu)
2005 struct amdgpu_device *adev = smu->adev;
2008 uint8_t aon_bits = 0;
2009 /* Two CUs in one WGP */
2010 uint32_t req_active_wgps = adev->gfx.cu_info.number/2;
2011 uint32_t total_cu = adev->gfx.config.max_cu_per_sh *
2012 adev->gfx.config.max_sh_per_se * adev->gfx.config.max_shader_engines;
2014 /* allow message will be sent after enable message on Vangogh*/
2015 if (smu_cmn_feature_is_supported(smu, SMU_FEATURE_DPM_GFXCLK_BIT) &&
2016 (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
2017 ret = smu_cmn_send_smc_msg(smu, SMU_MSG_EnableGfxOff, NULL);
2019 dev_err(adev->dev, "Failed to Enable GfxOff!\n");
2023 adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
2024 dev_info(adev->dev, "If GFX DPM or power gate disabled, disable GFXOFF\n");
2027 /* if all CUs are active, no need to power off any WGPs */
2028 if (total_cu == adev->gfx.cu_info.number)
2032 * Calculate the total bits number of always on WGPs for all SA/SEs in
2033 * RLC_PG_ALWAYS_ON_WGP_MASK.
2035 tmp = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_ALWAYS_ON_WGP_MASK));
2036 tmp &= RLC_PG_ALWAYS_ON_WGP_MASK__AON_WGP_MASK_MASK;
2038 aon_bits = hweight32(tmp) * adev->gfx.config.max_sh_per_se * adev->gfx.config.max_shader_engines;
2040 /* Do not request any WGPs less than set in the AON_WGP_MASK */
2041 if (aon_bits > req_active_wgps) {
2042 dev_info(adev->dev, "Number of always on WGPs greater than active WGPs: WGP power save not requested.\n");
2045 return smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_RequestActiveWgp, req_active_wgps, NULL);
2049 static int vangogh_mode_reset(struct smu_context *smu, int type)
2051 int ret = 0, index = 0;
2053 index = smu_cmn_to_asic_specific_index(smu, CMN2ASIC_MAPPING_MSG,
2054 SMU_MSG_GfxDeviceDriverReset);
2056 return index == -EACCES ? 0 : index;
2058 mutex_lock(&smu->message_lock);
2060 ret = smu_cmn_send_msg_without_waiting(smu, (uint16_t)index, type);
2062 mutex_unlock(&smu->message_lock);
2069 static int vangogh_mode2_reset(struct smu_context *smu)
2071 return vangogh_mode_reset(smu, SMU_RESET_MODE_2);
2074 static int vangogh_get_power_limit(struct smu_context *smu,
2075 uint32_t *current_power_limit,
2076 uint32_t *default_power_limit,
2077 uint32_t *max_power_limit)
2079 struct smu_11_5_power_context *power_context =
2080 smu->smu_power.power_context;
2084 if (smu->adev->pm.fw_version < 0x43f1e00)
2087 ret = smu_cmn_send_smc_msg(smu, SMU_MSG_GetSlowPPTLimit, &ppt_limit);
2089 dev_err(smu->adev->dev, "Get slow PPT limit failed!\n");
2092 /* convert from milliwatt to watt */
2093 if (current_power_limit)
2094 *current_power_limit = ppt_limit / 1000;
2095 if (default_power_limit)
2096 *default_power_limit = ppt_limit / 1000;
2097 if (max_power_limit)
2098 *max_power_limit = 29;
2100 ret = smu_cmn_send_smc_msg(smu, SMU_MSG_GetFastPPTLimit, &ppt_limit);
2102 dev_err(smu->adev->dev, "Get fast PPT limit failed!\n");
2105 /* convert from milliwatt to watt */
2106 power_context->current_fast_ppt_limit =
2107 power_context->default_fast_ppt_limit = ppt_limit / 1000;
2108 power_context->max_fast_ppt_limit = 30;
2113 static int vangogh_get_ppt_limit(struct smu_context *smu,
2114 uint32_t *ppt_limit,
2115 enum smu_ppt_limit_type type,
2116 enum smu_ppt_limit_level level)
2118 struct smu_11_5_power_context *power_context =
2119 smu->smu_power.power_context;
2124 if (type == SMU_FAST_PPT_LIMIT) {
2126 case SMU_PPT_LIMIT_MAX:
2127 *ppt_limit = power_context->max_fast_ppt_limit;
2129 case SMU_PPT_LIMIT_CURRENT:
2130 *ppt_limit = power_context->current_fast_ppt_limit;
2132 case SMU_PPT_LIMIT_DEFAULT:
2133 *ppt_limit = power_context->default_fast_ppt_limit;
2143 static int vangogh_set_power_limit(struct smu_context *smu, uint32_t ppt_limit)
2145 struct smu_11_5_power_context *power_context =
2146 smu->smu_power.power_context;
2147 uint32_t limit_type = ppt_limit >> 24;
2150 if (!smu_cmn_feature_is_enabled(smu, SMU_FEATURE_PPT_BIT)) {
2151 dev_err(smu->adev->dev, "Setting new power limit is not supported!\n");
2155 switch (limit_type) {
2156 case SMU_DEFAULT_PPT_LIMIT:
2157 ret = smu_cmn_send_smc_msg_with_param(smu,
2158 SMU_MSG_SetSlowPPTLimit,
2159 ppt_limit * 1000, /* convert from watt to milliwatt */
2164 smu->current_power_limit = ppt_limit;
2166 case SMU_FAST_PPT_LIMIT:
2167 ppt_limit &= ~(SMU_FAST_PPT_LIMIT << 24);
2168 if (ppt_limit > power_context->max_fast_ppt_limit) {
2169 dev_err(smu->adev->dev,
2170 "New power limit (%d) is over the max allowed %d\n",
2171 ppt_limit, power_context->max_fast_ppt_limit);
2175 ret = smu_cmn_send_smc_msg_with_param(smu,
2176 SMU_MSG_SetFastPPTLimit,
2177 ppt_limit * 1000, /* convert from watt to milliwatt */
2182 power_context->current_fast_ppt_limit = ppt_limit;
2191 static const struct pptable_funcs vangogh_ppt_funcs = {
2193 .check_fw_status = smu_v11_0_check_fw_status,
2194 .check_fw_version = smu_v11_0_check_fw_version,
2195 .init_smc_tables = vangogh_init_smc_tables,
2196 .fini_smc_tables = smu_v11_0_fini_smc_tables,
2197 .init_power = smu_v11_0_init_power,
2198 .fini_power = smu_v11_0_fini_power,
2199 .register_irq_handler = smu_v11_0_register_irq_handler,
2200 .notify_memory_pool_location = smu_v11_0_notify_memory_pool_location,
2201 .send_smc_msg_with_param = smu_cmn_send_smc_msg_with_param,
2202 .send_smc_msg = smu_cmn_send_smc_msg,
2203 .dpm_set_vcn_enable = vangogh_dpm_set_vcn_enable,
2204 .dpm_set_jpeg_enable = vangogh_dpm_set_jpeg_enable,
2205 .is_dpm_running = vangogh_is_dpm_running,
2206 .read_sensor = vangogh_read_sensor,
2207 .get_enabled_mask = smu_cmn_get_enabled_32_bits_mask,
2208 .get_pp_feature_mask = smu_cmn_get_pp_feature_mask,
2209 .set_watermarks_table = vangogh_set_watermarks_table,
2210 .set_driver_table_location = smu_v11_0_set_driver_table_location,
2211 .interrupt_work = smu_v11_0_interrupt_work,
2212 .get_gpu_metrics = vangogh_common_get_gpu_metrics,
2213 .od_edit_dpm_table = vangogh_od_edit_dpm_table,
2214 .print_clk_levels = vangogh_common_print_clk_levels,
2215 .set_default_dpm_table = vangogh_set_default_dpm_tables,
2216 .set_fine_grain_gfx_freq_parameters = vangogh_set_fine_grain_gfx_freq_parameters,
2217 .system_features_control = vangogh_system_features_control,
2218 .feature_is_enabled = smu_cmn_feature_is_enabled,
2219 .set_power_profile_mode = vangogh_set_power_profile_mode,
2220 .get_power_profile_mode = vangogh_get_power_profile_mode,
2221 .get_dpm_clock_table = vangogh_get_dpm_clock_table,
2222 .force_clk_levels = vangogh_force_clk_levels,
2223 .set_performance_level = vangogh_set_performance_level,
2224 .post_init = vangogh_post_smu_init,
2225 .mode2_reset = vangogh_mode2_reset,
2226 .gfx_off_control = smu_v11_0_gfx_off_control,
2227 .get_ppt_limit = vangogh_get_ppt_limit,
2228 .get_power_limit = vangogh_get_power_limit,
2229 .set_power_limit = vangogh_set_power_limit,
2230 .get_vbios_bootup_values = smu_v11_0_get_vbios_bootup_values,
2233 void vangogh_set_ppt_funcs(struct smu_context *smu)
2235 smu->ppt_funcs = &vangogh_ppt_funcs;
2236 smu->message_map = vangogh_message_map;
2237 smu->feature_map = vangogh_feature_mask_map;
2238 smu->table_map = vangogh_table_map;
2239 smu->workload_map = vangogh_workload_map;