Merge remote-tracking branch 'torvalds/master' into perf/core
[linux-2.6-microblaze.git] / arch / arm / boot / dts / imx6dl-yapp4-common.dtsi
1 // SPDX-License-Identifier: GPL-2.0
2 //
3 // Copyright (C) 2015-2018 Y Soft Corporation, a.s.
4
5 #include <dt-bindings/gpio/gpio.h>
6 #include <dt-bindings/interrupt-controller/irq.h>
7 #include <dt-bindings/input/input.h>
8 #include <dt-bindings/pwm/pwm.h>
9
10 / {
11         aliases: aliases {
12                 ethernet1 = &eth1;
13                 ethernet2 = &eth2;
14         };
15
16         backlight: backlight {
17                 compatible = "pwm-backlight";
18                 pwms = <&pwm1 0 500000 PWM_POLARITY_INVERTED>;
19                 brightness-levels = <0 32 64 128 255>;
20                 default-brightness-level = <32>;
21                 num-interpolated-steps = <8>;
22                 power-supply = <&sw2_reg>;
23                 status = "disabled";
24         };
25
26         lcd_display: display {
27                 compatible = "fsl,imx-parallel-display";
28                 #address-cells = <1>;
29                 #size-cells = <0>;
30                 interface-pix-fmt = "rgb24";
31                 pinctrl-names = "default";
32                 pinctrl-0 = <&pinctrl_ipu1>;
33                 status = "disabled";
34
35                 port@0 {
36                         reg = <0>;
37
38                         lcd_display_in: endpoint {
39                                 remote-endpoint = <&ipu1_di0_disp0>;
40                         };
41                 };
42
43                 port@1 {
44                         reg = <1>;
45
46                         lcd_display_out: endpoint {
47                                 remote-endpoint = <&lcd_panel_in>;
48                         };
49                 };
50         };
51
52         panel: panel {
53                 compatible = "dataimage,scf0700c48ggu18";
54                 power-supply = <&sw2_reg>;
55                 status = "disabled";
56
57                 port {
58                         lcd_panel_in: endpoint {
59                                 remote-endpoint = <&lcd_display_out>;
60                         };
61                 };
62         };
63
64         reg_pcie: regulator-pcie {
65                 compatible = "regulator-fixed";
66                 pinctrl-names = "default";
67                 pinctrl-0 = <&pinctrl_pcie_reg>;
68                 regulator-name = "MPCIE_3V3";
69                 regulator-min-microvolt = <3300000>;
70                 regulator-max-microvolt = <3300000>;
71                 gpio = <&gpio3 19 GPIO_ACTIVE_HIGH>;
72                 enable-active-high;
73                 status = "disabled";
74         };
75
76         reg_usb_h1_vbus: regulator-usb-h1-vbus {
77                 compatible = "regulator-fixed";
78                 pinctrl-names = "default";
79                 pinctrl-0 = <&pinctrl_usbh1_vbus>;
80                 regulator-name = "usb_h1_vbus";
81                 regulator-min-microvolt = <5000000>;
82                 regulator-max-microvolt = <5000000>;
83                 gpio = <&gpio1 29 GPIO_ACTIVE_HIGH>;
84                 enable-active-high;
85                 status = "disabled";
86         };
87
88         reg_usb_otg_vbus: regulator-usb-otg-vbus {
89                 compatible = "regulator-fixed";
90                 pinctrl-names = "default";
91                 pinctrl-0 = <&pinctrl_usbotg_vbus>;
92                 regulator-name = "usb_otg_vbus";
93                 regulator-min-microvolt = <5000000>;
94                 regulator-max-microvolt = <5000000>;
95                 gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
96                 enable-active-high;
97                 status = "okay";
98         };
99 };
100
101 &fec {
102         pinctrl-names = "default";
103         pinctrl-0 = <&pinctrl_enet>;
104         phy-mode = "rgmii-id";
105         phy-reset-gpios = <&gpio1 25 GPIO_ACTIVE_LOW>;
106         phy-reset-duration = <20>;
107         phy-supply = <&sw2_reg>;
108         status = "okay";
109
110         fixed-link {
111                 speed = <1000>;
112                 full-duplex;
113         };
114
115         mdio {
116                 #address-cells = <1>;
117                 #size-cells = <0>;
118
119                 phy_port2: phy@1 {
120                         reg = <1>;
121                 };
122
123                 phy_port3: phy@2 {
124                         reg = <2>;
125                 };
126
127                 switch@10 {
128                         compatible = "qca,qca8334";
129                         reg = <10>;
130
131                         switch_ports: ports {
132                                 #address-cells = <1>;
133                                 #size-cells = <0>;
134
135                                 ethphy0: port@0 {
136                                         reg = <0>;
137                                         label = "cpu";
138                                         phy-mode = "rgmii-id";
139                                         ethernet = <&fec>;
140
141                                         fixed-link {
142                                                 speed = <1000>;
143                                                 full-duplex;
144                                         };
145                                 };
146
147                                 eth2: port@2 {
148                                         reg = <2>;
149                                         label = "eth2";
150                                         phy-handle = <&phy_port2>;
151                                 };
152
153                                 eth1: port@3 {
154                                         reg = <3>;
155                                         label = "eth1";
156                                         phy-handle = <&phy_port3>;
157                                 };
158                         };
159                 };
160         };
161 };
162
163 &hdmi {
164         pinctrl-names = "default";
165         pinctrl-0 = <&pinctrl_hdmi_cec>;
166         ddc-i2c-bus = <&i2c2>;
167         status = "disabled";
168 };
169
170 &i2c2 {
171         clock-frequency = <100000>;
172         pinctrl-names = "default";
173         pinctrl-0 = <&pinctrl_i2c2>;
174         status = "okay";
175
176         pmic@8 {
177                 compatible = "fsl,pfuze200";
178                 pinctrl-names = "default";
179                 pinctrl-0 = <&pinctrl_pmic>;
180                 reg = <0x8>;
181
182                 regulators {
183                         sw1a_reg: sw1ab {
184                                 regulator-min-microvolt = <300000>;
185                                 regulator-max-microvolt = <1875000>;
186                                 regulator-boot-on;
187                                 regulator-always-on;
188                                 regulator-ramp-delay = <6250>;
189                         };
190
191                         sw2_reg: sw2 {
192                                 regulator-min-microvolt = <800000>;
193                                 regulator-max-microvolt = <3300000>;
194                                 regulator-boot-on;
195                                 regulator-always-on;
196                         };
197
198                         sw3a_reg: sw3a {
199                                 regulator-min-microvolt = <400000>;
200                                 regulator-max-microvolt = <1975000>;
201                                 regulator-boot-on;
202                                 regulator-always-on;
203                         };
204
205                         sw3b_reg: sw3b {
206                                 regulator-min-microvolt = <400000>;
207                                 regulator-max-microvolt = <1975000>;
208                                 regulator-boot-on;
209                                 regulator-always-on;
210                         };
211
212                         swbst_reg: swbst {
213                                 regulator-min-microvolt = <5000000>;
214                                 regulator-max-microvolt = <5150000>;
215                         };
216
217                         vgen1_reg: vgen1 {
218                                 regulator-min-microvolt = <800000>;
219                                 regulator-max-microvolt = <1550000>;
220                         };
221
222                         vgen2_reg: vgen2 {
223                                 regulator-min-microvolt = <800000>;
224                                 regulator-max-microvolt = <1550000>;
225                         };
226
227                         vgen3_reg: vgen3 {
228                                 regulator-min-microvolt = <1800000>;
229                                 regulator-max-microvolt = <3300000>;
230                                 regulator-always-on;
231                         };
232
233                         vgen4_reg: vgen4 {
234                                 regulator-min-microvolt = <1800000>;
235                                 regulator-max-microvolt = <3300000>;
236                                 regulator-always-on;
237                         };
238
239                         vgen5_reg: vgen5 {
240                                 regulator-min-microvolt = <1800000>;
241                                 regulator-max-microvolt = <3300000>;
242                                 regulator-always-on;
243                         };
244
245                         vgen6_reg: vgen6 {
246                                 regulator-min-microvolt = <1800000>;
247                                 regulator-max-microvolt = <3300000>;
248                                 regulator-always-on;
249                         };
250
251                         vref_reg: vrefddr {
252                                 regulator-boot-on;
253                                 regulator-always-on;
254                         };
255
256                         vsnvs_reg: vsnvs {
257                                 regulator-min-microvolt = <1000000>;
258                                 regulator-max-microvolt = <3000000>;
259                                 regulator-boot-on;
260                                 regulator-always-on;
261                         };
262                 };
263         };
264
265         leds: led-controller@30 {
266                 compatible = "ti,lp5562";
267                 reg = <0x30>;
268                 clock-mode = /bits/ 8 <1>;
269                 status = "disabled";
270                 #address-cells = <1>;
271                 #size-cells = <0>;
272
273                 chan@0 {
274                         chan-name = "R";
275                         led-cur = /bits/ 8 <0x20>;
276                         max-cur = /bits/ 8 <0x60>;
277                         reg = <0>;
278                 };
279
280                 chan@1 {
281                         chan-name = "G";
282                         led-cur = /bits/ 8 <0x20>;
283                         max-cur = /bits/ 8 <0x60>;
284                         reg = <1>;
285                 };
286
287                 chan@2 {
288                         chan-name = "B";
289                         led-cur = /bits/ 8 <0x20>;
290                         max-cur = /bits/ 8 <0x60>;
291                         reg = <2>;
292                 };
293
294                 chan@3 {
295                         chan-name = "W";
296                         led-cur = /bits/ 8 <0x0>;
297                         max-cur = /bits/ 8 <0x0>;
298                         reg = <3>;
299                 };
300         };
301
302         eeprom@57 {
303                 compatible = "atmel,24c128";
304                 reg = <0x57>;
305                 pagesize = <64>;
306                 status = "okay";
307         };
308
309         touchscreen: touchscreen@5c {
310                 compatible = "pixcir,pixcir_tangoc";
311                 reg = <0x5c>;
312                 pinctrl-0 = <&pinctrl_touch>;
313                 interrupt-parent = <&gpio4>;
314                 interrupts = <5 IRQ_TYPE_EDGE_FALLING>;
315                 attb-gpio = <&gpio4 5 GPIO_ACTIVE_HIGH>;
316                 reset-gpio = <&gpio1 2 GPIO_ACTIVE_HIGH>;
317                 touchscreen-size-x = <800>;
318                 touchscreen-size-y = <480>;
319                 status = "disabled";
320         };
321 };
322
323 &i2c3 {
324         clock-frequency = <100000>;
325         pinctrl-names = "default";
326         pinctrl-0 = <&pinctrl_i2c3>;
327         status = "okay";
328
329         oled_1309: oled@3c {
330                 compatible = "solomon,ssd1309fb-i2c";
331                 reg = <0x3c>;
332                 solomon,height = <64>;
333                 solomon,width = <128>;
334                 solomon,page-offset = <0>;
335                 solomon,segment-no-remap;
336                 solomon,prechargep2 = <15>;
337                 reset-gpios = <&gpio_oled 1 GPIO_ACTIVE_LOW>;
338                 vbat-supply = <&sw2_reg>;
339                 status = "disabled";
340         };
341
342         oled_1305: oled@3d {
343                 compatible = "solomon,ssd1305fb-i2c";
344                 reg = <0x3d>;
345                 solomon,height = <64>;
346                 solomon,width = <128>;
347                 solomon,page-offset = <0>;
348                 solomon,prechargep2 = <15>;
349                 reset-gpios = <&gpio_oled 1 GPIO_ACTIVE_LOW>;
350                 vbat-supply = <&sw2_reg>;
351                 status = "disabled";
352         };
353
354         gpio_oled: gpio@41 {
355                 compatible = "nxp,pca9536";
356                 gpio-controller;
357                 #gpio-cells = <2>;
358                 reg = <0x41>;
359                 vcc-supply = <&sw2_reg>;
360                 status = "disabled";
361         };
362
363         touchkeys: keys@5a {
364                 compatible = "fsl,mpr121-touchkey";
365                 reg = <0x5a>;
366                 vdd-supply = <&sw2_reg>;
367                 autorepeat;
368                 linux,keycodes = <KEY_1>, <KEY_2>, <KEY_3>, <KEY_4>, <KEY_5>,
369                                 <KEY_6>, <KEY_7>, <KEY_8>, <KEY_9>,
370                                 <KEY_BACKSPACE>, <KEY_0>, <KEY_ENTER>;
371                 poll-interval = <50>;
372                 status = "disabled";
373         };
374 };
375
376 &iomuxc {
377         pinctrl_enet: enetgrp {
378                 fsl,pins = <
379                         MX6QDL_PAD_ENET_MDIO__ENET_MDIO         0x1b020
380                         MX6QDL_PAD_ENET_MDC__ENET_MDC           0x1b020
381                         MX6QDL_PAD_RGMII_TXC__RGMII_TXC         0x1b020
382                         MX6QDL_PAD_RGMII_TD0__RGMII_TD0         0x1b020
383                         MX6QDL_PAD_RGMII_TD1__RGMII_TD1         0x1b020
384                         MX6QDL_PAD_RGMII_TD2__RGMII_TD2         0x1b020
385                         MX6QDL_PAD_RGMII_TD3__RGMII_TD3         0x1b020
386                         MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL   0x1b020
387                         MX6QDL_PAD_RGMII_RXC__RGMII_RXC         0x1b020
388                         MX6QDL_PAD_RGMII_RD0__RGMII_RD0         0x1b020
389                         MX6QDL_PAD_RGMII_RD1__RGMII_RD1         0x1b020
390                         MX6QDL_PAD_RGMII_RD2__RGMII_RD2         0x1b020
391                         MX6QDL_PAD_RGMII_RD3__RGMII_RD3         0x1b020
392                         MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL   0x1b020
393                         MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK    0x1b010
394                         MX6QDL_PAD_GPIO_16__ENET_REF_CLK        0x1b010
395                         MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25      0x1b098
396                 >;
397         };
398
399         pinctrl_hdmi_cec: hdmicecgrp {
400                 fsl,pins = <
401                         MX6QDL_PAD_EIM_A25__HDMI_TX_CEC_LINE    0x1b898
402                 >;
403         };
404
405         pinctrl_i2c2: i2c2grp {
406                 fsl,pins = <
407                         MX6QDL_PAD_KEY_COL3__I2C2_SCL   0x4001b899
408                         MX6QDL_PAD_KEY_ROW3__I2C2_SDA   0x4001b899
409                 >;
410         };
411
412         pinctrl_i2c3: i2c3grp {
413                 fsl,pins = <
414                         MX6QDL_PAD_GPIO_3__I2C3_SCL     0x4001b899
415                         MX6QDL_PAD_GPIO_6__I2C3_SDA     0x4001b899
416                 >;
417         };
418
419         pinctrl_ipu1: ipu1grp {
420                 fsl,pins = <
421                         MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK      0x10
422                         MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02             0x10
423                         MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03             0x10
424                         MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00        0x10
425                         MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01        0x10
426                         MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02        0x10
427                         MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03        0x10
428                         MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04        0x10
429                         MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05        0x10
430                         MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06        0x10
431                         MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07        0x10
432                         MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08        0x10
433                         MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09        0x10
434                         MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10       0x10
435                         MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11       0x10
436                         MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12       0x10
437                         MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13       0x10
438                         MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14       0x10
439                         MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15       0x10
440                         MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16       0x10
441                         MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17       0x10
442                         MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18       0x10
443                         MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19       0x10
444                         MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20       0x10
445                         MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21       0x10
446                         MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22       0x10
447                         MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23       0x10
448                 >;
449         };
450
451         pinctrl_pcie: pciegrp {
452                 fsl,pins = <
453                         MX6QDL_PAD_GPIO_17__GPIO7_IO12          0x1b098
454                         MX6QDL_PAD_KEY_COL4__GPIO4_IO14         0x1b098
455                         MX6QDL_PAD_CSI0_DATA_EN__GPIO5_IO20     0x1b098
456                 >;
457         };
458
459         pinctrl_pcie_reg: pciereggrp {
460                 fsl,pins = <
461                         MX6QDL_PAD_EIM_D19__GPIO3_IO19  0x1b098
462                 >;
463         };
464
465         pinctrl_pmic: pmicgrp {
466                 fsl,pins = <
467                         MX6QDL_PAD_GPIO_18__GPIO7_IO13  0x1b098
468                 >;
469         };
470
471         pinctrl_pwm1: pwm1grp {
472                 fsl,pins = <
473                         MX6QDL_PAD_GPIO_9__PWM1_OUT     0x8
474                 >;
475         };
476
477         pinctrl_touch: touchgrp {
478                 fsl,pins = <
479                         MX6QDL_PAD_GPIO_19__GPIO4_IO05  0x1b098
480                         MX6QDL_PAD_GPIO_2__GPIO1_IO02   0x1b098
481                 >;
482         };
483
484         pinctrl_uart1: uart1grp {
485                 fsl,pins = <
486                         MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA    0x1b0a8
487                         MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA    0x1b0a8
488                 >;
489         };
490
491         pinctrl_uart2: uart2grp {
492                 fsl,pins = <
493                         MX6QDL_PAD_GPIO_7__UART2_TX_DATA        0x1b098
494                         MX6QDL_PAD_GPIO_8__UART2_RX_DATA        0x1b098
495                 >;
496         };
497
498         pinctrl_usbh1: usbh1grp {
499                 fsl,pins = <
500                         MX6QDL_PAD_EIM_D30__USB_H1_OC   0x1b098
501                 >;
502         };
503
504         pinctrl_usbh1_vbus: usbh1-vbus {
505                 fsl,pins = <
506                         MX6QDL_PAD_ENET_TXD1__GPIO1_IO29        0x98
507                 >;
508         };
509
510         pinctrl_usbotg: usbotggrp {
511                 fsl,pins = <
512                         MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID       0x1b098
513                         MX6QDL_PAD_EIM_D21__USB_OTG_OC          0x1b098
514                 >;
515         };
516
517         pinctrl_usbotg_vbus: usbotg-vbus {
518                 fsl,pins = <
519                         MX6QDL_PAD_EIM_D22__GPIO3_IO22  0x98
520                 >;
521         };
522
523         pinctrl_usdhc3: usdhc3grp {
524                 fsl,pins = <
525                         MX6QDL_PAD_EIM_A16__GPIO2_IO22  0x1b018
526                         MX6QDL_PAD_SD3_RST__GPIO7_IO08  0x1b018
527                         MX6QDL_PAD_SD3_CMD__SD3_CMD     0x17059
528                         MX6QDL_PAD_SD3_CLK__SD3_CLK     0x10059
529                         MX6QDL_PAD_SD3_DAT0__SD3_DATA0  0x17059
530                         MX6QDL_PAD_SD3_DAT1__SD3_DATA1  0x17059
531                         MX6QDL_PAD_SD3_DAT2__SD3_DATA2  0x17059
532                         MX6QDL_PAD_SD3_DAT3__SD3_DATA3  0x17059
533                 >;
534         };
535
536         pinctrl_usdhc4: usdhc4grp {
537                 fsl,pins = <
538                         MX6QDL_PAD_SD4_CMD__SD4_CMD     0x1f069
539                         MX6QDL_PAD_SD4_CLK__SD4_CLK     0x10069
540                         MX6QDL_PAD_SD4_DAT0__SD4_DATA0  0x17069
541                         MX6QDL_PAD_SD4_DAT1__SD4_DATA1  0x17069
542                         MX6QDL_PAD_SD4_DAT2__SD4_DATA2  0x17069
543                         MX6QDL_PAD_SD4_DAT3__SD4_DATA3  0x17069
544                         MX6QDL_PAD_SD4_DAT4__SD4_DATA4  0x17069
545                         MX6QDL_PAD_SD4_DAT5__SD4_DATA5  0x17069
546                         MX6QDL_PAD_SD4_DAT6__SD4_DATA6  0x17069
547                         MX6QDL_PAD_SD4_DAT7__SD4_DATA7  0x17069
548                 >;
549         };
550
551         pinctrl_wdog: wdoggrp {
552                 fsl,pins = <
553                         MX6QDL_PAD_GPIO_1__WDOG2_B      0x1b0b0
554                 >;
555         };
556 };
557
558 &ipu1_di0_disp0 {
559         remote-endpoint = <&lcd_display_in>;
560 };
561
562 &pcie {
563         pinctrl-names = "default";
564         pinctrl-0 = <&pinctrl_pcie>;
565         reset-gpio = <&gpio7 12 GPIO_ACTIVE_LOW>;
566         vpcie-supply = <&reg_pcie>;
567         status = "disabled";
568 };
569
570 &pwm1 {
571         pinctrl-names = "default";
572         pinctrl-0 = <&pinctrl_pwm1>;
573         status = "disabled";
574 };
575
576 &uart1 {
577         pinctrl-names = "default";
578         pinctrl-0 = <&pinctrl_uart1>;
579         status = "okay";
580 };
581
582 &uart2 {
583         pinctrl-names = "default";
584         pinctrl-0 = <&pinctrl_uart2>;
585         status = "okay";
586 };
587
588 &usbh1 {
589         pinctrl-names = "default";
590         pinctrl-0 = <&pinctrl_usbh1>;
591         vbus-supply = <&reg_usb_h1_vbus>;
592         over-current-active-low;
593         status = "disabled";
594 };
595
596 &usbotg {
597         pinctrl-names = "default";
598         pinctrl-0 = <&pinctrl_usbotg>;
599         vbus-supply = <&reg_usb_otg_vbus>;
600         over-current-active-low;
601         srp-disable;
602         hnp-disable;
603         adp-disable;
604         status = "okay";
605 };
606
607 &usbphy1 {
608         fsl,tx-d-cal = <106>;
609         status = "okay";
610 };
611
612 &usbphy2 {
613         fsl,tx-d-cal = <109>;
614         status = "disabled";
615 };
616
617 &usdhc3 {
618         pinctrl-names = "default";
619         pinctrl-0 = <&pinctrl_usdhc3>;
620         bus-width = <4>;
621         cd-gpios = <&gpio7 8 GPIO_ACTIVE_LOW>;
622         wp-gpios = <&gpio2 22 GPIO_ACTIVE_HIGH>;
623         no-1-8-v;
624         keep-power-in-suspend;
625         wakeup-source;
626         vmmc-supply = <&sw2_reg>;
627         status = "disabled";
628 };
629
630 &usdhc4 {
631         pinctrl-names = "default";
632         pinctrl-0 = <&pinctrl_usdhc4>;
633         bus-width = <8>;
634         non-removable;
635         no-1-8-v;
636         keep-power-in-suspend;
637         vmmc-supply = <&sw2_reg>;
638         status = "okay";
639 };
640
641 &wdog1 {
642         status = "disabled";
643 };
644
645 &wdog2 {
646         pinctrl-names = "default";
647         pinctrl-0 = <&pinctrl_wdog>;
648         fsl,ext-reset-output;
649         status = "okay";
650 };