Merge commit '81fd23e2b3ccf71c807e671444e8accaba98ca53' of https://git.pengutronix...
[linux-2.6-microblaze.git] / arch / arm / boot / dts / aspeed-g5.dtsi
1 // SPDX-License-Identifier: GPL-2.0+
2 #include <dt-bindings/clock/aspeed-clock.h>
3 #include <dt-bindings/interrupt-controller/aspeed-scu-ic.h>
4
5 / {
6         model = "Aspeed BMC";
7         compatible = "aspeed,ast2500";
8         #address-cells = <1>;
9         #size-cells = <1>;
10         interrupt-parent = <&vic>;
11
12         aliases {
13                 i2c0 = &i2c0;
14                 i2c1 = &i2c1;
15                 i2c2 = &i2c2;
16                 i2c3 = &i2c3;
17                 i2c4 = &i2c4;
18                 i2c5 = &i2c5;
19                 i2c6 = &i2c6;
20                 i2c7 = &i2c7;
21                 i2c8 = &i2c8;
22                 i2c9 = &i2c9;
23                 i2c10 = &i2c10;
24                 i2c11 = &i2c11;
25                 i2c12 = &i2c12;
26                 i2c13 = &i2c13;
27                 serial0 = &uart1;
28                 serial1 = &uart2;
29                 serial2 = &uart3;
30                 serial3 = &uart4;
31                 serial4 = &uart5;
32                 serial5 = &vuart;
33         };
34
35         cpus {
36                 #address-cells = <1>;
37                 #size-cells = <0>;
38
39                 cpu@0 {
40                         compatible = "arm,arm1176jzf-s";
41                         device_type = "cpu";
42                         reg = <0>;
43                 };
44         };
45
46         memory@80000000 {
47                 device_type = "memory";
48                 reg = <0x80000000 0>;
49         };
50
51         ahb {
52                 compatible = "simple-bus";
53                 #address-cells = <1>;
54                 #size-cells = <1>;
55                 ranges;
56
57                 fmc: spi@1e620000 {
58                         reg = < 0x1e620000 0xc4
59                                 0x20000000 0x10000000 >;
60                         #address-cells = <1>;
61                         #size-cells = <0>;
62                         compatible = "aspeed,ast2500-fmc";
63                         clocks = <&syscon ASPEED_CLK_AHB>;
64                         status = "disabled";
65                         interrupts = <19>;
66                         flash@0 {
67                                 reg = < 0 >;
68                                 compatible = "jedec,spi-nor";
69                                 spi-max-frequency = <50000000>;
70                                 status = "disabled";
71                         };
72                         flash@1 {
73                                 reg = < 1 >;
74                                 compatible = "jedec,spi-nor";
75                                 spi-max-frequency = <50000000>;
76                                 status = "disabled";
77                         };
78                         flash@2 {
79                                 reg = < 2 >;
80                                 compatible = "jedec,spi-nor";
81                                 spi-max-frequency = <50000000>;
82                                 status = "disabled";
83                         };
84                 };
85
86                 spi1: spi@1e630000 {
87                         reg = < 0x1e630000 0xc4
88                                 0x30000000 0x08000000 >;
89                         #address-cells = <1>;
90                         #size-cells = <0>;
91                         compatible = "aspeed,ast2500-spi";
92                         clocks = <&syscon ASPEED_CLK_AHB>;
93                         status = "disabled";
94                         flash@0 {
95                                 reg = < 0 >;
96                                 compatible = "jedec,spi-nor";
97                                 spi-max-frequency = <50000000>;
98                                 status = "disabled";
99                         };
100                         flash@1 {
101                                 reg = < 1 >;
102                                 compatible = "jedec,spi-nor";
103                                 spi-max-frequency = <50000000>;
104                                 status = "disabled";
105                         };
106                 };
107
108                 spi2: spi@1e631000 {
109                         reg = < 0x1e631000 0xc4
110                                 0x38000000 0x08000000 >;
111                         #address-cells = <1>;
112                         #size-cells = <0>;
113                         compatible = "aspeed,ast2500-spi";
114                         clocks = <&syscon ASPEED_CLK_AHB>;
115                         status = "disabled";
116                         flash@0 {
117                                 reg = < 0 >;
118                                 compatible = "jedec,spi-nor";
119                                 spi-max-frequency = <50000000>;
120                                 status = "disabled";
121                         };
122                         flash@1 {
123                                 reg = < 1 >;
124                                 compatible = "jedec,spi-nor";
125                                 spi-max-frequency = <50000000>;
126                                 status = "disabled";
127                         };
128                 };
129
130                 vic: interrupt-controller@1e6c0080 {
131                         compatible = "aspeed,ast2400-vic";
132                         interrupt-controller;
133                         #interrupt-cells = <1>;
134                         valid-sources = <0xfefff7ff 0x0807ffff>;
135                         reg = <0x1e6c0080 0x80>;
136                 };
137
138                 cvic: copro-interrupt-controller@1e6c2000 {
139                         compatible = "aspeed,ast2500-cvic", "aspeed-cvic";
140                         valid-sources = <0xffffffff>;
141                         copro-sw-interrupts = <1>;
142                         reg = <0x1e6c2000 0x80>;
143                 };
144
145                 mac0: ethernet@1e660000 {
146                         compatible = "aspeed,ast2500-mac", "faraday,ftgmac100";
147                         reg = <0x1e660000 0x180>;
148                         interrupts = <2>;
149                         clocks = <&syscon ASPEED_CLK_GATE_MAC1CLK>;
150                         status = "disabled";
151                 };
152
153                 mac1: ethernet@1e680000 {
154                         compatible = "aspeed,ast2500-mac", "faraday,ftgmac100";
155                         reg = <0x1e680000 0x180>;
156                         interrupts = <3>;
157                         clocks = <&syscon ASPEED_CLK_GATE_MAC2CLK>;
158                         status = "disabled";
159                 };
160
161                 ehci0: usb@1e6a1000 {
162                         compatible = "aspeed,ast2500-ehci", "generic-ehci";
163                         reg = <0x1e6a1000 0x100>;
164                         interrupts = <5>;
165                         clocks = <&syscon ASPEED_CLK_GATE_USBPORT1CLK>;
166                         pinctrl-names = "default";
167                         pinctrl-0 = <&pinctrl_usb2ah_default>;
168                         status = "disabled";
169                 };
170
171                 ehci1: usb@1e6a3000 {
172                         compatible = "aspeed,ast2500-ehci", "generic-ehci";
173                         reg = <0x1e6a3000 0x100>;
174                         interrupts = <13>;
175                         clocks = <&syscon ASPEED_CLK_GATE_USBPORT2CLK>;
176                         pinctrl-names = "default";
177                         pinctrl-0 = <&pinctrl_usb2bh_default>;
178                         status = "disabled";
179                 };
180
181                 uhci: usb@1e6b0000 {
182                         compatible = "aspeed,ast2500-uhci", "generic-uhci";
183                         reg = <0x1e6b0000 0x100>;
184                         interrupts = <14>;
185                         #ports = <2>;
186                         clocks = <&syscon ASPEED_CLK_GATE_USBUHCICLK>;
187                         status = "disabled";
188                         /*
189                          * No default pinmux, it will follow EHCI, use an explicit pinmux
190                          * override if you don't enable EHCI
191                          */
192                 };
193
194                 vhub: usb-vhub@1e6a0000 {
195                         compatible = "aspeed,ast2500-usb-vhub";
196                         reg = <0x1e6a0000 0x300>;
197                         interrupts = <5>;
198                         clocks = <&syscon ASPEED_CLK_GATE_USBPORT1CLK>;
199                         aspeed,vhub-downstream-ports = <5>;
200                         aspeed,vhub-generic-endpoints = <15>;
201                         pinctrl-names = "default";
202                         pinctrl-0 = <&pinctrl_usb2ad_default>;
203                         status = "disabled";
204                 };
205
206                 apb {
207                         compatible = "simple-bus";
208                         #address-cells = <1>;
209                         #size-cells = <1>;
210                         ranges;
211
212                         edac: memory-controller@1e6e0000 {
213                                 compatible = "aspeed,ast2500-sdram-edac";
214                                 reg = <0x1e6e0000 0x174>;
215                                 interrupts = <0>;
216                                 status = "disabled";
217                         };
218
219                         syscon: syscon@1e6e2000 {
220                                 compatible = "aspeed,ast2500-scu", "syscon", "simple-mfd";
221                                 reg = <0x1e6e2000 0x1a8>;
222                                 #address-cells = <1>;
223                                 #size-cells = <1>;
224                                 ranges = <0 0x1e6e2000 0x1000>;
225                                 #clock-cells = <1>;
226                                 #reset-cells = <1>;
227
228                                 scu_ic: interrupt-controller@18 {
229                                         #interrupt-cells = <1>;
230                                         compatible = "aspeed,ast2500-scu-ic";
231                                         reg = <0x18 0x4>;
232                                         interrupts = <21>;
233                                         interrupt-controller;
234                                 };
235
236                                 p2a: p2a-control@2c {
237                                         compatible = "aspeed,ast2500-p2a-ctrl";
238                                         reg = <0x2c 0x4>;
239                                         status = "disabled";
240                                 };
241
242                                 silicon-id@7c {
243                                         compatible = "aspeed,ast2500-silicon-id", "aspeed,silicon-id";
244                                         reg = <0x7c 0x4 0x150 0x8>;
245                                 };
246
247                                 pinctrl: pinctrl@80 {
248                                         compatible = "aspeed,ast2500-pinctrl";
249                                         reg = <0x80 0x18>, <0xa0 0x10>;
250                                         aspeed,external-nodes = <&gfx>, <&lhc>;
251                                 };
252                         };
253
254                         rng: hwrng@1e6e2078 {
255                                 compatible = "timeriomem_rng";
256                                 reg = <0x1e6e2078 0x4>;
257                                 period = <1>;
258                                 quality = <100>;
259                         };
260
261                         gfx: display@1e6e6000 {
262                                 compatible = "aspeed,ast2500-gfx", "syscon";
263                                 reg = <0x1e6e6000 0x1000>;
264                                 reg-io-width = <4>;
265                                 clocks = <&syscon ASPEED_CLK_GATE_D1CLK>;
266                                 resets = <&syscon ASPEED_RESET_CRT1>;
267                                 syscon = <&syscon>;
268                                 status = "disabled";
269                                 interrupts = <0x19>;
270                         };
271
272                         xdma: xdma@1e6e7000 {
273                                 compatible = "aspeed,ast2500-xdma";
274                                 reg = <0x1e6e7000 0x100>;
275                                 clocks = <&syscon ASPEED_CLK_GATE_BCLK>;
276                                 resets = <&syscon ASPEED_RESET_XDMA>;
277                                 interrupts-extended = <&vic 6>, <&scu_ic ASPEED_AST2500_SCU_IC_PCIE_RESET_LO_TO_HI>;
278                                 aspeed,pcie-device = "bmc";
279                                 aspeed,scu = <&syscon>;
280                                 status = "disabled";
281                         };
282
283                         adc: adc@1e6e9000 {
284                                 compatible = "aspeed,ast2500-adc";
285                                 reg = <0x1e6e9000 0xb0>;
286                                 clocks = <&syscon ASPEED_CLK_APB>;
287                                 resets = <&syscon ASPEED_RESET_ADC>;
288                                 #io-channel-cells = <1>;
289                                 status = "disabled";
290                         };
291
292                         video: video@1e700000 {
293                                 compatible = "aspeed,ast2500-video-engine";
294                                 reg = <0x1e700000 0x1000>;
295                                 clocks = <&syscon ASPEED_CLK_GATE_VCLK>,
296                                          <&syscon ASPEED_CLK_GATE_ECLK>;
297                                 clock-names = "vclk", "eclk";
298                                 interrupts = <7>;
299                                 status = "disabled";
300                         };
301
302                         sram: sram@1e720000 {
303                                 compatible = "mmio-sram";
304                                 reg = <0x1e720000 0x9000>;      // 36K
305                         };
306
307                         sdmmc: sd-controller@1e740000 {
308                                 compatible = "aspeed,ast2500-sd-controller";
309                                 reg = <0x1e740000 0x100>;
310                                 #address-cells = <1>;
311                                 #size-cells = <1>;
312                                 ranges = <0 0x1e740000 0x10000>;
313                                 clocks = <&syscon ASPEED_CLK_GATE_SDCLK>;
314                                 status = "disabled";
315
316                                 sdhci0: sdhci@100 {
317                                         compatible = "aspeed,ast2500-sdhci";
318                                         reg = <0x100 0x100>;
319                                         interrupts = <26>;
320                                         sdhci,auto-cmd12;
321                                         clocks = <&syscon ASPEED_CLK_SDIO>;
322                                         status = "disabled";
323                                 };
324
325                                 sdhci1: sdhci@200 {
326                                         compatible = "aspeed,ast2500-sdhci";
327                                         reg = <0x200 0x100>;
328                                         interrupts = <26>;
329                                         sdhci,auto-cmd12;
330                                         clocks = <&syscon ASPEED_CLK_SDIO>;
331                                         status = "disabled";
332                                 };
333                         };
334
335                         gpio: gpio@1e780000 {
336                                 #gpio-cells = <2>;
337                                 gpio-controller;
338                                 compatible = "aspeed,ast2500-gpio";
339                                 reg = <0x1e780000 0x200>;
340                                 interrupts = <20>;
341                                 gpio-ranges = <&pinctrl 0 0 232>;
342                                 clocks = <&syscon ASPEED_CLK_APB>;
343                                 interrupt-controller;
344                                 #interrupt-cells = <2>;
345                         };
346
347                         sgpio: sgpio@1e780200 {
348                                 #gpio-cells = <2>;
349                                 compatible = "aspeed,ast2500-sgpio";
350                                 gpio-controller;
351                                 interrupts = <40>;
352                                 reg = <0x1e780200 0x0100>;
353                                 clocks = <&syscon ASPEED_CLK_APB>;
354                                 interrupt-controller;
355                                 ngpios = <8>;
356                                 bus-frequency = <12000000>;
357                                 pinctrl-names = "default";
358                                 pinctrl-0 = <&pinctrl_sgpm_default>;
359                                 status = "disabled";
360                         };
361
362                         rtc: rtc@1e781000 {
363                                 compatible = "aspeed,ast2500-rtc";
364                                 reg = <0x1e781000 0x18>;
365                                 status = "disabled";
366                         };
367
368                         timer: timer@1e782000 {
369                                 /* This timer is a Faraday FTTMR010 derivative */
370                                 compatible = "aspeed,ast2400-timer";
371                                 reg = <0x1e782000 0x90>;
372                                 interrupts = <16 17 18 35 36 37 38 39>;
373                                 clocks = <&syscon ASPEED_CLK_APB>;
374                                 clock-names = "PCLK";
375                         };
376
377                         uart1: serial@1e783000 {
378                                 compatible = "ns16550a";
379                                 reg = <0x1e783000 0x20>;
380                                 reg-shift = <2>;
381                                 interrupts = <9>;
382                                 clocks = <&syscon ASPEED_CLK_GATE_UART1CLK>;
383                                 resets = <&lpc_reset 4>;
384                                 no-loopback-test;
385                                 status = "disabled";
386                         };
387
388                         uart5: serial@1e784000 {
389                                 compatible = "ns16550a";
390                                 reg = <0x1e784000 0x20>;
391                                 reg-shift = <2>;
392                                 interrupts = <10>;
393                                 clocks = <&syscon ASPEED_CLK_GATE_UART5CLK>;
394                                 no-loopback-test;
395                                 status = "disabled";
396                         };
397
398                         wdt1: watchdog@1e785000 {
399                                 compatible = "aspeed,ast2500-wdt";
400                                 reg = <0x1e785000 0x20>;
401                                 clocks = <&syscon ASPEED_CLK_APB>;
402                         };
403
404                         wdt2: watchdog@1e785020 {
405                                 compatible = "aspeed,ast2500-wdt";
406                                 reg = <0x1e785020 0x20>;
407                                 clocks = <&syscon ASPEED_CLK_APB>;
408                         };
409
410                         wdt3: watchdog@1e785040 {
411                                 compatible = "aspeed,ast2500-wdt";
412                                 reg = <0x1e785040 0x20>;
413                                 clocks = <&syscon ASPEED_CLK_APB>;
414                                 status = "disabled";
415                         };
416
417                         pwm_tacho: pwm-tacho-controller@1e786000 {
418                                 compatible = "aspeed,ast2500-pwm-tacho";
419                                 #address-cells = <1>;
420                                 #size-cells = <0>;
421                                 reg = <0x1e786000 0x1000>;
422                                 clocks = <&syscon ASPEED_CLK_24M>;
423                                 resets = <&syscon ASPEED_RESET_PWM>;
424                                 status = "disabled";
425                         };
426
427                         vuart: serial@1e787000 {
428                                 compatible = "aspeed,ast2500-vuart";
429                                 reg = <0x1e787000 0x40>;
430                                 reg-shift = <2>;
431                                 interrupts = <8>;
432                                 clocks = <&syscon ASPEED_CLK_APB>;
433                                 no-loopback-test;
434                                 status = "disabled";
435                         };
436
437                         lpc: lpc@1e789000 {
438                                 compatible = "aspeed,ast2500-lpc-v2", "simple-mfd", "syscon";
439                                 reg = <0x1e789000 0x1000>;
440                                 reg-io-width = <4>;
441
442                                 #address-cells = <1>;
443                                 #size-cells = <1>;
444                                 ranges = <0x0 0x1e789000 0x1000>;
445
446                                 kcs1: kcs@24 {
447                                         compatible = "aspeed,ast2500-kcs-bmc-v2";
448                                         reg = <0x24 0x1>, <0x30 0x1>, <0x3c 0x1>;
449                                         interrupts = <8>;
450                                         status = "disabled";
451                                 };
452
453                                 kcs2: kcs@28 {
454                                         compatible = "aspeed,ast2500-kcs-bmc-v2";
455                                         reg = <0x28 0x1>, <0x34 0x1>, <0x40 0x1>;
456                                         interrupts = <8>;
457                                         status = "disabled";
458                                 };
459
460                                 kcs3: kcs@2c {
461                                         compatible = "aspeed,ast2500-kcs-bmc-v2";
462                                         reg = <0x2c 0x1>, <0x38 0x1>, <0x44 0x1>;
463                                         interrupts = <8>;
464                                         status = "disabled";
465                                 };
466
467                                 kcs4: kcs@114 {
468                                         compatible = "aspeed,ast2500-kcs-bmc-v2";
469                                         reg = <0x114 0x1>, <0x118 0x1>, <0x11c 0x1>;
470                                         interrupts = <8>;
471                                         status = "disabled";
472                                 };
473
474                                 lpc_ctrl: lpc-ctrl@80 {
475                                         compatible = "aspeed,ast2500-lpc-ctrl";
476                                         reg = <0x80 0x10>;
477                                         clocks = <&syscon ASPEED_CLK_GATE_LCLK>;
478                                         status = "disabled";
479                                 };
480
481                                 lpc_snoop: lpc-snoop@90 {
482                                         compatible = "aspeed,ast2500-lpc-snoop";
483                                         reg = <0x90 0x8>;
484                                         interrupts = <8>;
485                                         clocks = <&syscon ASPEED_CLK_GATE_LCLK>;
486                                         status = "disabled";
487                                 };
488
489                                 lpc_reset: reset-controller@98 {
490                                         compatible = "aspeed,ast2500-lpc-reset";
491                                         reg = <0x98 0x4>;
492                                         #reset-cells = <1>;
493                                 };
494
495                                 lhc: lhc@a0 {
496                                         compatible = "aspeed,ast2500-lhc";
497                                         reg = <0xa0 0x24 0xc8 0x8>;
498                                 };
499
500
501                                 ibt: ibt@140 {
502                                         compatible = "aspeed,ast2500-ibt-bmc";
503                                         reg = <0x140 0x18>;
504                                         interrupts = <8>;
505                                         status = "disabled";
506                                 };
507                         };
508
509                         uart2: serial@1e78d000 {
510                                 compatible = "ns16550a";
511                                 reg = <0x1e78d000 0x20>;
512                                 reg-shift = <2>;
513                                 interrupts = <32>;
514                                 clocks = <&syscon ASPEED_CLK_GATE_UART2CLK>;
515                                 resets = <&lpc_reset 5>;
516                                 no-loopback-test;
517                                 status = "disabled";
518                         };
519
520                         uart3: serial@1e78e000 {
521                                 compatible = "ns16550a";
522                                 reg = <0x1e78e000 0x20>;
523                                 reg-shift = <2>;
524                                 interrupts = <33>;
525                                 clocks = <&syscon ASPEED_CLK_GATE_UART3CLK>;
526                                 resets = <&lpc_reset 6>;
527                                 no-loopback-test;
528                                 status = "disabled";
529                         };
530
531                         uart4: serial@1e78f000 {
532                                 compatible = "ns16550a";
533                                 reg = <0x1e78f000 0x20>;
534                                 reg-shift = <2>;
535                                 interrupts = <34>;
536                                 clocks = <&syscon ASPEED_CLK_GATE_UART4CLK>;
537                                 resets = <&lpc_reset 7>;
538                                 no-loopback-test;
539                                 status = "disabled";
540                         };
541
542                         i2c: bus@1e78a000 {
543                                 compatible = "simple-bus";
544                                 #address-cells = <1>;
545                                 #size-cells = <1>;
546                                 ranges = <0 0x1e78a000 0x1000>;
547                         };
548                 };
549         };
550 };
551
552 &i2c {
553         i2c_ic: interrupt-controller@0 {
554                 #interrupt-cells = <1>;
555                 compatible = "aspeed,ast2500-i2c-ic";
556                 reg = <0x0 0x40>;
557                 interrupts = <12>;
558                 interrupt-controller;
559         };
560
561         i2c0: i2c-bus@40 {
562                 #address-cells = <1>;
563                 #size-cells = <0>;
564                 #interrupt-cells = <1>;
565
566                 reg = <0x40 0x40>;
567                 compatible = "aspeed,ast2500-i2c-bus";
568                 clocks = <&syscon ASPEED_CLK_APB>;
569                 resets = <&syscon ASPEED_RESET_I2C>;
570                 bus-frequency = <100000>;
571                 interrupts = <0>;
572                 interrupt-parent = <&i2c_ic>;
573                 status = "disabled";
574                 /* Does not need pinctrl properties */
575         };
576
577         i2c1: i2c-bus@80 {
578                 #address-cells = <1>;
579                 #size-cells = <0>;
580                 #interrupt-cells = <1>;
581
582                 reg = <0x80 0x40>;
583                 compatible = "aspeed,ast2500-i2c-bus";
584                 clocks = <&syscon ASPEED_CLK_APB>;
585                 resets = <&syscon ASPEED_RESET_I2C>;
586                 bus-frequency = <100000>;
587                 interrupts = <1>;
588                 interrupt-parent = <&i2c_ic>;
589                 status = "disabled";
590                 /* Does not need pinctrl properties */
591         };
592
593         i2c2: i2c-bus@c0 {
594                 #address-cells = <1>;
595                 #size-cells = <0>;
596                 #interrupt-cells = <1>;
597
598                 reg = <0xc0 0x40>;
599                 compatible = "aspeed,ast2500-i2c-bus";
600                 clocks = <&syscon ASPEED_CLK_APB>;
601                 resets = <&syscon ASPEED_RESET_I2C>;
602                 bus-frequency = <100000>;
603                 interrupts = <2>;
604                 interrupt-parent = <&i2c_ic>;
605                 pinctrl-names = "default";
606                 pinctrl-0 = <&pinctrl_i2c3_default>;
607                 status = "disabled";
608         };
609
610         i2c3: i2c-bus@100 {
611                 #address-cells = <1>;
612                 #size-cells = <0>;
613                 #interrupt-cells = <1>;
614
615                 reg = <0x100 0x40>;
616                 compatible = "aspeed,ast2500-i2c-bus";
617                 clocks = <&syscon ASPEED_CLK_APB>;
618                 resets = <&syscon ASPEED_RESET_I2C>;
619                 bus-frequency = <100000>;
620                 interrupts = <3>;
621                 interrupt-parent = <&i2c_ic>;
622                 pinctrl-names = "default";
623                 pinctrl-0 = <&pinctrl_i2c4_default>;
624                 status = "disabled";
625         };
626
627         i2c4: i2c-bus@140 {
628                 #address-cells = <1>;
629                 #size-cells = <0>;
630                 #interrupt-cells = <1>;
631
632                 reg = <0x140 0x40>;
633                 compatible = "aspeed,ast2500-i2c-bus";
634                 clocks = <&syscon ASPEED_CLK_APB>;
635                 resets = <&syscon ASPEED_RESET_I2C>;
636                 bus-frequency = <100000>;
637                 interrupts = <4>;
638                 interrupt-parent = <&i2c_ic>;
639                 pinctrl-names = "default";
640                 pinctrl-0 = <&pinctrl_i2c5_default>;
641                 status = "disabled";
642         };
643
644         i2c5: i2c-bus@180 {
645                 #address-cells = <1>;
646                 #size-cells = <0>;
647                 #interrupt-cells = <1>;
648
649                 reg = <0x180 0x40>;
650                 compatible = "aspeed,ast2500-i2c-bus";
651                 clocks = <&syscon ASPEED_CLK_APB>;
652                 resets = <&syscon ASPEED_RESET_I2C>;
653                 bus-frequency = <100000>;
654                 interrupts = <5>;
655                 interrupt-parent = <&i2c_ic>;
656                 pinctrl-names = "default";
657                 pinctrl-0 = <&pinctrl_i2c6_default>;
658                 status = "disabled";
659         };
660
661         i2c6: i2c-bus@1c0 {
662                 #address-cells = <1>;
663                 #size-cells = <0>;
664                 #interrupt-cells = <1>;
665
666                 reg = <0x1c0 0x40>;
667                 compatible = "aspeed,ast2500-i2c-bus";
668                 clocks = <&syscon ASPEED_CLK_APB>;
669                 resets = <&syscon ASPEED_RESET_I2C>;
670                 bus-frequency = <100000>;
671                 interrupts = <6>;
672                 interrupt-parent = <&i2c_ic>;
673                 pinctrl-names = "default";
674                 pinctrl-0 = <&pinctrl_i2c7_default>;
675                 status = "disabled";
676         };
677
678         i2c7: i2c-bus@300 {
679                 #address-cells = <1>;
680                 #size-cells = <0>;
681                 #interrupt-cells = <1>;
682
683                 reg = <0x300 0x40>;
684                 compatible = "aspeed,ast2500-i2c-bus";
685                 clocks = <&syscon ASPEED_CLK_APB>;
686                 resets = <&syscon ASPEED_RESET_I2C>;
687                 bus-frequency = <100000>;
688                 interrupts = <7>;
689                 interrupt-parent = <&i2c_ic>;
690                 pinctrl-names = "default";
691                 pinctrl-0 = <&pinctrl_i2c8_default>;
692                 status = "disabled";
693         };
694
695         i2c8: i2c-bus@340 {
696                 #address-cells = <1>;
697                 #size-cells = <0>;
698                 #interrupt-cells = <1>;
699
700                 reg = <0x340 0x40>;
701                 compatible = "aspeed,ast2500-i2c-bus";
702                 clocks = <&syscon ASPEED_CLK_APB>;
703                 resets = <&syscon ASPEED_RESET_I2C>;
704                 bus-frequency = <100000>;
705                 interrupts = <8>;
706                 interrupt-parent = <&i2c_ic>;
707                 pinctrl-names = "default";
708                 pinctrl-0 = <&pinctrl_i2c9_default>;
709                 status = "disabled";
710         };
711
712         i2c9: i2c-bus@380 {
713                 #address-cells = <1>;
714                 #size-cells = <0>;
715                 #interrupt-cells = <1>;
716
717                 reg = <0x380 0x40>;
718                 compatible = "aspeed,ast2500-i2c-bus";
719                 clocks = <&syscon ASPEED_CLK_APB>;
720                 resets = <&syscon ASPEED_RESET_I2C>;
721                 bus-frequency = <100000>;
722                 interrupts = <9>;
723                 interrupt-parent = <&i2c_ic>;
724                 pinctrl-names = "default";
725                 pinctrl-0 = <&pinctrl_i2c10_default>;
726                 status = "disabled";
727         };
728
729         i2c10: i2c-bus@3c0 {
730                 #address-cells = <1>;
731                 #size-cells = <0>;
732                 #interrupt-cells = <1>;
733
734                 reg = <0x3c0 0x40>;
735                 compatible = "aspeed,ast2500-i2c-bus";
736                 clocks = <&syscon ASPEED_CLK_APB>;
737                 resets = <&syscon ASPEED_RESET_I2C>;
738                 bus-frequency = <100000>;
739                 interrupts = <10>;
740                 interrupt-parent = <&i2c_ic>;
741                 pinctrl-names = "default";
742                 pinctrl-0 = <&pinctrl_i2c11_default>;
743                 status = "disabled";
744         };
745
746         i2c11: i2c-bus@400 {
747                 #address-cells = <1>;
748                 #size-cells = <0>;
749                 #interrupt-cells = <1>;
750
751                 reg = <0x400 0x40>;
752                 compatible = "aspeed,ast2500-i2c-bus";
753                 clocks = <&syscon ASPEED_CLK_APB>;
754                 resets = <&syscon ASPEED_RESET_I2C>;
755                 bus-frequency = <100000>;
756                 interrupts = <11>;
757                 interrupt-parent = <&i2c_ic>;
758                 pinctrl-names = "default";
759                 pinctrl-0 = <&pinctrl_i2c12_default>;
760                 status = "disabled";
761         };
762
763         i2c12: i2c-bus@440 {
764                 #address-cells = <1>;
765                 #size-cells = <0>;
766                 #interrupt-cells = <1>;
767
768                 reg = <0x440 0x40>;
769                 compatible = "aspeed,ast2500-i2c-bus";
770                 clocks = <&syscon ASPEED_CLK_APB>;
771                 resets = <&syscon ASPEED_RESET_I2C>;
772                 bus-frequency = <100000>;
773                 interrupts = <12>;
774                 interrupt-parent = <&i2c_ic>;
775                 pinctrl-names = "default";
776                 pinctrl-0 = <&pinctrl_i2c13_default>;
777                 status = "disabled";
778         };
779
780         i2c13: i2c-bus@480 {
781                 #address-cells = <1>;
782                 #size-cells = <0>;
783                 #interrupt-cells = <1>;
784
785                 reg = <0x480 0x40>;
786                 compatible = "aspeed,ast2500-i2c-bus";
787                 clocks = <&syscon ASPEED_CLK_APB>;
788                 resets = <&syscon ASPEED_RESET_I2C>;
789                 bus-frequency = <100000>;
790                 interrupts = <13>;
791                 interrupt-parent = <&i2c_ic>;
792                 pinctrl-names = "default";
793                 pinctrl-0 = <&pinctrl_i2c14_default>;
794                 status = "disabled";
795         };
796 };
797
798 &pinctrl {
799         pinctrl_acpi_default: acpi_default {
800                 function = "ACPI";
801                 groups = "ACPI";
802         };
803
804         pinctrl_adc0_default: adc0_default {
805                 function = "ADC0";
806                 groups = "ADC0";
807         };
808
809         pinctrl_adc1_default: adc1_default {
810                 function = "ADC1";
811                 groups = "ADC1";
812         };
813
814         pinctrl_adc10_default: adc10_default {
815                 function = "ADC10";
816                 groups = "ADC10";
817         };
818
819         pinctrl_adc11_default: adc11_default {
820                 function = "ADC11";
821                 groups = "ADC11";
822         };
823
824         pinctrl_adc12_default: adc12_default {
825                 function = "ADC12";
826                 groups = "ADC12";
827         };
828
829         pinctrl_adc13_default: adc13_default {
830                 function = "ADC13";
831                 groups = "ADC13";
832         };
833
834         pinctrl_adc14_default: adc14_default {
835                 function = "ADC14";
836                 groups = "ADC14";
837         };
838
839         pinctrl_adc15_default: adc15_default {
840                 function = "ADC15";
841                 groups = "ADC15";
842         };
843
844         pinctrl_adc2_default: adc2_default {
845                 function = "ADC2";
846                 groups = "ADC2";
847         };
848
849         pinctrl_adc3_default: adc3_default {
850                 function = "ADC3";
851                 groups = "ADC3";
852         };
853
854         pinctrl_adc4_default: adc4_default {
855                 function = "ADC4";
856                 groups = "ADC4";
857         };
858
859         pinctrl_adc5_default: adc5_default {
860                 function = "ADC5";
861                 groups = "ADC5";
862         };
863
864         pinctrl_adc6_default: adc6_default {
865                 function = "ADC6";
866                 groups = "ADC6";
867         };
868
869         pinctrl_adc7_default: adc7_default {
870                 function = "ADC7";
871                 groups = "ADC7";
872         };
873
874         pinctrl_adc8_default: adc8_default {
875                 function = "ADC8";
876                 groups = "ADC8";
877         };
878
879         pinctrl_adc9_default: adc9_default {
880                 function = "ADC9";
881                 groups = "ADC9";
882         };
883
884         pinctrl_bmcint_default: bmcint_default {
885                 function = "BMCINT";
886                 groups = "BMCINT";
887         };
888
889         pinctrl_ddcclk_default: ddcclk_default {
890                 function = "DDCCLK";
891                 groups = "DDCCLK";
892         };
893
894         pinctrl_ddcdat_default: ddcdat_default {
895                 function = "DDCDAT";
896                 groups = "DDCDAT";
897         };
898
899         pinctrl_espi_default: espi_default {
900                 function = "ESPI";
901                 groups = "ESPI";
902         };
903
904         pinctrl_fwspics1_default: fwspics1_default {
905                 function = "FWSPICS1";
906                 groups = "FWSPICS1";
907         };
908
909         pinctrl_fwspics2_default: fwspics2_default {
910                 function = "FWSPICS2";
911                 groups = "FWSPICS2";
912         };
913
914         pinctrl_gpid0_default: gpid0_default {
915                 function = "GPID0";
916                 groups = "GPID0";
917         };
918
919         pinctrl_gpid2_default: gpid2_default {
920                 function = "GPID2";
921                 groups = "GPID2";
922         };
923
924         pinctrl_gpid4_default: gpid4_default {
925                 function = "GPID4";
926                 groups = "GPID4";
927         };
928
929         pinctrl_gpid6_default: gpid6_default {
930                 function = "GPID6";
931                 groups = "GPID6";
932         };
933
934         pinctrl_gpie0_default: gpie0_default {
935                 function = "GPIE0";
936                 groups = "GPIE0";
937         };
938
939         pinctrl_gpie2_default: gpie2_default {
940                 function = "GPIE2";
941                 groups = "GPIE2";
942         };
943
944         pinctrl_gpie4_default: gpie4_default {
945                 function = "GPIE4";
946                 groups = "GPIE4";
947         };
948
949         pinctrl_gpie6_default: gpie6_default {
950                 function = "GPIE6";
951                 groups = "GPIE6";
952         };
953
954         pinctrl_i2c10_default: i2c10_default {
955                 function = "I2C10";
956                 groups = "I2C10";
957         };
958
959         pinctrl_i2c11_default: i2c11_default {
960                 function = "I2C11";
961                 groups = "I2C11";
962         };
963
964         pinctrl_i2c12_default: i2c12_default {
965                 function = "I2C12";
966                 groups = "I2C12";
967         };
968
969         pinctrl_i2c13_default: i2c13_default {
970                 function = "I2C13";
971                 groups = "I2C13";
972         };
973
974         pinctrl_i2c14_default: i2c14_default {
975                 function = "I2C14";
976                 groups = "I2C14";
977         };
978
979         pinctrl_i2c3_default: i2c3_default {
980                 function = "I2C3";
981                 groups = "I2C3";
982         };
983
984         pinctrl_i2c4_default: i2c4_default {
985                 function = "I2C4";
986                 groups = "I2C4";
987         };
988
989         pinctrl_i2c5_default: i2c5_default {
990                 function = "I2C5";
991                 groups = "I2C5";
992         };
993
994         pinctrl_i2c6_default: i2c6_default {
995                 function = "I2C6";
996                 groups = "I2C6";
997         };
998
999         pinctrl_i2c7_default: i2c7_default {
1000                 function = "I2C7";
1001                 groups = "I2C7";
1002         };
1003
1004         pinctrl_i2c8_default: i2c8_default {
1005                 function = "I2C8";
1006                 groups = "I2C8";
1007         };
1008
1009         pinctrl_i2c9_default: i2c9_default {
1010                 function = "I2C9";
1011                 groups = "I2C9";
1012         };
1013
1014         pinctrl_lad0_default: lad0_default {
1015                 function = "LAD0";
1016                 groups = "LAD0";
1017         };
1018
1019         pinctrl_lad1_default: lad1_default {
1020                 function = "LAD1";
1021                 groups = "LAD1";
1022         };
1023
1024         pinctrl_lad2_default: lad2_default {
1025                 function = "LAD2";
1026                 groups = "LAD2";
1027         };
1028
1029         pinctrl_lad3_default: lad3_default {
1030                 function = "LAD3";
1031                 groups = "LAD3";
1032         };
1033
1034         pinctrl_lclk_default: lclk_default {
1035                 function = "LCLK";
1036                 groups = "LCLK";
1037         };
1038
1039         pinctrl_lframe_default: lframe_default {
1040                 function = "LFRAME";
1041                 groups = "LFRAME";
1042         };
1043
1044         pinctrl_lpchc_default: lpchc_default {
1045                 function = "LPCHC";
1046                 groups = "LPCHC";
1047         };
1048
1049         pinctrl_lpcpd_default: lpcpd_default {
1050                 function = "LPCPD";
1051                 groups = "LPCPD";
1052         };
1053
1054         pinctrl_lpcplus_default: lpcplus_default {
1055                 function = "LPCPLUS";
1056                 groups = "LPCPLUS";
1057         };
1058
1059         pinctrl_lpcpme_default: lpcpme_default {
1060                 function = "LPCPME";
1061                 groups = "LPCPME";
1062         };
1063
1064         pinctrl_lpcrst_default: lpcrst_default {
1065                 function = "LPCRST";
1066                 groups = "LPCRST";
1067         };
1068
1069         pinctrl_lpcsmi_default: lpcsmi_default {
1070                 function = "LPCSMI";
1071                 groups = "LPCSMI";
1072         };
1073
1074         pinctrl_lsirq_default: lsirq_default {
1075                 function = "LSIRQ";
1076                 groups = "LSIRQ";
1077         };
1078
1079         pinctrl_mac1link_default: mac1link_default {
1080                 function = "MAC1LINK";
1081                 groups = "MAC1LINK";
1082         };
1083
1084         pinctrl_mac2link_default: mac2link_default {
1085                 function = "MAC2LINK";
1086                 groups = "MAC2LINK";
1087         };
1088
1089         pinctrl_mdio1_default: mdio1_default {
1090                 function = "MDIO1";
1091                 groups = "MDIO1";
1092         };
1093
1094         pinctrl_mdio2_default: mdio2_default {
1095                 function = "MDIO2";
1096                 groups = "MDIO2";
1097         };
1098
1099         pinctrl_ncts1_default: ncts1_default {
1100                 function = "NCTS1";
1101                 groups = "NCTS1";
1102         };
1103
1104         pinctrl_ncts2_default: ncts2_default {
1105                 function = "NCTS2";
1106                 groups = "NCTS2";
1107         };
1108
1109         pinctrl_ncts3_default: ncts3_default {
1110                 function = "NCTS3";
1111                 groups = "NCTS3";
1112         };
1113
1114         pinctrl_ncts4_default: ncts4_default {
1115                 function = "NCTS4";
1116                 groups = "NCTS4";
1117         };
1118
1119         pinctrl_ndcd1_default: ndcd1_default {
1120                 function = "NDCD1";
1121                 groups = "NDCD1";
1122         };
1123
1124         pinctrl_ndcd2_default: ndcd2_default {
1125                 function = "NDCD2";
1126                 groups = "NDCD2";
1127         };
1128
1129         pinctrl_ndcd3_default: ndcd3_default {
1130                 function = "NDCD3";
1131                 groups = "NDCD3";
1132         };
1133
1134         pinctrl_ndcd4_default: ndcd4_default {
1135                 function = "NDCD4";
1136                 groups = "NDCD4";
1137         };
1138
1139         pinctrl_ndsr1_default: ndsr1_default {
1140                 function = "NDSR1";
1141                 groups = "NDSR1";
1142         };
1143
1144         pinctrl_ndsr2_default: ndsr2_default {
1145                 function = "NDSR2";
1146                 groups = "NDSR2";
1147         };
1148
1149         pinctrl_ndsr3_default: ndsr3_default {
1150                 function = "NDSR3";
1151                 groups = "NDSR3";
1152         };
1153
1154         pinctrl_ndsr4_default: ndsr4_default {
1155                 function = "NDSR4";
1156                 groups = "NDSR4";
1157         };
1158
1159         pinctrl_ndtr1_default: ndtr1_default {
1160                 function = "NDTR1";
1161                 groups = "NDTR1";
1162         };
1163
1164         pinctrl_ndtr2_default: ndtr2_default {
1165                 function = "NDTR2";
1166                 groups = "NDTR2";
1167         };
1168
1169         pinctrl_ndtr3_default: ndtr3_default {
1170                 function = "NDTR3";
1171                 groups = "NDTR3";
1172         };
1173
1174         pinctrl_ndtr4_default: ndtr4_default {
1175                 function = "NDTR4";
1176                 groups = "NDTR4";
1177         };
1178
1179         pinctrl_nri1_default: nri1_default {
1180                 function = "NRI1";
1181                 groups = "NRI1";
1182         };
1183
1184         pinctrl_nri2_default: nri2_default {
1185                 function = "NRI2";
1186                 groups = "NRI2";
1187         };
1188
1189         pinctrl_nri3_default: nri3_default {
1190                 function = "NRI3";
1191                 groups = "NRI3";
1192         };
1193
1194         pinctrl_nri4_default: nri4_default {
1195                 function = "NRI4";
1196                 groups = "NRI4";
1197         };
1198
1199         pinctrl_nrts1_default: nrts1_default {
1200                 function = "NRTS1";
1201                 groups = "NRTS1";
1202         };
1203
1204         pinctrl_nrts2_default: nrts2_default {
1205                 function = "NRTS2";
1206                 groups = "NRTS2";
1207         };
1208
1209         pinctrl_nrts3_default: nrts3_default {
1210                 function = "NRTS3";
1211                 groups = "NRTS3";
1212         };
1213
1214         pinctrl_nrts4_default: nrts4_default {
1215                 function = "NRTS4";
1216                 groups = "NRTS4";
1217         };
1218
1219         pinctrl_oscclk_default: oscclk_default {
1220                 function = "OSCCLK";
1221                 groups = "OSCCLK";
1222         };
1223
1224         pinctrl_pewake_default: pewake_default {
1225                 function = "PEWAKE";
1226                 groups = "PEWAKE";
1227         };
1228
1229         pinctrl_pnor_default: pnor_default {
1230                 function = "PNOR";
1231                 groups = "PNOR";
1232         };
1233
1234         pinctrl_pwm0_default: pwm0_default {
1235                 function = "PWM0";
1236                 groups = "PWM0";
1237         };
1238
1239         pinctrl_pwm1_default: pwm1_default {
1240                 function = "PWM1";
1241                 groups = "PWM1";
1242         };
1243
1244         pinctrl_pwm2_default: pwm2_default {
1245                 function = "PWM2";
1246                 groups = "PWM2";
1247         };
1248
1249         pinctrl_pwm3_default: pwm3_default {
1250                 function = "PWM3";
1251                 groups = "PWM3";
1252         };
1253
1254         pinctrl_pwm4_default: pwm4_default {
1255                 function = "PWM4";
1256                 groups = "PWM4";
1257         };
1258
1259         pinctrl_pwm5_default: pwm5_default {
1260                 function = "PWM5";
1261                 groups = "PWM5";
1262         };
1263
1264         pinctrl_pwm6_default: pwm6_default {
1265                 function = "PWM6";
1266                 groups = "PWM6";
1267         };
1268
1269         pinctrl_pwm7_default: pwm7_default {
1270                 function = "PWM7";
1271                 groups = "PWM7";
1272         };
1273
1274         pinctrl_rgmii1_default: rgmii1_default {
1275                 function = "RGMII1";
1276                 groups = "RGMII1";
1277         };
1278
1279         pinctrl_rgmii2_default: rgmii2_default {
1280                 function = "RGMII2";
1281                 groups = "RGMII2";
1282         };
1283
1284         pinctrl_rmii1_default: rmii1_default {
1285                 function = "RMII1";
1286                 groups = "RMII1";
1287         };
1288
1289         pinctrl_rmii2_default: rmii2_default {
1290                 function = "RMII2";
1291                 groups = "RMII2";
1292         };
1293
1294         pinctrl_rxd1_default: rxd1_default {
1295                 function = "RXD1";
1296                 groups = "RXD1";
1297         };
1298
1299         pinctrl_rxd2_default: rxd2_default {
1300                 function = "RXD2";
1301                 groups = "RXD2";
1302         };
1303
1304         pinctrl_rxd3_default: rxd3_default {
1305                 function = "RXD3";
1306                 groups = "RXD3";
1307         };
1308
1309         pinctrl_rxd4_default: rxd4_default {
1310                 function = "RXD4";
1311                 groups = "RXD4";
1312         };
1313
1314         pinctrl_salt1_default: salt1_default {
1315                 function = "SALT1";
1316                 groups = "SALT1";
1317         };
1318
1319         pinctrl_salt10_default: salt10_default {
1320                 function = "SALT10";
1321                 groups = "SALT10";
1322         };
1323
1324         pinctrl_salt11_default: salt11_default {
1325                 function = "SALT11";
1326                 groups = "SALT11";
1327         };
1328
1329         pinctrl_salt12_default: salt12_default {
1330                 function = "SALT12";
1331                 groups = "SALT12";
1332         };
1333
1334         pinctrl_salt13_default: salt13_default {
1335                 function = "SALT13";
1336                 groups = "SALT13";
1337         };
1338
1339         pinctrl_salt14_default: salt14_default {
1340                 function = "SALT14";
1341                 groups = "SALT14";
1342         };
1343
1344         pinctrl_salt2_default: salt2_default {
1345                 function = "SALT2";
1346                 groups = "SALT2";
1347         };
1348
1349         pinctrl_salt3_default: salt3_default {
1350                 function = "SALT3";
1351                 groups = "SALT3";
1352         };
1353
1354         pinctrl_salt4_default: salt4_default {
1355                 function = "SALT4";
1356                 groups = "SALT4";
1357         };
1358
1359         pinctrl_salt5_default: salt5_default {
1360                 function = "SALT5";
1361                 groups = "SALT5";
1362         };
1363
1364         pinctrl_salt6_default: salt6_default {
1365                 function = "SALT6";
1366                 groups = "SALT6";
1367         };
1368
1369         pinctrl_salt7_default: salt7_default {
1370                 function = "SALT7";
1371                 groups = "SALT7";
1372         };
1373
1374         pinctrl_salt8_default: salt8_default {
1375                 function = "SALT8";
1376                 groups = "SALT8";
1377         };
1378
1379         pinctrl_salt9_default: salt9_default {
1380                 function = "SALT9";
1381                 groups = "SALT9";
1382         };
1383
1384         pinctrl_scl1_default: scl1_default {
1385                 function = "SCL1";
1386                 groups = "SCL1";
1387         };
1388
1389         pinctrl_scl2_default: scl2_default {
1390                 function = "SCL2";
1391                 groups = "SCL2";
1392         };
1393
1394         pinctrl_sd1_default: sd1_default {
1395                 function = "SD1";
1396                 groups = "SD1";
1397         };
1398
1399         pinctrl_sd2_default: sd2_default {
1400                 function = "SD2";
1401                 groups = "SD2";
1402         };
1403
1404         pinctrl_sda1_default: sda1_default {
1405                 function = "SDA1";
1406                 groups = "SDA1";
1407         };
1408
1409         pinctrl_sda2_default: sda2_default {
1410                 function = "SDA2";
1411                 groups = "SDA2";
1412         };
1413
1414         pinctrl_sgpm_default: sgpm_default {
1415                 function = "SGPM";
1416                 groups = "SGPM";
1417         };
1418
1419         pinctrl_sgps1_default: sgps1_default {
1420                 function = "SGPS1";
1421                 groups = "SGPS1";
1422         };
1423
1424         pinctrl_sgps2_default: sgps2_default {
1425                 function = "SGPS2";
1426                 groups = "SGPS2";
1427         };
1428
1429         pinctrl_sioonctrl_default: sioonctrl_default {
1430                 function = "SIOONCTRL";
1431                 groups = "SIOONCTRL";
1432         };
1433
1434         pinctrl_siopbi_default: siopbi_default {
1435                 function = "SIOPBI";
1436                 groups = "SIOPBI";
1437         };
1438
1439         pinctrl_siopbo_default: siopbo_default {
1440                 function = "SIOPBO";
1441                 groups = "SIOPBO";
1442         };
1443
1444         pinctrl_siopwreq_default: siopwreq_default {
1445                 function = "SIOPWREQ";
1446                 groups = "SIOPWREQ";
1447         };
1448
1449         pinctrl_siopwrgd_default: siopwrgd_default {
1450                 function = "SIOPWRGD";
1451                 groups = "SIOPWRGD";
1452         };
1453
1454         pinctrl_sios3_default: sios3_default {
1455                 function = "SIOS3";
1456                 groups = "SIOS3";
1457         };
1458
1459         pinctrl_sios5_default: sios5_default {
1460                 function = "SIOS5";
1461                 groups = "SIOS5";
1462         };
1463
1464         pinctrl_siosci_default: siosci_default {
1465                 function = "SIOSCI";
1466                 groups = "SIOSCI";
1467         };
1468
1469         pinctrl_spi1_default: spi1_default {
1470                 function = "SPI1";
1471                 groups = "SPI1";
1472         };
1473
1474         pinctrl_spi1cs1_default: spi1cs1_default {
1475                 function = "SPI1CS1";
1476                 groups = "SPI1CS1";
1477         };
1478
1479         pinctrl_spi1debug_default: spi1debug_default {
1480                 function = "SPI1DEBUG";
1481                 groups = "SPI1DEBUG";
1482         };
1483
1484         pinctrl_spi1passthru_default: spi1passthru_default {
1485                 function = "SPI1PASSTHRU";
1486                 groups = "SPI1PASSTHRU";
1487         };
1488
1489         pinctrl_spi2ck_default: spi2ck_default {
1490                 function = "SPI2CK";
1491                 groups = "SPI2CK";
1492         };
1493
1494         pinctrl_spi2cs0_default: spi2cs0_default {
1495                 function = "SPI2CS0";
1496                 groups = "SPI2CS0";
1497         };
1498
1499         pinctrl_spi2cs1_default: spi2cs1_default {
1500                 function = "SPI2CS1";
1501                 groups = "SPI2CS1";
1502         };
1503
1504         pinctrl_spi2miso_default: spi2miso_default {
1505                 function = "SPI2MISO";
1506                 groups = "SPI2MISO";
1507         };
1508
1509         pinctrl_spi2mosi_default: spi2mosi_default {
1510                 function = "SPI2MOSI";
1511                 groups = "SPI2MOSI";
1512         };
1513
1514         pinctrl_timer3_default: timer3_default {
1515                 function = "TIMER3";
1516                 groups = "TIMER3";
1517         };
1518
1519         pinctrl_timer4_default: timer4_default {
1520                 function = "TIMER4";
1521                 groups = "TIMER4";
1522         };
1523
1524         pinctrl_timer5_default: timer5_default {
1525                 function = "TIMER5";
1526                 groups = "TIMER5";
1527         };
1528
1529         pinctrl_timer6_default: timer6_default {
1530                 function = "TIMER6";
1531                 groups = "TIMER6";
1532         };
1533
1534         pinctrl_timer7_default: timer7_default {
1535                 function = "TIMER7";
1536                 groups = "TIMER7";
1537         };
1538
1539         pinctrl_timer8_default: timer8_default {
1540                 function = "TIMER8";
1541                 groups = "TIMER8";
1542         };
1543
1544         pinctrl_txd1_default: txd1_default {
1545                 function = "TXD1";
1546                 groups = "TXD1";
1547         };
1548
1549         pinctrl_txd2_default: txd2_default {
1550                 function = "TXD2";
1551                 groups = "TXD2";
1552         };
1553
1554         pinctrl_txd3_default: txd3_default {
1555                 function = "TXD3";
1556                 groups = "TXD3";
1557         };
1558
1559         pinctrl_txd4_default: txd4_default {
1560                 function = "TXD4";
1561                 groups = "TXD4";
1562         };
1563
1564         pinctrl_uart6_default: uart6_default {
1565                 function = "UART6";
1566                 groups = "UART6";
1567         };
1568
1569         pinctrl_usbcki_default: usbcki_default {
1570                 function = "USBCKI";
1571                 groups = "USBCKI";
1572         };
1573
1574         pinctrl_usb2ah_default: usb2ah_default {
1575                 function = "USB2AH";
1576                 groups = "USB2AH";
1577         };
1578
1579         pinctrl_usb2ad_default: usb2ad_default {
1580                 function = "USB2AD";
1581                 groups = "USB2AD";
1582         };
1583
1584         pinctrl_usb11bhid_default: usb11bhid_default {
1585                 function = "USB11BHID";
1586                 groups = "USB11BHID";
1587         };
1588
1589         pinctrl_usb2bh_default: usb2bh_default {
1590                 function = "USB2BH";
1591                 groups = "USB2BH";
1592         };
1593
1594         pinctrl_vgabiosrom_default: vgabiosrom_default {
1595                 function = "VGABIOSROM";
1596                 groups = "VGABIOSROM";
1597         };
1598
1599         pinctrl_vgahs_default: vgahs_default {
1600                 function = "VGAHS";
1601                 groups = "VGAHS";
1602         };
1603
1604         pinctrl_vgavs_default: vgavs_default {
1605                 function = "VGAVS";
1606                 groups = "VGAVS";
1607         };
1608
1609         pinctrl_vpi24_default: vpi24_default {
1610                 function = "VPI24";
1611                 groups = "VPI24";
1612         };
1613
1614         pinctrl_vpo_default: vpo_default {
1615                 function = "VPO";
1616                 groups = "VPO";
1617         };
1618
1619         pinctrl_wdtrst1_default: wdtrst1_default {
1620                 function = "WDTRST1";
1621                 groups = "WDTRST1";
1622         };
1623
1624         pinctrl_wdtrst2_default: wdtrst2_default {
1625                 function = "WDTRST2";
1626                 groups = "WDTRST2";
1627         };
1628 };