dt-bindings: clock: renesas,r9a09g047-cpg: Add XSPI and GBETH PTP core clocks
authorBiju Das <biju.das.jz@bp.renesas.com>
Thu, 24 Apr 2025 08:13:54 +0000 (09:13 +0100)
committerGeert Uytterhoeven <geert+renesas@glider.be>
Thu, 8 May 2025 18:11:00 +0000 (20:11 +0200)
Add definitions for XSPI core clock and Gigabit Ethernet PTP reference
core clocks in the R9A09G047 CPG DT bindings header file.

The clk_spi is modelled as a fixed divider clock with parent clk_spix2 and
factor two as both parent and child share same gating bit.

Signed-off-by: Biju Das <biju.das.jz@bp.renesas.com>
Acked-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
Reviewed-by: Geert Uytterhoeven <geert+renesas@glider.be>
Link: https://lore.kernel.org/20250424081400.135028-2-biju.das.jz@bp.renesas.com
Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
include/dt-bindings/clock/renesas,r9a09g047-cpg.h

index 1d031bf..a27132f 100644 (file)
@@ -17,5 +17,8 @@
 #define R9A09G047_CM33_CLK0                    6
 #define R9A09G047_CST_0_SWCLKTCK               7
 #define R9A09G047_IOTOP_0_SHCLK                        8
+#define R9A09G047_SPI_CLK_SPI                  9
+#define R9A09G047_GBETH_0_CLK_PTP_REF_I                10
+#define R9A09G047_GBETH_1_CLK_PTP_REF_I                11
 
 #endif /* __DT_BINDINGS_CLOCK_RENESAS_R9A09G047_CPG_H__ */