pinctrl: samsung: Add exynos8895 SoC pinctrl configuration
authorIvaylo Ivanov <ivo.ivanov.ivanov1@gmail.com>
Fri, 20 Sep 2024 15:45:03 +0000 (18:45 +0300)
committerKrzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
Wed, 2 Oct 2024 07:47:45 +0000 (09:47 +0200)
Add support for the pin-controller found on the Exynos8895 SoC
used in Samsung Galaxy S8 and S8 Plus phones.

It has a newly applied pinctrl register layer for FSYS0 with a
different bank type offset that consists of the following bit
fields:

CON: 4, DAT: 1, PUD: 2, DRV: 3, CONPDN: 2, PUDPDN: 2

Signed-off-by: Ivaylo Ivanov <ivo.ivanov.ivanov1@gmail.com>
Reviewed-by: Sam Protsenko <semen.protsenko@linaro.org>
Acked-by: Linus Walleij <linus.walleij@linaro.org>
Link: https://lore.kernel.org/r/20240920154508.1618410-6-ivo.ivanov.ivanov1@gmail.com
Signed-off-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
drivers/pinctrl/samsung/pinctrl-exynos-arm64.c
drivers/pinctrl/samsung/pinctrl-exynos.h
drivers/pinctrl/samsung/pinctrl-samsung.c
drivers/pinctrl/samsung/pinctrl-samsung.h

index 5480e08..c5df4f1 100644 (file)
@@ -58,6 +58,15 @@ static const struct samsung_pin_bank_type exynos850_bank_type_alive = {
        .reg_offset = { 0x00, 0x04, 0x08, 0x0c, },
 };
 
+/*
+ * Bank type for non-alive type. Bit fields:
+ * CON: 4, DAT: 1, PUD: 2, DRV: 3, CONPDN: 2, PUDPDN: 2
+ */
+static const struct samsung_pin_bank_type exynos8895_bank_type_off  = {
+       .fld_width = { 4, 1, 2, 3, 2, 2, },
+       .reg_offset = { 0x00, 0x04, 0x08, 0x0c, 0x10, 0x14, },
+};
+
 /* Pad retention control code for accessing PMU regmap */
 static atomic_t exynos_shared_retention_refcnt;
 
@@ -866,6 +875,134 @@ const struct samsung_pinctrl_of_match_data exynosautov920_of_data __initconst =
        .num_ctrl       = ARRAY_SIZE(exynosautov920_pin_ctrl),
 };
 
+/* pin banks of exynos8895 pin-controller 0 (ALIVE) */
+static const struct samsung_pin_bank_data exynos8895_pin_banks0[] __initconst = {
+       EXYNOS_PIN_BANK_EINTW(8, 0x020, "gpa0", 0x00),
+       EXYNOS_PIN_BANK_EINTW(8, 0x040, "gpa1", 0x04),
+       EXYNOS_PIN_BANK_EINTW(8, 0x060, "gpa2", 0x08),
+       EXYNOS_PIN_BANK_EINTW(8, 0x080, "gpa3", 0x0c),
+       EXYNOS_PIN_BANK_EINTW(7, 0x0a0, "gpa4", 0x24),
+};
+
+/* pin banks of exynos8895 pin-controller 1 (ABOX) */
+static const struct samsung_pin_bank_data exynos8895_pin_banks1[] __initconst = {
+       EXYNOS_PIN_BANK_EINTG(8, 0x000, "gph0", 0x00),
+       EXYNOS_PIN_BANK_EINTG(7, 0x020, "gph1", 0x04),
+       EXYNOS_PIN_BANK_EINTG(4, 0x040, "gph3", 0x08),
+};
+
+/* pin banks of exynos8895 pin-controller 2 (VTS) */
+static const struct samsung_pin_bank_data exynos8895_pin_banks2[] __initconst = {
+       EXYNOS_PIN_BANK_EINTG(3, 0x000, "gph2", 0x00),
+};
+
+/* pin banks of exynos8895 pin-controller 3 (FSYS0) */
+static const struct samsung_pin_bank_data exynos8895_pin_banks3[] __initconst = {
+       EXYNOS8895_PIN_BANK_EINTG(3, 0x000, "gpi0", 0x00),
+       EXYNOS8895_PIN_BANK_EINTG(8, 0x020, "gpi1", 0x04),
+};
+
+/* pin banks of exynos8895 pin-controller 4 (FSYS1) */
+static const struct samsung_pin_bank_data exynos8895_pin_banks4[] __initconst = {
+       EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpj1", 0x00),
+       EXYNOS_PIN_BANK_EINTG(7, 0x020, "gpj0", 0x04),
+};
+
+/* pin banks of exynos8895 pin-controller 5 (BUSC) */
+static const struct samsung_pin_bank_data exynos8895_pin_banks5[] __initconst = {
+       EXYNOS_PIN_BANK_EINTG(2, 0x000, "gpb2", 0x00),
+};
+
+/* pin banks of exynos8895 pin-controller 6 (PERIC0) */
+static const struct samsung_pin_bank_data exynos8895_pin_banks6[] __initconst = {
+       EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpd0", 0x00),
+       EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpd1", 0x04),
+       EXYNOS_PIN_BANK_EINTG(4, 0x040, "gpd2", 0x08),
+       EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpd3", 0x0C),
+       EXYNOS_PIN_BANK_EINTG(4, 0x080, "gpb1", 0x10),
+       EXYNOS_PIN_BANK_EINTG(8, 0x0a0, "gpe7", 0x14),
+       EXYNOS_PIN_BANK_EINTG(8, 0x0c0, "gpf1", 0x18),
+};
+
+/* pin banks of exynos8895 pin-controller 7 (PERIC1) */
+static const struct samsung_pin_bank_data exynos8895_pin_banks7[] __initconst = {
+       EXYNOS_PIN_BANK_EINTG(3, 0x000, "gpb0", 0x00),
+       EXYNOS_PIN_BANK_EINTG(5, 0x020, "gpc0", 0x04),
+       EXYNOS_PIN_BANK_EINTG(5, 0x040, "gpc1", 0x08),
+       EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpc2", 0x0C),
+       EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpc3", 0x10),
+       EXYNOS_PIN_BANK_EINTG(4, 0x0a0, "gpk0", 0x14),
+       EXYNOS_PIN_BANK_EINTG(8, 0x0c0, "gpe5", 0x18),
+       EXYNOS_PIN_BANK_EINTG(8, 0x0e0, "gpe6", 0x1C),
+       EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpe2", 0x20),
+       EXYNOS_PIN_BANK_EINTG(8, 0x120, "gpe3", 0x24),
+       EXYNOS_PIN_BANK_EINTG(8, 0x140, "gpe4", 0x28),
+       EXYNOS_PIN_BANK_EINTG(4, 0x160, "gpf0", 0x2C),
+       EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpe1", 0x30),
+       EXYNOS_PIN_BANK_EINTG(2, 0x1a0, "gpg0", 0x34),
+};
+
+static const struct samsung_pin_ctrl exynos8895_pin_ctrl[] __initconst = {
+       {
+               /* pin-controller instance 0 ALIVE data */
+               .pin_banks      = exynos8895_pin_banks0,
+               .nr_banks       = ARRAY_SIZE(exynos8895_pin_banks0),
+               .eint_gpio_init = exynos_eint_gpio_init,
+               .eint_wkup_init = exynos_eint_wkup_init,
+               .suspend        = exynos_pinctrl_suspend,
+               .resume         = exynos_pinctrl_resume,
+       }, {
+               /* pin-controller instance 1 ABOX data */
+               .pin_banks      = exynos8895_pin_banks1,
+               .nr_banks       = ARRAY_SIZE(exynos8895_pin_banks1),
+       }, {
+               /* pin-controller instance 2 VTS data */
+               .pin_banks      = exynos8895_pin_banks2,
+               .nr_banks       = ARRAY_SIZE(exynos8895_pin_banks2),
+               .eint_gpio_init = exynos_eint_gpio_init,
+       }, {
+               /* pin-controller instance 3 FSYS0 data */
+               .pin_banks      = exynos8895_pin_banks3,
+               .nr_banks       = ARRAY_SIZE(exynos8895_pin_banks3),
+               .eint_gpio_init = exynos_eint_gpio_init,
+               .suspend        = exynos_pinctrl_suspend,
+               .resume         = exynos_pinctrl_resume,
+       }, {
+               /* pin-controller instance 4 FSYS1 data */
+               .pin_banks      = exynos8895_pin_banks4,
+               .nr_banks       = ARRAY_SIZE(exynos8895_pin_banks4),
+               .eint_gpio_init = exynos_eint_gpio_init,
+               .suspend        = exynos_pinctrl_suspend,
+               .resume         = exynos_pinctrl_resume,
+       }, {
+               /* pin-controller instance 5 BUSC data */
+               .pin_banks      = exynos8895_pin_banks5,
+               .nr_banks       = ARRAY_SIZE(exynos8895_pin_banks5),
+               .eint_gpio_init = exynos_eint_gpio_init,
+               .suspend        = exynos_pinctrl_suspend,
+               .resume         = exynos_pinctrl_resume,
+       }, {
+               /* pin-controller instance 6 PERIC0 data */
+               .pin_banks      = exynos8895_pin_banks6,
+               .nr_banks       = ARRAY_SIZE(exynos8895_pin_banks6),
+               .eint_gpio_init = exynos_eint_gpio_init,
+               .suspend        = exynos_pinctrl_suspend,
+               .resume         = exynos_pinctrl_resume,
+       }, {
+               /* pin-controller instance 7 PERIC1 data */
+               .pin_banks      = exynos8895_pin_banks7,
+               .nr_banks       = ARRAY_SIZE(exynos8895_pin_banks7),
+               .eint_gpio_init = exynos_eint_gpio_init,
+               .suspend        = exynos_pinctrl_suspend,
+               .resume         = exynos_pinctrl_resume,
+       },
+};
+
+const struct samsung_pinctrl_of_match_data exynos8895_of_data __initconst = {
+       .ctrl           = exynos8895_pin_ctrl,
+       .num_ctrl       = ARRAY_SIZE(exynos8895_pin_ctrl),
+};
+
 /*
  * Pinctrl driver data for Tesla FSD SoC. FSD SoC includes three
  * gpio/pin-mux/pinconfig controllers.
index 305cb1d..7b7ff7f 100644 (file)
                .name           = id                            \
        }
 
+#define EXYNOS8895_PIN_BANK_EINTG(pins, reg, id, offs)         \
+       {                                                       \
+               .type           = &exynos8895_bank_type_off,    \
+               .pctl_offset    = reg,                          \
+               .nr_pins        = pins,                         \
+               .eint_type      = EINT_TYPE_GPIO,               \
+               .eint_offset    = offs,                         \
+               .name           = id                            \
+       }
+
 #define EXYNOSV920_PIN_BANK_EINTG(pins, reg, id, con_offs, mask_offs, pend_offs)       \
        {                                                       \
                .type                   = &exynos850_bank_type_off,     \
index 675efa5..86c7de1 100644 (file)
@@ -1477,6 +1477,8 @@ static const struct of_device_id samsung_pinctrl_dt_match[] = {
                .data = &exynos7885_of_data },
        { .compatible = "samsung,exynos850-pinctrl",
                .data = &exynos850_of_data },
+       { .compatible = "samsung,exynos8895-pinctrl",
+               .data = &exynos8895_of_data },
        { .compatible = "samsung,exynosautov9-pinctrl",
                .data = &exynosautov9_of_data },
        { .compatible = "samsung,exynosautov920-pinctrl",
index a1e7377..dc930d6 100644 (file)
@@ -384,6 +384,7 @@ extern const struct samsung_pinctrl_of_match_data exynos5433_of_data;
 extern const struct samsung_pinctrl_of_match_data exynos7_of_data;
 extern const struct samsung_pinctrl_of_match_data exynos7885_of_data;
 extern const struct samsung_pinctrl_of_match_data exynos850_of_data;
+extern const struct samsung_pinctrl_of_match_data exynos8895_of_data;
 extern const struct samsung_pinctrl_of_match_data exynosautov9_of_data;
 extern const struct samsung_pinctrl_of_match_data exynosautov920_of_data;
 extern const struct samsung_pinctrl_of_match_data fsd_of_data;