drm/amdgpu: Fix core reset sequence for JPEG5_0_1
authorSathishkumar S <sathishkumar.sundararaju@amd.com>
Wed, 26 Feb 2025 10:29:47 +0000 (15:59 +0530)
committerAlex Deucher <alexander.deucher@amd.com>
Wed, 5 Mar 2025 15:47:36 +0000 (10:47 -0500)
For cores 1 through 9 repair the core reset sequence by
adjusting offsets to access the expected registers.

Signed-off-by: Sathishkumar S <sathishkumar.sundararaju@amd.com>
Reviewed-by: Leo Liu <leo.liu@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
drivers/gpu/drm/amd/amdgpu/jpeg_v5_0_1.c

index 56c01d2..218e16b 100644 (file)
@@ -672,24 +672,20 @@ static void jpeg_v5_0_1_core_stall_reset(struct amdgpu_ring *ring)
        WREG32_SOC15_OFFSET(JPEG, jpeg_inst,
                            regUVD_JMI0_UVD_JMI_CLIENT_STALL,
                            reg_offset, 0x1F);
-       SOC15_WAIT_ON_RREG(JPEG, jpeg_inst,
-                          regUVD_JMI0_UVD_JMI_CLIENT_CLEAN_STATUS,
-                          0x1F, 0x1F);
+       SOC15_WAIT_ON_RREG_OFFSET(JPEG, jpeg_inst,
+                                 regUVD_JMI0_UVD_JMI_CLIENT_CLEAN_STATUS,
+                                 reg_offset, 0x1F, 0x1F);
        WREG32_SOC15_OFFSET(JPEG, jpeg_inst,
                            regUVD_JMI0_JPEG_LMI_DROP,
                            reg_offset, 0x1F);
-       WREG32_SOC15_OFFSET(JPEG, jpeg_inst,
-                           regJPEG_CORE_RST_CTRL,
-                           reg_offset, 1 << ring->pipe);
+       WREG32_SOC15(JPEG, jpeg_inst, regJPEG_CORE_RST_CTRL, 1 << ring->pipe);
        WREG32_SOC15_OFFSET(JPEG, jpeg_inst,
                            regUVD_JMI0_UVD_JMI_CLIENT_STALL,
                            reg_offset, 0x00);
        WREG32_SOC15_OFFSET(JPEG, jpeg_inst,
                            regUVD_JMI0_JPEG_LMI_DROP,
                            reg_offset, 0x00);
-       WREG32_SOC15_OFFSET(JPEG, jpeg_inst,
-                           regJPEG_CORE_RST_CTRL,
-                           reg_offset, 0x00);
+       WREG32_SOC15(JPEG, jpeg_inst, regJPEG_CORE_RST_CTRL, 0x00);
 }
 
 static int jpeg_v5_0_1_ring_reset(struct amdgpu_ring *ring, unsigned int vmid)