PCI/ASPM: Clear the correct bits when enabling L1 substates
authorYicong Yang <yangyicong@hisilicon.com>
Fri, 13 Mar 2020 09:53:47 +0000 (17:53 +0800)
committerBjorn Helgaas <bhelgaas@google.com>
Wed, 18 Mar 2020 22:43:14 +0000 (17:43 -0500)
In pcie_config_aspm_l1ss(), we cleared the wrong bits when enabling ASPM L1
Substates.  Instead of the L1.x enable bits (PCI_L1SS_CTL1_L1SS_MASK, 0xf), we
cleared the Link Activation Interrupt Enable bit (PCI_L1SS_CAP_L1_PM_SS,
0x10).

Clear the L1.x enable bits before writing the new L1.x configuration.

[bhelgaas: changelog]
Fixes: aeda9adebab8 ("PCI/ASPM: Configure L1 substate settings")
Link: https://lore.kernel.org/r/1584093227-1292-1-git-send-email-yangyicong@hisilicon.com
Signed-off-by: Yicong Yang <yangyicong@hisilicon.com>
Signed-off-by: Bjorn Helgaas <bhelgaas@google.com>
CC: stable@vger.kernel.org # v4.11+
drivers/pci/pcie/aspm.c

index 0dcd443..c2596e7 100644 (file)
@@ -747,9 +747,9 @@ static void pcie_config_aspm_l1ss(struct pcie_link_state *link, u32 state)
 
        /* Enable what we need to enable */
        pci_clear_and_set_dword(parent, up_cap_ptr + PCI_L1SS_CTL1,
-                               PCI_L1SS_CAP_L1_PM_SS, val);
+                               PCI_L1SS_CTL1_L1SS_MASK, val);
        pci_clear_and_set_dword(child, dw_cap_ptr + PCI_L1SS_CTL1,
-                               PCI_L1SS_CAP_L1_PM_SS, val);
+                               PCI_L1SS_CTL1_L1SS_MASK, val);
 }
 
 static void pcie_config_aspm_dev(struct pci_dev *pdev, u32 val)