net: dsa: mv88e6xxx: read FID when handling ATU violations
authorHans J. Schultz <netdev@kapio-technology.com>
Fri, 9 Dec 2022 17:28:15 +0000 (19:28 +0200)
committerJakub Kicinski <kuba@kernel.org>
Mon, 12 Dec 2022 23:01:18 +0000 (15:01 -0800)
When an ATU violation occurs, the switch uses the ATU FID register to
report the FID of the MAC address that incurred the violation. It would
be good for the driver to know the FID value for purposes such as
logging and CPU-based authentication.

Up until now, the driver has been calling the mv88e6xxx_g1_atu_op()
function to read ATU violations, but that doesn't do exactly what we
want, namely it calls mv88e6xxx_g1_atu_fid_write() with FID 0.
(side note, the documentation for the ATU Get/Clear Violation command
says that writes to the ATU FID register have no effect before the
operation starts, it's only that we disregard the value that this
register provides once the operation completes)

So mv88e6xxx_g1_atu_fid_write() is not what we want, but rather
mv88e6xxx_g1_atu_fid_read(). However, the latter doesn't exist, we need
to write it.

The remainder of mv88e6xxx_g1_atu_op() except for
mv88e6xxx_g1_atu_fid_write() is still needed, namely to send a
GET_CLR_VIOLATION command to the ATU. In principle we could have still
kept calling mv88e6xxx_g1_atu_op(), but the MDIO writes to the ATU FID
register are pointless, but in the interest of doing less CPU work per
interrupt, write a new function called mv88e6xxx_g1_read_atu_violation()
and call it.

The FID will be the port default FID as set by mv88e6xxx_port_set_fid()
if the VID from the packet cannot be found in the VTU. Otherwise it is
the FID derived from the VTU entry associated with that VID.

Signed-off-by: Hans J. Schultz <netdev@kapio-technology.com>
Signed-off-by: Vladimir Oltean <vladimir.oltean@nxp.com>
Reviewed-by: Florian Fainelli <f.fainelli@gmail.com>
Signed-off-by: Jakub Kicinski <kuba@kernel.org>
drivers/net/dsa/mv88e6xxx/global1_atu.c

index 7a1c4b9..b7e62ff 100644 (file)
@@ -114,6 +114,19 @@ static int mv88e6xxx_g1_atu_op_wait(struct mv88e6xxx_chip *chip)
        return mv88e6xxx_g1_wait_bit(chip, MV88E6XXX_G1_ATU_OP, bit, 0);
 }
 
+static int mv88e6xxx_g1_read_atu_violation(struct mv88e6xxx_chip *chip)
+{
+       int err;
+
+       err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_OP,
+                                MV88E6XXX_G1_ATU_OP_BUSY |
+                                MV88E6XXX_G1_ATU_OP_GET_CLR_VIOLATION);
+       if (err)
+               return err;
+
+       return mv88e6xxx_g1_atu_op_wait(chip);
+}
+
 static int mv88e6xxx_g1_atu_op(struct mv88e6xxx_chip *chip, u16 fid, u16 op)
 {
        u16 val;
@@ -159,6 +172,41 @@ int mv88e6xxx_g1_atu_get_next(struct mv88e6xxx_chip *chip, u16 fid)
        return mv88e6xxx_g1_atu_op(chip, fid, MV88E6XXX_G1_ATU_OP_GET_NEXT_DB);
 }
 
+static int mv88e6xxx_g1_atu_fid_read(struct mv88e6xxx_chip *chip, u16 *fid)
+{
+       u16 val = 0, upper = 0, op = 0;
+       int err = -EOPNOTSUPP;
+
+       if (mv88e6xxx_num_databases(chip) > 256) {
+               err = mv88e6xxx_g1_read(chip, MV88E6352_G1_ATU_FID, &val);
+               val &= 0xfff;
+               if (err)
+                       return err;
+       } else {
+               err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_OP, &op);
+               if (err)
+                       return err;
+               if (mv88e6xxx_num_databases(chip) > 64) {
+                       /* ATU DBNum[7:4] are located in ATU Control 15:12 */
+                       err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_CTL,
+                                               &upper);
+                       if (err)
+                               return err;
+
+                       upper = (upper >> 8) & 0x00f0;
+               } else if (mv88e6xxx_num_databases(chip) > 16) {
+                       /* ATU DBNum[5:4] are located in ATU Operation 9:8 */
+                       upper = (op >> 4) & 0x30;
+               }
+
+               /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
+               val = (op & 0xf) | upper;
+       }
+       *fid = val;
+
+       return err;
+}
+
 /* Offset 0x0C: ATU Data Register */
 
 static int mv88e6xxx_g1_atu_data_read(struct mv88e6xxx_chip *chip,
@@ -353,14 +401,12 @@ static irqreturn_t mv88e6xxx_g1_atu_prob_irq_thread_fn(int irq, void *dev_id)
 {
        struct mv88e6xxx_chip *chip = dev_id;
        struct mv88e6xxx_atu_entry entry;
-       int spid;
-       int err;
-       u16 val;
+       int err, spid;
+       u16 val, fid;
 
        mv88e6xxx_reg_lock(chip);
 
-       err = mv88e6xxx_g1_atu_op(chip, 0,
-                                 MV88E6XXX_G1_ATU_OP_GET_CLR_VIOLATION);
+       err = mv88e6xxx_g1_read_atu_violation(chip);
        if (err)
                goto out;
 
@@ -368,6 +414,10 @@ static irqreturn_t mv88e6xxx_g1_atu_prob_irq_thread_fn(int irq, void *dev_id)
        if (err)
                goto out;
 
+       err = mv88e6xxx_g1_atu_fid_read(chip, &fid);
+       if (err)
+               goto out;
+
        err = mv88e6xxx_g1_atu_data_read(chip, &entry);
        if (err)
                goto out;
@@ -380,22 +430,22 @@ static irqreturn_t mv88e6xxx_g1_atu_prob_irq_thread_fn(int irq, void *dev_id)
 
        if (val & MV88E6XXX_G1_ATU_OP_MEMBER_VIOLATION) {
                dev_err_ratelimited(chip->dev,
-                                   "ATU member violation for %pM portvec %x spid %d\n",
-                                   entry.mac, entry.portvec, spid);
+                                   "ATU member violation for %pM fid %u portvec %x spid %d\n",
+                                   entry.mac, fid, entry.portvec, spid);
                chip->ports[spid].atu_member_violation++;
        }
 
        if (val & MV88E6XXX_G1_ATU_OP_MISS_VIOLATION) {
                dev_err_ratelimited(chip->dev,
-                                   "ATU miss violation for %pM portvec %x spid %d\n",
-                                   entry.mac, entry.portvec, spid);
+                                   "ATU miss violation for %pM fid %u portvec %x spid %d\n",
+                                   entry.mac, fid, entry.portvec, spid);
                chip->ports[spid].atu_miss_violation++;
        }
 
        if (val & MV88E6XXX_G1_ATU_OP_FULL_VIOLATION) {
                dev_err_ratelimited(chip->dev,
-                                   "ATU full violation for %pM portvec %x spid %d\n",
-                                   entry.mac, entry.portvec, spid);
+                                   "ATU full violation for %pM fid %u portvec %x spid %d\n",
+                                   entry.mac, fid, entry.portvec, spid);
                chip->ports[spid].atu_full_violation++;
        }
        mv88e6xxx_reg_unlock(chip);