ice: Fix setting coalesce to handle DCB configuration
authorBrett Creeley <brett.creeley@intel.com>
Fri, 8 Nov 2019 14:23:23 +0000 (06:23 -0800)
committerJeff Kirsher <jeffrey.t.kirsher@intel.com>
Fri, 22 Nov 2019 21:15:04 +0000 (13:15 -0800)
commite25f9152bc07de534b2b590ce6c052ea25dd8900
treefa0ca381a50a43abcb762b35cbf83324f9b11475
parent1f9639d2fb9188a59acafae9dea626391c442a8d
ice: Fix setting coalesce to handle DCB configuration

Currently there can be a case where a DCB map is applied and there are
more interrupt vectors (vsi->num_q_vectors) than Rx queues (vsi->num_rxq)
and Tx queues (vsi->num_txq). If we try to set coalesce settings in this
case it will report a false failure. Fix this by checking if vector index
is valid with respect to the number of Tx and Rx queues configured.

Signed-off-by: Brett Creeley <brett.creeley@intel.com>
Tested-by: Andrew Bowers <andrewx.bowers@intel.com>
Signed-off-by: Jeff Kirsher <jeffrey.t.kirsher@intel.com>
drivers/net/ethernet/intel/ice/ice_ethtool.c