coresight: no-op refactor to make INSTP0 check more idiomatic
authorJames Clark <james.clark@arm.com>
Thu, 3 Feb 2022 11:53:35 +0000 (11:53 +0000)
committerSuzuki K Poulose <suzuki.poulose@arm.com>
Fri, 11 Mar 2022 10:07:37 +0000 (10:07 +0000)
commitd05bbad0130ff86b802e5cd6acbb6cac23b841b8
treeec14327672d651073f1185aca7ff50623a15081e
parent27caf7e473ef4b9d94a4a7d00e27ce6b24ad1b28
coresight: no-op refactor to make INSTP0 check more idiomatic

The spec says this:

  P0 tracing support field. The permitted values are:
      0b00  Tracing of load and store instructions as P0 elements is not
            supported.
      0b11  Tracing of load and store instructions as P0 elements is
            supported, so TRCCONFIGR.INSTP0 is supported.

            All other values are reserved.

The value we are looking for is 0b11 so simplify this. The double read
and && was a bit obfuscated.

Suggested-by: Suzuki Poulose <suzuki.poulose@arm.com>
Signed-off-by: James Clark <james.clark@arm.com>
Link: https://lore.kernel.org/r/20220203115336.119735-2-james.clark@arm.com
Signed-off-by: Suzuki K Poulose <suzuki.poulose@arm.com>
drivers/hwtracing/coresight/coresight-etm4x-core.c