drm/i915/audio: error log non-zero audio power refcount after unbind
[linux-2.6-microblaze.git] / drivers / gpu / drm / i915 / display / intel_audio.c
index 62f234f..2663e71 100644 (file)
@@ -252,14 +252,16 @@ static u32 audio_config_hdmi_pixel_clock(const struct intel_crtc_state *crtc_sta
                i = ARRAY_SIZE(hdmi_audio_clock);
 
        if (i == ARRAY_SIZE(hdmi_audio_clock)) {
-               DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n",
-                             adjusted_mode->crtc_clock);
+               drm_dbg_kms(&dev_priv->drm,
+                           "HDMI audio pixel clock setting for %d not found, falling back to defaults\n",
+                           adjusted_mode->crtc_clock);
                i = 1;
        }
 
-       DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
-                     hdmi_audio_clock[i].clock,
-                     hdmi_audio_clock[i].config);
+       drm_dbg_kms(&dev_priv->drm,
+                   "Configuring HDMI audio for pixel clock %d (0x%08x)\n",
+                   hdmi_audio_clock[i].clock,
+                   hdmi_audio_clock[i].config);
 
        return hdmi_audio_clock[i].config;
 }
@@ -512,6 +514,148 @@ static void hsw_audio_codec_disable(struct intel_encoder *encoder,
        mutex_unlock(&dev_priv->av_mutex);
 }
 
+/* Add a factor to take care of rounding and truncations */
+#define ROUNDING_FACTOR 10000
+
+static unsigned int get_hblank_early_enable_config(struct intel_encoder *encoder,
+                                                  const struct intel_crtc_state *crtc_state)
+{
+       struct drm_i915_private *i915 = to_i915(encoder->base.dev);
+       unsigned int link_clks_available, link_clks_required;
+       unsigned int tu_data, tu_line, link_clks_active;
+       unsigned int hblank_rise, hblank_early_prog;
+       unsigned int h_active, h_total, hblank_delta, pixel_clk, v_total;
+       unsigned int fec_coeff, refresh_rate, cdclk, vdsc_bpp;
+
+       h_active = crtc_state->hw.adjusted_mode.crtc_hdisplay;
+       h_total = crtc_state->hw.adjusted_mode.crtc_htotal;
+       v_total = crtc_state->hw.adjusted_mode.crtc_vtotal;
+       pixel_clk = crtc_state->hw.adjusted_mode.crtc_clock;
+       refresh_rate = crtc_state->hw.adjusted_mode.vrefresh;
+       vdsc_bpp = crtc_state->dsc.compressed_bpp;
+       cdclk = i915->cdclk.hw.cdclk;
+       /* fec= 0.972261, using rounding multiplier of 1000000 */
+       fec_coeff = 972261;
+
+       drm_dbg_kms(&i915->drm, "h_active = %u link_clk = %u :"
+                   "lanes = %u vdsc_bpp = %u cdclk = %u\n",
+                   h_active, crtc_state->port_clock, crtc_state->lane_count,
+                   vdsc_bpp, cdclk);
+
+       link_clks_available = ((((h_total - h_active) *
+                              ((crtc_state->port_clock * ROUNDING_FACTOR) /
+                               pixel_clk)) / ROUNDING_FACTOR) - 28);
+
+       link_clks_required = DIV_ROUND_UP(192000, (refresh_rate *
+                                         v_total)) * ((48 /
+                                         crtc_state->lane_count) + 2);
+
+       if (link_clks_available > link_clks_required)
+               hblank_delta = 32;
+       else
+               hblank_delta = DIV_ROUND_UP(((((5 * ROUNDING_FACTOR) /
+                                           crtc_state->port_clock) + ((5 *
+                                           ROUNDING_FACTOR) /
+                                           cdclk)) * pixel_clk),
+                                           ROUNDING_FACTOR);
+
+       tu_data = (pixel_clk * vdsc_bpp * 8) / ((crtc_state->port_clock *
+                  crtc_state->lane_count * fec_coeff) / 1000000);
+       tu_line = (((h_active * crtc_state->port_clock * fec_coeff) /
+                  1000000) / (64 * pixel_clk));
+       link_clks_active  = (tu_line - 1) * 64 + tu_data;
+
+       hblank_rise = ((link_clks_active + 6 * DIV_ROUND_UP(link_clks_active,
+                       250) + 4) * ((pixel_clk * ROUNDING_FACTOR) /
+                       crtc_state->port_clock)) / ROUNDING_FACTOR;
+
+       hblank_early_prog = h_active - hblank_rise + hblank_delta;
+
+       return hblank_early_prog;
+}
+
+static unsigned int get_sample_room_req_config(const struct intel_crtc_state *crtc_state)
+{
+       unsigned int h_active, h_total, pixel_clk;
+       unsigned int samples_room;
+
+       h_active = crtc_state->hw.adjusted_mode.hdisplay;
+       h_total = crtc_state->hw.adjusted_mode.htotal;
+       pixel_clk = crtc_state->hw.adjusted_mode.clock;
+
+       samples_room = ((((h_total - h_active) * ((crtc_state->port_clock *
+                       ROUNDING_FACTOR) / pixel_clk)) /
+                       ROUNDING_FACTOR) - 12) / ((48 /
+                       crtc_state->lane_count) + 2);
+
+       return samples_room;
+}
+
+static void enable_audio_dsc_wa(struct intel_encoder *encoder,
+                               const struct intel_crtc_state *crtc_state)
+{
+       struct drm_i915_private *i915 = to_i915(encoder->base.dev);
+       struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
+       enum pipe pipe = crtc->pipe;
+       unsigned int hblank_early_prog, samples_room, h_active;
+       unsigned int val;
+
+       if (INTEL_GEN(i915) < 11)
+               return;
+
+       h_active = crtc_state->hw.adjusted_mode.hdisplay;
+
+       if (!(h_active && crtc_state->port_clock && crtc_state->lane_count &&
+             crtc_state->dsc.compressed_bpp && i915->cdclk.hw.cdclk)) {
+               drm_err(&i915->drm, "Null Params rcvd for hblank early enabling\n");
+               WARN_ON(1);
+               return;
+       }
+
+       val = intel_de_read(i915, AUD_CONFIG_BE);
+
+       if (INTEL_GEN(i915) == 11)
+               val |= HBLANK_EARLY_ENABLE_ICL(pipe);
+       else if (INTEL_GEN(i915) >= 12)
+               val |= HBLANK_EARLY_ENABLE_TGL(pipe);
+
+       if (crtc_state->dsc.compression_enable &&
+           (crtc_state->hw.adjusted_mode.hdisplay >= 3840 &&
+           crtc_state->hw.adjusted_mode.vdisplay >= 2160)) {
+               /* Get hblank early enable value required */
+               hblank_early_prog = get_hblank_early_enable_config(encoder,
+                                                                  crtc_state);
+               if (hblank_early_prog < 32) {
+                       val &= ~HBLANK_START_COUNT_MASK(pipe);
+                       val |= HBLANK_START_COUNT(pipe, HBLANK_START_COUNT_32);
+               } else if (hblank_early_prog < 64) {
+                       val &= ~HBLANK_START_COUNT_MASK(pipe);
+                       val |= HBLANK_START_COUNT(pipe, HBLANK_START_COUNT_64);
+               } else if (hblank_early_prog < 96) {
+                       val &= ~HBLANK_START_COUNT_MASK(pipe);
+                       val |= HBLANK_START_COUNT(pipe, HBLANK_START_COUNT_96);
+               } else {
+                       val &= ~HBLANK_START_COUNT_MASK(pipe);
+                       val |= HBLANK_START_COUNT(pipe, HBLANK_START_COUNT_128);
+               }
+
+               /* Get samples room value required */
+               samples_room = get_sample_room_req_config(crtc_state);
+               if (samples_room < 3) {
+                       val &= ~NUMBER_SAMPLES_PER_LINE_MASK(pipe);
+                       val |= NUMBER_SAMPLES_PER_LINE(pipe, samples_room);
+               } else {
+                       /* Program 0 i.e "All Samples available in buffer" */
+                       val &= ~NUMBER_SAMPLES_PER_LINE_MASK(pipe);
+                       val |= NUMBER_SAMPLES_PER_LINE(pipe, 0x0);
+               }
+       }
+
+       intel_de_write(i915, AUD_CONFIG_BE, val);
+}
+
+#undef ROUNDING_FACTOR
+
 static void hsw_audio_codec_enable(struct intel_encoder *encoder,
                                   const struct intel_crtc_state *crtc_state,
                                   const struct drm_connector_state *conn_state)
@@ -529,6 +673,10 @@ static void hsw_audio_codec_enable(struct intel_encoder *encoder,
 
        mutex_lock(&dev_priv->av_mutex);
 
+       /* Enable Audio WA for 4k DSC usecases */
+       if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP))
+               enable_audio_dsc_wa(encoder, crtc_state);
+
        /* Enable audio presence detect, invalidate ELD */
        tmp = intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD);
        tmp |= AUDIO_OUTPUT_ENABLE(cpu_transcoder);
@@ -891,7 +1039,7 @@ static unsigned long i915_audio_component_get_power(struct device *kdev)
        ret = intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
 
        if (dev_priv->audio_power_refcount++ == 0) {
-               if (IS_TIGERLAKE(dev_priv) || IS_ICELAKE(dev_priv)) {
+               if (INTEL_GEN(dev_priv) >= 9) {
                        intel_de_write(dev_priv, AUD_FREQ_CNTRL,
                                       dev_priv->audio_freq_cntrl);
                        drm_dbg_kms(&dev_priv->drm,
@@ -931,7 +1079,7 @@ static void i915_audio_component_codec_wake_override(struct device *kdev,
        unsigned long cookie;
        u32 tmp;
 
-       if (!IS_GEN(dev_priv, 9))
+       if (INTEL_GEN(dev_priv) < 9)
                return;
 
        cookie = i915_audio_component_get_power(kdev);
@@ -1136,6 +1284,10 @@ static void i915_audio_component_unbind(struct device *i915_kdev,
        drm_modeset_unlock_all(&dev_priv->drm);
 
        device_link_remove(hda_kdev, i915_kdev);
+
+       if (dev_priv->audio_power_refcount)
+               drm_err(&dev_priv->drm, "audio power refcount %d after unbind\n",
+                       dev_priv->audio_power_refcount);
 }
 
 static const struct component_ops i915_audio_component_bind_ops = {
@@ -1173,7 +1325,7 @@ static void i915_audio_component_init(struct drm_i915_private *dev_priv)
                return;
        }
 
-       if (IS_TIGERLAKE(dev_priv) || IS_ICELAKE(dev_priv)) {
+       if (INTEL_GEN(dev_priv) >= 9) {
                dev_priv->audio_freq_cntrl = intel_de_read(dev_priv,
                                                           AUD_FREQ_CNTRL);
                drm_dbg_kms(&dev_priv->drm,