1 // SPDX-License-Identifier: GPL-2.0
3 // mt8195-mt6359-rt1019-rt5682.c --
4 // MT8195-MT6359-RT1019-RT6358 ALSA SoC machine driver
6 // Copyright (c) 2021 MediaTek Inc.
7 // Author: Trevor Wu <trevor.wu@mediatek.com>
10 #include <linux/input.h>
11 #include <linux/module.h>
12 #include <linux/pm_runtime.h>
13 #include <sound/jack.h>
14 #include <sound/pcm_params.h>
15 #include <sound/rt5682.h>
16 #include <sound/soc.h>
17 #include "../../codecs/mt6359.h"
18 #include "../../codecs/rt5682.h"
19 #include "../common/mtk-afe-platform-driver.h"
20 #include "mt8195-afe-common.h"
22 #define RT1019_CODEC_DAI "HiFi"
23 #define RT1019_DEV0_NAME "rt1019p"
25 #define RT5682_CODEC_DAI "rt5682-aif1"
26 #define RT5682_DEV0_NAME "rt5682.2-001a"
28 struct mt8195_mt6359_rt1019_rt5682_priv {
29 struct snd_soc_jack headset_jack;
30 struct snd_soc_jack dp_jack;
31 struct snd_soc_jack hdmi_jack;
34 static const struct snd_soc_dapm_widget
35 mt8195_mt6359_rt1019_rt5682_widgets[] = {
36 SND_SOC_DAPM_SPK("Speakers", NULL),
37 SND_SOC_DAPM_HP("Headphone Jack", NULL),
38 SND_SOC_DAPM_MIC("Headset Mic", NULL),
41 static const struct snd_soc_dapm_route mt8195_mt6359_rt1019_rt5682_routes[] = {
43 { "Speakers", NULL, "Speaker" },
45 { "Headphone Jack", NULL, "HPOL" },
46 { "Headphone Jack", NULL, "HPOR" },
47 { "IN1P", NULL, "Headset Mic" },
50 static const struct snd_kcontrol_new mt8195_mt6359_rt1019_rt5682_controls[] = {
51 SOC_DAPM_PIN_SWITCH("Speakers"),
52 SOC_DAPM_PIN_SWITCH("Headphone Jack"),
53 SOC_DAPM_PIN_SWITCH("Headset Mic"),
56 static int mt8195_rt5682_etdm_hw_params(struct snd_pcm_substream *substream,
57 struct snd_pcm_hw_params *params)
59 struct snd_soc_pcm_runtime *rtd = substream->private_data;
60 struct snd_soc_card *card = rtd->card;
61 struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(rtd, 0);
62 struct snd_soc_dai *codec_dai = asoc_rtd_to_codec(rtd, 0);
63 unsigned int rate = params_rate(params);
64 unsigned int mclk_fs_ratio = 128;
65 unsigned int mclk_fs = rate * mclk_fs_ratio;
69 bitwidth = snd_pcm_format_width(params_format(params));
71 dev_err(card->dev, "invalid bit width: %d\n", bitwidth);
75 ret = snd_soc_dai_set_tdm_slot(codec_dai, 0x00, 0x0, 0x2, bitwidth);
77 dev_err(card->dev, "failed to set tdm slot\n");
81 ret = snd_soc_dai_set_pll(codec_dai, RT5682_PLL1,
83 params_rate(params) * 64,
84 params_rate(params) * 512);
86 dev_err(card->dev, "failed to set pll\n");
90 ret = snd_soc_dai_set_sysclk(codec_dai,
92 params_rate(params) * 512,
95 dev_err(card->dev, "failed to set sysclk\n");
99 return snd_soc_dai_set_sysclk(cpu_dai, 0, mclk_fs, SND_SOC_CLOCK_OUT);
102 static const struct snd_soc_ops mt8195_rt5682_etdm_ops = {
103 .hw_params = mt8195_rt5682_etdm_hw_params,
106 #define CKSYS_AUD_TOP_CFG 0x032c
107 #define CKSYS_AUD_TOP_MON 0x0330
109 static int mt8195_mt6359_mtkaif_calibration(struct snd_soc_pcm_runtime *rtd)
111 struct snd_soc_component *cmpnt_afe =
112 snd_soc_rtdcom_lookup(rtd, AFE_PCM_NAME);
113 struct snd_soc_component *cmpnt_codec =
114 asoc_rtd_to_codec(rtd, 0)->component;
115 struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt_afe);
116 struct mt8195_afe_private *afe_priv = afe->platform_priv;
117 struct mtkaif_param *param = &afe_priv->mtkaif_params;
119 unsigned int monitor;
120 int mtkaif_calibration_num_phase;
121 int test_done_1, test_done_2, test_done_3;
122 int cycle_1, cycle_2, cycle_3;
123 int prev_cycle_1, prev_cycle_2, prev_cycle_3;
124 int chosen_phase_1, chosen_phase_2, chosen_phase_3;
126 bool mtkaif_calibration_ok;
127 int mtkaif_chosen_phase[MT8195_MTKAIF_MISO_NUM];
128 int mtkaif_phase_cycle[MT8195_MTKAIF_MISO_NUM];
131 dev_info(afe->dev, "%s(), start\n", __func__);
133 param->mtkaif_calibration_ok = false;
134 for (i = 0; i < MT8195_MTKAIF_MISO_NUM; i++) {
135 param->mtkaif_chosen_phase[i] = -1;
136 param->mtkaif_phase_cycle[i] = 0;
137 mtkaif_chosen_phase[i] = -1;
138 mtkaif_phase_cycle[i] = 0;
141 if (IS_ERR(afe_priv->topckgen)) {
142 dev_info(afe->dev, "%s() Cannot find topckgen controller\n",
147 pm_runtime_get_sync(afe->dev);
148 mt6359_mtkaif_calibration_enable(cmpnt_codec);
150 /* set test type to synchronizer pulse */
151 regmap_update_bits(afe_priv->topckgen,
152 CKSYS_AUD_TOP_CFG, 0xffff, 0x4);
153 mtkaif_calibration_num_phase = 42; /* mt6359: 0 ~ 42 */
154 mtkaif_calibration_ok = true;
157 phase <= mtkaif_calibration_num_phase && mtkaif_calibration_ok;
159 mt6359_set_mtkaif_calibration_phase(cmpnt_codec,
160 phase, phase, phase);
162 regmap_update_bits(afe_priv->topckgen,
163 CKSYS_AUD_TOP_CFG, 0x1, 0x1);
172 while (!(test_done_1 & test_done_2 & test_done_3)) {
173 regmap_read(afe_priv->topckgen,
174 CKSYS_AUD_TOP_MON, &monitor);
175 test_done_1 = (monitor >> 28) & 0x1;
176 test_done_2 = (monitor >> 29) & 0x1;
177 test_done_3 = (monitor >> 30) & 0x1;
178 if (test_done_1 == 1)
179 cycle_1 = monitor & 0xf;
181 if (test_done_2 == 1)
182 cycle_2 = (monitor >> 4) & 0xf;
184 if (test_done_3 == 1)
185 cycle_3 = (monitor >> 8) & 0xf;
187 /* handle if never test done */
188 if (++counter > 10000) {
189 dev_info(afe->dev, "%s(), test fail, cycle_1 %d, cycle_2 %d, cycle_3 %d, monitor 0x%x\n",
191 cycle_1, cycle_2, cycle_3, monitor);
192 mtkaif_calibration_ok = false;
198 prev_cycle_1 = cycle_1;
199 prev_cycle_2 = cycle_2;
200 prev_cycle_3 = cycle_3;
203 if (cycle_1 != prev_cycle_1 &&
204 mtkaif_chosen_phase[MT8195_MTKAIF_MISO_0] < 0) {
205 mtkaif_chosen_phase[MT8195_MTKAIF_MISO_0] = phase - 1;
206 mtkaif_phase_cycle[MT8195_MTKAIF_MISO_0] = prev_cycle_1;
209 if (cycle_2 != prev_cycle_2 &&
210 mtkaif_chosen_phase[MT8195_MTKAIF_MISO_1] < 0) {
211 mtkaif_chosen_phase[MT8195_MTKAIF_MISO_1] = phase - 1;
212 mtkaif_phase_cycle[MT8195_MTKAIF_MISO_1] = prev_cycle_2;
215 if (cycle_3 != prev_cycle_3 &&
216 mtkaif_chosen_phase[MT8195_MTKAIF_MISO_2] < 0) {
217 mtkaif_chosen_phase[MT8195_MTKAIF_MISO_2] = phase - 1;
218 mtkaif_phase_cycle[MT8195_MTKAIF_MISO_2] = prev_cycle_3;
221 regmap_update_bits(afe_priv->topckgen,
222 CKSYS_AUD_TOP_CFG, 0x1, 0x0);
224 if (mtkaif_chosen_phase[MT8195_MTKAIF_MISO_0] >= 0 &&
225 mtkaif_chosen_phase[MT8195_MTKAIF_MISO_1] >= 0 &&
226 mtkaif_chosen_phase[MT8195_MTKAIF_MISO_2] >= 0)
230 if (mtkaif_chosen_phase[MT8195_MTKAIF_MISO_0] < 0) {
231 mtkaif_calibration_ok = false;
234 chosen_phase_1 = mtkaif_chosen_phase[MT8195_MTKAIF_MISO_0];
237 if (mtkaif_chosen_phase[MT8195_MTKAIF_MISO_1] < 0) {
238 mtkaif_calibration_ok = false;
241 chosen_phase_2 = mtkaif_chosen_phase[MT8195_MTKAIF_MISO_1];
244 if (mtkaif_chosen_phase[MT8195_MTKAIF_MISO_2] < 0) {
245 mtkaif_calibration_ok = false;
248 chosen_phase_3 = mtkaif_chosen_phase[MT8195_MTKAIF_MISO_2];
251 mt6359_set_mtkaif_calibration_phase(cmpnt_codec,
256 mt6359_mtkaif_calibration_disable(cmpnt_codec);
257 pm_runtime_put(afe->dev);
259 param->mtkaif_calibration_ok = mtkaif_calibration_ok;
260 param->mtkaif_chosen_phase[MT8195_MTKAIF_MISO_0] = chosen_phase_1;
261 param->mtkaif_chosen_phase[MT8195_MTKAIF_MISO_1] = chosen_phase_2;
262 param->mtkaif_chosen_phase[MT8195_MTKAIF_MISO_2] = chosen_phase_3;
263 for (i = 0; i < MT8195_MTKAIF_MISO_NUM; i++)
264 param->mtkaif_phase_cycle[i] = mtkaif_phase_cycle[i];
266 dev_info(afe->dev, "%s(), end, calibration ok %d\n",
267 __func__, param->mtkaif_calibration_ok);
272 static int mt8195_mt6359_init(struct snd_soc_pcm_runtime *rtd)
274 struct snd_soc_component *cmpnt_codec =
275 asoc_rtd_to_codec(rtd, 0)->component;
277 /* set mtkaif protocol */
278 mt6359_set_mtkaif_protocol(cmpnt_codec,
279 MT6359_MTKAIF_PROTOCOL_2_CLK_P2);
281 /* mtkaif calibration */
282 mt8195_mt6359_mtkaif_calibration(rtd);
287 static int mt8195_rt5682_init(struct snd_soc_pcm_runtime *rtd)
289 struct snd_soc_component *cmpnt_codec =
290 asoc_rtd_to_codec(rtd, 0)->component;
291 struct mt8195_mt6359_rt1019_rt5682_priv *priv =
292 snd_soc_card_get_drvdata(rtd->card);
293 struct snd_soc_jack *jack = &priv->headset_jack;
296 ret = snd_soc_card_jack_new(rtd->card, "Headset Jack",
297 SND_JACK_HEADSET | SND_JACK_BTN_0 |
298 SND_JACK_BTN_1 | SND_JACK_BTN_2 |
302 dev_err(rtd->dev, "Headset Jack creation failed: %d\n", ret);
306 snd_jack_set_key(jack->jack, SND_JACK_BTN_0, KEY_PLAYPAUSE);
307 snd_jack_set_key(jack->jack, SND_JACK_BTN_1, KEY_VOICECOMMAND);
308 snd_jack_set_key(jack->jack, SND_JACK_BTN_2, KEY_VOLUMEUP);
309 snd_jack_set_key(jack->jack, SND_JACK_BTN_3, KEY_VOLUMEDOWN);
311 ret = snd_soc_component_set_jack(cmpnt_codec, jack, NULL);
313 dev_err(rtd->dev, "Headset Jack set failed: %d\n", ret);
320 static int mt8195_etdm_hw_params_fixup(struct snd_soc_pcm_runtime *rtd,
321 struct snd_pcm_hw_params *params)
323 /* fix BE i2s format to 32bit, clean param mask first */
324 snd_mask_reset_range(hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT),
325 0, (__force unsigned int)SNDRV_PCM_FORMAT_LAST);
327 params_set_format(params, SNDRV_PCM_FORMAT_S24_LE);
332 static int mt8195_hdmitx_dptx_startup(struct snd_pcm_substream *substream)
334 static const unsigned int rates[] = {
337 static const unsigned int channels[] = {
340 static const struct snd_pcm_hw_constraint_list constraints_rates = {
341 .count = ARRAY_SIZE(rates),
345 static const struct snd_pcm_hw_constraint_list constraints_channels = {
346 .count = ARRAY_SIZE(channels),
351 struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
352 struct snd_pcm_runtime *runtime = substream->runtime;
355 ret = snd_pcm_hw_constraint_list(runtime, 0,
356 SNDRV_PCM_HW_PARAM_RATE,
359 dev_err(rtd->dev, "hw_constraint_list rate failed\n");
363 ret = snd_pcm_hw_constraint_list(runtime, 0,
364 SNDRV_PCM_HW_PARAM_CHANNELS,
365 &constraints_channels);
367 dev_err(rtd->dev, "hw_constraint_list channel failed\n");
374 static const struct snd_soc_ops mt8195_hdmitx_dptx_playback_ops = {
375 .startup = mt8195_hdmitx_dptx_startup,
378 static int mt8195_dptx_hw_params(struct snd_pcm_substream *substream,
379 struct snd_pcm_hw_params *params)
381 struct snd_soc_pcm_runtime *rtd = substream->private_data;
382 struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(rtd, 0);
383 unsigned int rate = params_rate(params);
384 unsigned int mclk_fs_ratio = 256;
385 unsigned int mclk_fs = rate * mclk_fs_ratio;
387 return snd_soc_dai_set_sysclk(cpu_dai, 0, mclk_fs,
391 static struct snd_soc_ops mt8195_dptx_ops = {
392 .hw_params = mt8195_dptx_hw_params,
395 static int mt8195_dptx_codec_init(struct snd_soc_pcm_runtime *rtd)
397 struct mt8195_mt6359_rt1019_rt5682_priv *priv =
398 snd_soc_card_get_drvdata(rtd->card);
399 struct snd_soc_component *cmpnt_codec =
400 asoc_rtd_to_codec(rtd, 0)->component;
403 ret = snd_soc_card_jack_new(rtd->card, "DP Jack", SND_JACK_LINEOUT,
404 &priv->dp_jack, NULL, 0);
408 return snd_soc_component_set_jack(cmpnt_codec, &priv->dp_jack, NULL);
411 static int mt8195_hdmi_codec_init(struct snd_soc_pcm_runtime *rtd)
413 struct mt8195_mt6359_rt1019_rt5682_priv *priv =
414 snd_soc_card_get_drvdata(rtd->card);
415 struct snd_soc_component *cmpnt_codec =
416 asoc_rtd_to_codec(rtd, 0)->component;
419 ret = snd_soc_card_jack_new(rtd->card, "HDMI Jack", SND_JACK_LINEOUT,
420 &priv->hdmi_jack, NULL, 0);
424 return snd_soc_component_set_jack(cmpnt_codec, &priv->hdmi_jack, NULL);
427 static int mt8195_hdmitx_dptx_hw_params_fixup(struct snd_soc_pcm_runtime *rtd,
428 struct snd_pcm_hw_params *params)
431 /* fix BE i2s format to 32bit, clean param mask first */
432 snd_mask_reset_range(hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT),
433 0, (__force unsigned int)SNDRV_PCM_FORMAT_LAST);
435 params_set_format(params, SNDRV_PCM_FORMAT_S24_LE);
440 static int mt8195_playback_startup(struct snd_pcm_substream *substream)
442 static const unsigned int rates[] = {
445 static const unsigned int channels[] = {
448 static const struct snd_pcm_hw_constraint_list constraints_rates = {
449 .count = ARRAY_SIZE(rates),
453 static const struct snd_pcm_hw_constraint_list constraints_channels = {
454 .count = ARRAY_SIZE(channels),
459 struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
460 struct snd_pcm_runtime *runtime = substream->runtime;
463 ret = snd_pcm_hw_constraint_list(runtime, 0,
464 SNDRV_PCM_HW_PARAM_RATE,
467 dev_err(rtd->dev, "hw_constraint_list rate failed\n");
471 ret = snd_pcm_hw_constraint_list(runtime, 0,
472 SNDRV_PCM_HW_PARAM_CHANNELS,
473 &constraints_channels);
475 dev_err(rtd->dev, "hw_constraint_list channel failed\n");
482 static const struct snd_soc_ops mt8195_playback_ops = {
483 .startup = mt8195_playback_startup,
486 static int mt8195_capture_startup(struct snd_pcm_substream *substream)
488 static const unsigned int rates[] = {
491 static const unsigned int channels[] = {
494 static const struct snd_pcm_hw_constraint_list constraints_rates = {
495 .count = ARRAY_SIZE(rates),
499 static const struct snd_pcm_hw_constraint_list constraints_channels = {
500 .count = ARRAY_SIZE(channels),
505 struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
506 struct snd_pcm_runtime *runtime = substream->runtime;
509 ret = snd_pcm_hw_constraint_list(runtime, 0,
510 SNDRV_PCM_HW_PARAM_RATE,
513 dev_err(rtd->dev, "hw_constraint_list rate failed\n");
517 ret = snd_pcm_hw_constraint_list(runtime, 0,
518 SNDRV_PCM_HW_PARAM_CHANNELS,
519 &constraints_channels);
521 dev_err(rtd->dev, "hw_constraint_list channel failed\n");
528 static const struct snd_soc_ops mt8195_capture_ops = {
529 .startup = mt8195_capture_startup,
551 DAI_LINK_ETDM1_IN_BE,
552 DAI_LINK_ETDM2_IN_BE,
553 DAI_LINK_ETDM1_OUT_BE,
554 DAI_LINK_ETDM2_OUT_BE,
555 DAI_LINK_ETDM3_OUT_BE,
562 SND_SOC_DAILINK_DEFS(DL2_FE,
563 DAILINK_COMP_ARRAY(COMP_CPU("DL2")),
564 DAILINK_COMP_ARRAY(COMP_DUMMY()),
565 DAILINK_COMP_ARRAY(COMP_EMPTY()));
567 SND_SOC_DAILINK_DEFS(DL3_FE,
568 DAILINK_COMP_ARRAY(COMP_CPU("DL3")),
569 DAILINK_COMP_ARRAY(COMP_DUMMY()),
570 DAILINK_COMP_ARRAY(COMP_EMPTY()));
572 SND_SOC_DAILINK_DEFS(DL6_FE,
573 DAILINK_COMP_ARRAY(COMP_CPU("DL6")),
574 DAILINK_COMP_ARRAY(COMP_DUMMY()),
575 DAILINK_COMP_ARRAY(COMP_EMPTY()));
577 SND_SOC_DAILINK_DEFS(DL7_FE,
578 DAILINK_COMP_ARRAY(COMP_CPU("DL7")),
579 DAILINK_COMP_ARRAY(COMP_DUMMY()),
580 DAILINK_COMP_ARRAY(COMP_EMPTY()));
582 SND_SOC_DAILINK_DEFS(DL8_FE,
583 DAILINK_COMP_ARRAY(COMP_CPU("DL8")),
584 DAILINK_COMP_ARRAY(COMP_DUMMY()),
585 DAILINK_COMP_ARRAY(COMP_EMPTY()));
587 SND_SOC_DAILINK_DEFS(DL10_FE,
588 DAILINK_COMP_ARRAY(COMP_CPU("DL10")),
589 DAILINK_COMP_ARRAY(COMP_DUMMY()),
590 DAILINK_COMP_ARRAY(COMP_EMPTY()));
592 SND_SOC_DAILINK_DEFS(DL11_FE,
593 DAILINK_COMP_ARRAY(COMP_CPU("DL11")),
594 DAILINK_COMP_ARRAY(COMP_DUMMY()),
595 DAILINK_COMP_ARRAY(COMP_EMPTY()));
597 SND_SOC_DAILINK_DEFS(UL1_FE,
598 DAILINK_COMP_ARRAY(COMP_CPU("UL1")),
599 DAILINK_COMP_ARRAY(COMP_DUMMY()),
600 DAILINK_COMP_ARRAY(COMP_EMPTY()));
602 SND_SOC_DAILINK_DEFS(UL2_FE,
603 DAILINK_COMP_ARRAY(COMP_CPU("UL2")),
604 DAILINK_COMP_ARRAY(COMP_DUMMY()),
605 DAILINK_COMP_ARRAY(COMP_EMPTY()));
607 SND_SOC_DAILINK_DEFS(UL3_FE,
608 DAILINK_COMP_ARRAY(COMP_CPU("UL3")),
609 DAILINK_COMP_ARRAY(COMP_DUMMY()),
610 DAILINK_COMP_ARRAY(COMP_EMPTY()));
612 SND_SOC_DAILINK_DEFS(UL4_FE,
613 DAILINK_COMP_ARRAY(COMP_CPU("UL4")),
614 DAILINK_COMP_ARRAY(COMP_DUMMY()),
615 DAILINK_COMP_ARRAY(COMP_EMPTY()));
617 SND_SOC_DAILINK_DEFS(UL5_FE,
618 DAILINK_COMP_ARRAY(COMP_CPU("UL5")),
619 DAILINK_COMP_ARRAY(COMP_DUMMY()),
620 DAILINK_COMP_ARRAY(COMP_EMPTY()));
622 SND_SOC_DAILINK_DEFS(UL6_FE,
623 DAILINK_COMP_ARRAY(COMP_CPU("UL6")),
624 DAILINK_COMP_ARRAY(COMP_DUMMY()),
625 DAILINK_COMP_ARRAY(COMP_EMPTY()));
627 SND_SOC_DAILINK_DEFS(UL8_FE,
628 DAILINK_COMP_ARRAY(COMP_CPU("UL8")),
629 DAILINK_COMP_ARRAY(COMP_DUMMY()),
630 DAILINK_COMP_ARRAY(COMP_EMPTY()));
632 SND_SOC_DAILINK_DEFS(UL9_FE,
633 DAILINK_COMP_ARRAY(COMP_CPU("UL9")),
634 DAILINK_COMP_ARRAY(COMP_DUMMY()),
635 DAILINK_COMP_ARRAY(COMP_EMPTY()));
637 SND_SOC_DAILINK_DEFS(UL10_FE,
638 DAILINK_COMP_ARRAY(COMP_CPU("UL10")),
639 DAILINK_COMP_ARRAY(COMP_DUMMY()),
640 DAILINK_COMP_ARRAY(COMP_EMPTY()));
643 SND_SOC_DAILINK_DEFS(DL_SRC_BE,
644 DAILINK_COMP_ARRAY(COMP_CPU("DL_SRC")),
645 DAILINK_COMP_ARRAY(COMP_CODEC("mt6359-sound",
646 "mt6359-snd-codec-aif1")),
647 DAILINK_COMP_ARRAY(COMP_EMPTY()));
649 SND_SOC_DAILINK_DEFS(DPTX_BE,
650 DAILINK_COMP_ARRAY(COMP_CPU("DPTX")),
651 DAILINK_COMP_ARRAY(COMP_DUMMY()),
652 DAILINK_COMP_ARRAY(COMP_EMPTY()));
654 SND_SOC_DAILINK_DEFS(ETDM1_IN_BE,
655 DAILINK_COMP_ARRAY(COMP_CPU("ETDM1_IN")),
656 DAILINK_COMP_ARRAY(COMP_DUMMY()),
657 DAILINK_COMP_ARRAY(COMP_EMPTY()));
659 SND_SOC_DAILINK_DEFS(ETDM2_IN_BE,
660 DAILINK_COMP_ARRAY(COMP_CPU("ETDM2_IN")),
661 DAILINK_COMP_ARRAY(COMP_CODEC(RT5682_DEV0_NAME,
663 DAILINK_COMP_ARRAY(COMP_EMPTY()));
665 SND_SOC_DAILINK_DEFS(ETDM1_OUT_BE,
666 DAILINK_COMP_ARRAY(COMP_CPU("ETDM1_OUT")),
667 DAILINK_COMP_ARRAY(COMP_CODEC(RT5682_DEV0_NAME,
669 DAILINK_COMP_ARRAY(COMP_EMPTY()));
671 SND_SOC_DAILINK_DEFS(ETDM2_OUT_BE,
672 DAILINK_COMP_ARRAY(COMP_CPU("ETDM2_OUT")),
673 DAILINK_COMP_ARRAY(COMP_CODEC(RT1019_DEV0_NAME,
675 DAILINK_COMP_ARRAY(COMP_EMPTY()));
677 SND_SOC_DAILINK_DEFS(ETDM3_OUT_BE,
678 DAILINK_COMP_ARRAY(COMP_CPU("ETDM3_OUT")),
679 DAILINK_COMP_ARRAY(COMP_DUMMY()),
680 DAILINK_COMP_ARRAY(COMP_EMPTY()));
682 SND_SOC_DAILINK_DEFS(PCM1_BE,
683 DAILINK_COMP_ARRAY(COMP_CPU("PCM1")),
684 DAILINK_COMP_ARRAY(COMP_DUMMY()),
685 DAILINK_COMP_ARRAY(COMP_EMPTY()));
687 SND_SOC_DAILINK_DEFS(UL_SRC1_BE,
688 DAILINK_COMP_ARRAY(COMP_CPU("UL_SRC1")),
689 DAILINK_COMP_ARRAY(COMP_CODEC("mt6359-sound",
690 "mt6359-snd-codec-aif1"),
691 COMP_CODEC("dmic-codec",
693 DAILINK_COMP_ARRAY(COMP_EMPTY()));
695 SND_SOC_DAILINK_DEFS(UL_SRC2_BE,
696 DAILINK_COMP_ARRAY(COMP_CPU("UL_SRC2")),
697 DAILINK_COMP_ARRAY(COMP_CODEC("mt6359-sound",
698 "mt6359-snd-codec-aif2")),
699 DAILINK_COMP_ARRAY(COMP_EMPTY()));
701 static struct snd_soc_dai_link mt8195_mt6359_rt1019_rt5682_dai_links[] = {
703 [DAI_LINK_DL2_FE] = {
705 .stream_name = "DL2 Playback",
707 SND_SOC_DPCM_TRIGGER_POST,
708 SND_SOC_DPCM_TRIGGER_POST,
712 .ops = &mt8195_playback_ops,
713 SND_SOC_DAILINK_REG(DL2_FE),
715 [DAI_LINK_DL3_FE] = {
717 .stream_name = "DL3 Playback",
719 SND_SOC_DPCM_TRIGGER_POST,
720 SND_SOC_DPCM_TRIGGER_POST,
724 .ops = &mt8195_playback_ops,
725 SND_SOC_DAILINK_REG(DL3_FE),
727 [DAI_LINK_DL6_FE] = {
729 .stream_name = "DL6 Playback",
731 SND_SOC_DPCM_TRIGGER_POST,
732 SND_SOC_DPCM_TRIGGER_POST,
736 .ops = &mt8195_playback_ops,
737 SND_SOC_DAILINK_REG(DL6_FE),
739 [DAI_LINK_DL7_FE] = {
741 .stream_name = "DL7 Playback",
743 SND_SOC_DPCM_TRIGGER_PRE,
744 SND_SOC_DPCM_TRIGGER_PRE,
748 SND_SOC_DAILINK_REG(DL7_FE),
750 [DAI_LINK_DL8_FE] = {
752 .stream_name = "DL8 Playback",
754 SND_SOC_DPCM_TRIGGER_POST,
755 SND_SOC_DPCM_TRIGGER_POST,
759 .ops = &mt8195_playback_ops,
760 SND_SOC_DAILINK_REG(DL8_FE),
762 [DAI_LINK_DL10_FE] = {
764 .stream_name = "DL10 Playback",
766 SND_SOC_DPCM_TRIGGER_POST,
767 SND_SOC_DPCM_TRIGGER_POST,
771 .ops = &mt8195_hdmitx_dptx_playback_ops,
772 SND_SOC_DAILINK_REG(DL10_FE),
774 [DAI_LINK_DL11_FE] = {
776 .stream_name = "DL11 Playback",
778 SND_SOC_DPCM_TRIGGER_POST,
779 SND_SOC_DPCM_TRIGGER_POST,
783 .ops = &mt8195_playback_ops,
784 SND_SOC_DAILINK_REG(DL11_FE),
786 [DAI_LINK_UL1_FE] = {
788 .stream_name = "UL1 Capture",
790 SND_SOC_DPCM_TRIGGER_PRE,
791 SND_SOC_DPCM_TRIGGER_PRE,
795 SND_SOC_DAILINK_REG(UL1_FE),
797 [DAI_LINK_UL2_FE] = {
799 .stream_name = "UL2 Capture",
801 SND_SOC_DPCM_TRIGGER_POST,
802 SND_SOC_DPCM_TRIGGER_POST,
806 .ops = &mt8195_capture_ops,
807 SND_SOC_DAILINK_REG(UL2_FE),
809 [DAI_LINK_UL3_FE] = {
811 .stream_name = "UL3 Capture",
813 SND_SOC_DPCM_TRIGGER_POST,
814 SND_SOC_DPCM_TRIGGER_POST,
818 .ops = &mt8195_capture_ops,
819 SND_SOC_DAILINK_REG(UL3_FE),
821 [DAI_LINK_UL4_FE] = {
823 .stream_name = "UL4 Capture",
825 SND_SOC_DPCM_TRIGGER_POST,
826 SND_SOC_DPCM_TRIGGER_POST,
830 .ops = &mt8195_capture_ops,
831 SND_SOC_DAILINK_REG(UL4_FE),
833 [DAI_LINK_UL5_FE] = {
835 .stream_name = "UL5 Capture",
837 SND_SOC_DPCM_TRIGGER_POST,
838 SND_SOC_DPCM_TRIGGER_POST,
842 .ops = &mt8195_capture_ops,
843 SND_SOC_DAILINK_REG(UL5_FE),
845 [DAI_LINK_UL6_FE] = {
847 .stream_name = "UL6 Capture",
849 SND_SOC_DPCM_TRIGGER_PRE,
850 SND_SOC_DPCM_TRIGGER_PRE,
854 SND_SOC_DAILINK_REG(UL6_FE),
856 [DAI_LINK_UL8_FE] = {
858 .stream_name = "UL8 Capture",
860 SND_SOC_DPCM_TRIGGER_POST,
861 SND_SOC_DPCM_TRIGGER_POST,
865 .ops = &mt8195_capture_ops,
866 SND_SOC_DAILINK_REG(UL8_FE),
868 [DAI_LINK_UL9_FE] = {
870 .stream_name = "UL9 Capture",
872 SND_SOC_DPCM_TRIGGER_POST,
873 SND_SOC_DPCM_TRIGGER_POST,
877 .ops = &mt8195_capture_ops,
878 SND_SOC_DAILINK_REG(UL9_FE),
880 [DAI_LINK_UL10_FE] = {
882 .stream_name = "UL10 Capture",
884 SND_SOC_DPCM_TRIGGER_POST,
885 SND_SOC_DPCM_TRIGGER_POST,
889 .ops = &mt8195_capture_ops,
890 SND_SOC_DAILINK_REG(UL10_FE),
893 [DAI_LINK_DL_SRC_BE] = {
895 .init = mt8195_mt6359_init,
898 SND_SOC_DAILINK_REG(DL_SRC_BE),
900 [DAI_LINK_DPTX_BE] = {
904 .ops = &mt8195_dptx_ops,
905 .be_hw_params_fixup = mt8195_hdmitx_dptx_hw_params_fixup,
906 SND_SOC_DAILINK_REG(DPTX_BE),
908 [DAI_LINK_ETDM1_IN_BE] = {
909 .name = "ETDM1_IN_BE",
911 .dai_fmt = SND_SOC_DAIFMT_I2S |
912 SND_SOC_DAIFMT_NB_NF |
913 SND_SOC_DAIFMT_CBS_CFS,
915 SND_SOC_DAILINK_REG(ETDM1_IN_BE),
917 [DAI_LINK_ETDM2_IN_BE] = {
918 .name = "ETDM2_IN_BE",
920 .dai_fmt = SND_SOC_DAIFMT_I2S |
921 SND_SOC_DAIFMT_NB_NF |
922 SND_SOC_DAIFMT_CBS_CFS,
924 .init = mt8195_rt5682_init,
925 .ops = &mt8195_rt5682_etdm_ops,
926 .be_hw_params_fixup = mt8195_etdm_hw_params_fixup,
927 SND_SOC_DAILINK_REG(ETDM2_IN_BE),
929 [DAI_LINK_ETDM1_OUT_BE] = {
930 .name = "ETDM1_OUT_BE",
932 .dai_fmt = SND_SOC_DAIFMT_I2S |
933 SND_SOC_DAIFMT_NB_NF |
934 SND_SOC_DAIFMT_CBS_CFS,
936 .ops = &mt8195_rt5682_etdm_ops,
937 .be_hw_params_fixup = mt8195_etdm_hw_params_fixup,
938 SND_SOC_DAILINK_REG(ETDM1_OUT_BE),
940 [DAI_LINK_ETDM2_OUT_BE] = {
941 .name = "ETDM2_OUT_BE",
943 .dai_fmt = SND_SOC_DAIFMT_I2S |
944 SND_SOC_DAIFMT_NB_NF |
945 SND_SOC_DAIFMT_CBS_CFS,
947 SND_SOC_DAILINK_REG(ETDM2_OUT_BE),
949 [DAI_LINK_ETDM3_OUT_BE] = {
950 .name = "ETDM3_OUT_BE",
952 .dai_fmt = SND_SOC_DAIFMT_I2S |
953 SND_SOC_DAIFMT_NB_NF |
954 SND_SOC_DAIFMT_CBS_CFS,
956 .be_hw_params_fixup = mt8195_hdmitx_dptx_hw_params_fixup,
957 SND_SOC_DAILINK_REG(ETDM3_OUT_BE),
959 [DAI_LINK_PCM1_BE] = {
962 .dai_fmt = SND_SOC_DAIFMT_I2S |
963 SND_SOC_DAIFMT_NB_NF |
964 SND_SOC_DAIFMT_CBS_CFS,
966 SND_SOC_DAILINK_REG(PCM1_BE),
968 [DAI_LINK_UL_SRC1_BE] = {
969 .name = "UL_SRC1_BE",
972 SND_SOC_DAILINK_REG(UL_SRC1_BE),
974 [DAI_LINK_UL_SRC2_BE] = {
975 .name = "UL_SRC2_BE",
978 SND_SOC_DAILINK_REG(UL_SRC2_BE),
982 static struct snd_soc_card mt8195_mt6359_rt1019_rt5682_soc_card = {
983 .name = "mt8195_r1019_5682",
984 .owner = THIS_MODULE,
985 .dai_link = mt8195_mt6359_rt1019_rt5682_dai_links,
986 .num_links = ARRAY_SIZE(mt8195_mt6359_rt1019_rt5682_dai_links),
987 .controls = mt8195_mt6359_rt1019_rt5682_controls,
988 .num_controls = ARRAY_SIZE(mt8195_mt6359_rt1019_rt5682_controls),
989 .dapm_widgets = mt8195_mt6359_rt1019_rt5682_widgets,
990 .num_dapm_widgets = ARRAY_SIZE(mt8195_mt6359_rt1019_rt5682_widgets),
991 .dapm_routes = mt8195_mt6359_rt1019_rt5682_routes,
992 .num_dapm_routes = ARRAY_SIZE(mt8195_mt6359_rt1019_rt5682_routes),
995 static int mt8195_mt6359_rt1019_rt5682_dev_probe(struct platform_device *pdev)
997 struct snd_soc_card *card = &mt8195_mt6359_rt1019_rt5682_soc_card;
998 struct device_node *platform_node;
999 struct snd_soc_dai_link *dai_link;
1000 struct mt8195_mt6359_rt1019_rt5682_priv *priv = NULL;
1003 card->dev = &pdev->dev;
1005 platform_node = of_parse_phandle(pdev->dev.of_node,
1006 "mediatek,platform", 0);
1007 if (!platform_node) {
1008 dev_dbg(&pdev->dev, "Property 'platform' missing or invalid\n");
1012 for_each_card_prelinks(card, i, dai_link) {
1013 if (!dai_link->platforms->name)
1014 dai_link->platforms->of_node = platform_node;
1016 if (strcmp(dai_link->name, "DPTX_BE") == 0) {
1017 dai_link->codecs->of_node =
1018 of_parse_phandle(pdev->dev.of_node,
1019 "mediatek,dptx-codec", 0);
1020 if (!dai_link->codecs->of_node) {
1021 dev_err(&pdev->dev, "Property 'dptx-codec' missing or invalid\n");
1025 dai_link->codecs->name = NULL;
1026 dai_link->codecs->dai_name = "i2s-hifi";
1027 dai_link->init = mt8195_dptx_codec_init;
1030 if (strcmp(dai_link->name, "ETDM3_OUT_BE") == 0) {
1031 dai_link->codecs->of_node =
1032 of_parse_phandle(pdev->dev.of_node,
1033 "mediatek,hdmi-codec", 0);
1034 if (!dai_link->codecs->of_node) {
1035 dev_err(&pdev->dev, "Property 'hdmi-codec' missing or invalid\n");
1039 dai_link->codecs->name = NULL;
1040 dai_link->codecs->dai_name = "i2s-hifi";
1041 dai_link->init = mt8195_hdmi_codec_init;
1045 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
1049 snd_soc_card_set_drvdata(card, priv);
1051 ret = devm_snd_soc_register_card(&pdev->dev, card);
1053 dev_err(&pdev->dev, "%s snd_soc_register_card fail %d\n",
1059 static const struct of_device_id mt8195_mt6359_rt1019_rt5682_dt_match[] = {
1060 {.compatible = "mediatek,mt8195_mt6359_rt1019_rt5682",},
1065 static const struct dev_pm_ops mt8195_mt6359_rt1019_rt5682_pm_ops = {
1066 .poweroff = snd_soc_poweroff,
1067 .restore = snd_soc_resume,
1070 static struct platform_driver mt8195_mt6359_rt1019_rt5682_driver = {
1072 .name = "mt8195_mt6359_rt1019_rt5682",
1074 .of_match_table = mt8195_mt6359_rt1019_rt5682_dt_match,
1076 .pm = &mt8195_mt6359_rt1019_rt5682_pm_ops,
1078 .probe = mt8195_mt6359_rt1019_rt5682_dev_probe,
1081 module_platform_driver(mt8195_mt6359_rt1019_rt5682_driver);
1083 /* Module information */
1084 MODULE_DESCRIPTION("MT8195-MT6359-RT1019-RT5682 ALSA SoC machine driver");
1085 MODULE_AUTHOR("Trevor Wu <trevor.wu@mediatek.com>");
1086 MODULE_LICENSE("GPL v2");
1087 MODULE_ALIAS("mt8195_mt6359_rt1019_rt5682 soc card");