1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * ALSA driver for ATI IXP 150/200/250/300 AC97 controllers
5 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 #include <linux/delay.h>
10 #include <linux/interrupt.h>
11 #include <linux/init.h>
12 #include <linux/pci.h>
13 #include <linux/slab.h>
14 #include <linux/module.h>
15 #include <linux/mutex.h>
16 #include <sound/core.h>
17 #include <sound/pcm.h>
18 #include <sound/pcm_params.h>
19 #include <sound/info.h>
20 #include <sound/ac97_codec.h>
21 #include <sound/initval.h>
23 MODULE_AUTHOR("Takashi Iwai <tiwai@suse.de>");
24 MODULE_DESCRIPTION("ATI IXP AC97 controller");
25 MODULE_LICENSE("GPL");
26 MODULE_SUPPORTED_DEVICE("{{ATI,IXP150/200/250/300/400/600}}");
28 static int index = SNDRV_DEFAULT_IDX1; /* Index 0-MAX */
29 static char *id = SNDRV_DEFAULT_STR1; /* ID for this card */
30 static int ac97_clock = 48000;
31 static char *ac97_quirk;
32 static bool spdif_aclink = 1;
33 static int ac97_codec = -1;
35 module_param(index, int, 0444);
36 MODULE_PARM_DESC(index, "Index value for ATI IXP controller.");
37 module_param(id, charp, 0444);
38 MODULE_PARM_DESC(id, "ID string for ATI IXP controller.");
39 module_param(ac97_clock, int, 0444);
40 MODULE_PARM_DESC(ac97_clock, "AC'97 codec clock (default 48000Hz).");
41 module_param(ac97_quirk, charp, 0444);
42 MODULE_PARM_DESC(ac97_quirk, "AC'97 workaround for strange hardware.");
43 module_param(ac97_codec, int, 0444);
44 MODULE_PARM_DESC(ac97_codec, "Specify codec instead of probing.");
45 module_param(spdif_aclink, bool, 0444);
46 MODULE_PARM_DESC(spdif_aclink, "S/PDIF over AC-link.");
48 /* just for backward compatibility */
50 module_param(enable, bool, 0444);
56 #define ATI_REG_ISR 0x00 /* interrupt source */
57 #define ATI_REG_ISR_IN_XRUN (1U<<0)
58 #define ATI_REG_ISR_IN_STATUS (1U<<1)
59 #define ATI_REG_ISR_OUT_XRUN (1U<<2)
60 #define ATI_REG_ISR_OUT_STATUS (1U<<3)
61 #define ATI_REG_ISR_SPDF_XRUN (1U<<4)
62 #define ATI_REG_ISR_SPDF_STATUS (1U<<5)
63 #define ATI_REG_ISR_PHYS_INTR (1U<<8)
64 #define ATI_REG_ISR_PHYS_MISMATCH (1U<<9)
65 #define ATI_REG_ISR_CODEC0_NOT_READY (1U<<10)
66 #define ATI_REG_ISR_CODEC1_NOT_READY (1U<<11)
67 #define ATI_REG_ISR_CODEC2_NOT_READY (1U<<12)
68 #define ATI_REG_ISR_NEW_FRAME (1U<<13)
70 #define ATI_REG_IER 0x04 /* interrupt enable */
71 #define ATI_REG_IER_IN_XRUN_EN (1U<<0)
72 #define ATI_REG_IER_IO_STATUS_EN (1U<<1)
73 #define ATI_REG_IER_OUT_XRUN_EN (1U<<2)
74 #define ATI_REG_IER_OUT_XRUN_COND (1U<<3)
75 #define ATI_REG_IER_SPDF_XRUN_EN (1U<<4)
76 #define ATI_REG_IER_SPDF_STATUS_EN (1U<<5)
77 #define ATI_REG_IER_PHYS_INTR_EN (1U<<8)
78 #define ATI_REG_IER_PHYS_MISMATCH_EN (1U<<9)
79 #define ATI_REG_IER_CODEC0_INTR_EN (1U<<10)
80 #define ATI_REG_IER_CODEC1_INTR_EN (1U<<11)
81 #define ATI_REG_IER_CODEC2_INTR_EN (1U<<12)
82 #define ATI_REG_IER_NEW_FRAME_EN (1U<<13) /* (RO */
83 #define ATI_REG_IER_SET_BUS_BUSY (1U<<14) /* (WO) audio is running */
85 #define ATI_REG_CMD 0x08 /* command */
86 #define ATI_REG_CMD_POWERDOWN (1U<<0)
87 #define ATI_REG_CMD_RECEIVE_EN (1U<<1)
88 #define ATI_REG_CMD_SEND_EN (1U<<2)
89 #define ATI_REG_CMD_STATUS_MEM (1U<<3)
90 #define ATI_REG_CMD_SPDF_OUT_EN (1U<<4)
91 #define ATI_REG_CMD_SPDF_STATUS_MEM (1U<<5)
92 #define ATI_REG_CMD_SPDF_THRESHOLD (3U<<6)
93 #define ATI_REG_CMD_SPDF_THRESHOLD_SHIFT 6
94 #define ATI_REG_CMD_IN_DMA_EN (1U<<8)
95 #define ATI_REG_CMD_OUT_DMA_EN (1U<<9)
96 #define ATI_REG_CMD_SPDF_DMA_EN (1U<<10)
97 #define ATI_REG_CMD_SPDF_OUT_STOPPED (1U<<11)
98 #define ATI_REG_CMD_SPDF_CONFIG_MASK (7U<<12)
99 #define ATI_REG_CMD_SPDF_CONFIG_34 (1U<<12)
100 #define ATI_REG_CMD_SPDF_CONFIG_78 (2U<<12)
101 #define ATI_REG_CMD_SPDF_CONFIG_69 (3U<<12)
102 #define ATI_REG_CMD_SPDF_CONFIG_01 (4U<<12)
103 #define ATI_REG_CMD_INTERLEAVE_SPDF (1U<<16)
104 #define ATI_REG_CMD_AUDIO_PRESENT (1U<<20)
105 #define ATI_REG_CMD_INTERLEAVE_IN (1U<<21)
106 #define ATI_REG_CMD_INTERLEAVE_OUT (1U<<22)
107 #define ATI_REG_CMD_LOOPBACK_EN (1U<<23)
108 #define ATI_REG_CMD_PACKED_DIS (1U<<24)
109 #define ATI_REG_CMD_BURST_EN (1U<<25)
110 #define ATI_REG_CMD_PANIC_EN (1U<<26)
111 #define ATI_REG_CMD_MODEM_PRESENT (1U<<27)
112 #define ATI_REG_CMD_ACLINK_ACTIVE (1U<<28)
113 #define ATI_REG_CMD_AC_SOFT_RESET (1U<<29)
114 #define ATI_REG_CMD_AC_SYNC (1U<<30)
115 #define ATI_REG_CMD_AC_RESET (1U<<31)
117 #define ATI_REG_PHYS_OUT_ADDR 0x0c
118 #define ATI_REG_PHYS_OUT_CODEC_MASK (3U<<0)
119 #define ATI_REG_PHYS_OUT_RW (1U<<2)
120 #define ATI_REG_PHYS_OUT_ADDR_EN (1U<<8)
121 #define ATI_REG_PHYS_OUT_ADDR_SHIFT 9
122 #define ATI_REG_PHYS_OUT_DATA_SHIFT 16
124 #define ATI_REG_PHYS_IN_ADDR 0x10
125 #define ATI_REG_PHYS_IN_READ_FLAG (1U<<8)
126 #define ATI_REG_PHYS_IN_ADDR_SHIFT 9
127 #define ATI_REG_PHYS_IN_DATA_SHIFT 16
129 #define ATI_REG_SLOTREQ 0x14
131 #define ATI_REG_COUNTER 0x18
132 #define ATI_REG_COUNTER_SLOT (3U<<0) /* slot # */
133 #define ATI_REG_COUNTER_BITCLOCK (31U<<8)
135 #define ATI_REG_IN_FIFO_THRESHOLD 0x1c
137 #define ATI_REG_IN_DMA_LINKPTR 0x20
138 #define ATI_REG_IN_DMA_DT_START 0x24 /* RO */
139 #define ATI_REG_IN_DMA_DT_NEXT 0x28 /* RO */
140 #define ATI_REG_IN_DMA_DT_CUR 0x2c /* RO */
141 #define ATI_REG_IN_DMA_DT_SIZE 0x30
143 #define ATI_REG_OUT_DMA_SLOT 0x34
144 #define ATI_REG_OUT_DMA_SLOT_BIT(x) (1U << ((x) - 3))
145 #define ATI_REG_OUT_DMA_SLOT_MASK 0x1ff
146 #define ATI_REG_OUT_DMA_THRESHOLD_MASK 0xf800
147 #define ATI_REG_OUT_DMA_THRESHOLD_SHIFT 11
149 #define ATI_REG_OUT_DMA_LINKPTR 0x38
150 #define ATI_REG_OUT_DMA_DT_START 0x3c /* RO */
151 #define ATI_REG_OUT_DMA_DT_NEXT 0x40 /* RO */
152 #define ATI_REG_OUT_DMA_DT_CUR 0x44 /* RO */
153 #define ATI_REG_OUT_DMA_DT_SIZE 0x48
155 #define ATI_REG_SPDF_CMD 0x4c
156 #define ATI_REG_SPDF_CMD_LFSR (1U<<4)
157 #define ATI_REG_SPDF_CMD_SINGLE_CH (1U<<5)
158 #define ATI_REG_SPDF_CMD_LFSR_ACC (0xff<<8) /* RO */
160 #define ATI_REG_SPDF_DMA_LINKPTR 0x50
161 #define ATI_REG_SPDF_DMA_DT_START 0x54 /* RO */
162 #define ATI_REG_SPDF_DMA_DT_NEXT 0x58 /* RO */
163 #define ATI_REG_SPDF_DMA_DT_CUR 0x5c /* RO */
164 #define ATI_REG_SPDF_DMA_DT_SIZE 0x60
166 #define ATI_REG_MODEM_MIRROR 0x7c
167 #define ATI_REG_AUDIO_MIRROR 0x80
169 #define ATI_REG_6CH_REORDER 0x84 /* reorder slots for 6ch */
170 #define ATI_REG_6CH_REORDER_EN (1U<<0) /* 3,4,7,8,6,9 -> 3,4,6,9,7,8 */
172 #define ATI_REG_FIFO_FLUSH 0x88
173 #define ATI_REG_FIFO_OUT_FLUSH (1U<<0)
174 #define ATI_REG_FIFO_IN_FLUSH (1U<<1)
177 #define ATI_REG_LINKPTR_EN (1U<<0)
179 /* [INT|OUT|SPDIF]_DMA_DT_SIZE */
180 #define ATI_REG_DMA_DT_SIZE (0xffffU<<0)
181 #define ATI_REG_DMA_FIFO_USED (0x1fU<<16)
182 #define ATI_REG_DMA_FIFO_FREE (0x1fU<<21)
183 #define ATI_REG_DMA_STATE (7U<<26)
186 #define ATI_MAX_DESCRIPTORS 256 /* max number of descriptor packets */
192 * DMA packate descriptor
195 struct atiixp_dma_desc {
196 __le32 addr; /* DMA buffer address */
197 u16 status; /* status bits */
198 u16 size; /* size of the packet in dwords */
199 __le32 next; /* address of the next packet descriptor */
205 enum { ATI_DMA_PLAYBACK, ATI_DMA_CAPTURE, ATI_DMA_SPDIF, NUM_ATI_DMAS }; /* DMAs */
206 enum { ATI_PCM_OUT, ATI_PCM_IN, ATI_PCM_SPDIF, NUM_ATI_PCMS }; /* AC97 pcm slots */
207 enum { ATI_PCMDEV_ANALOG, ATI_PCMDEV_DIGITAL, NUM_ATI_PCMDEVS }; /* pcm devices */
209 #define NUM_ATI_CODECS 3
213 * constants and callbacks for each DMA type
215 struct atiixp_dma_ops {
216 int type; /* ATI_DMA_XXX */
217 unsigned int llp_offset; /* LINKPTR offset */
218 unsigned int dt_cur; /* DT_CUR offset */
219 /* called from open callback */
220 void (*enable_dma)(struct atiixp *chip, int on);
221 /* called from trigger (START/STOP) */
222 void (*enable_transfer)(struct atiixp *chip, int on);
223 /* called from trigger (STOP only) */
224 void (*flush_dma)(struct atiixp *chip);
231 const struct atiixp_dma_ops *ops;
232 struct snd_dma_buffer desc_buf;
233 struct snd_pcm_substream *substream; /* assigned PCM substream */
234 unsigned int buf_addr, buf_bytes; /* DMA buffer address, bytes */
235 unsigned int period_bytes, periods;
240 int ac97_pcm_type; /* index # of ac97_pcm to access, -1 = not used */
241 unsigned int saved_curptr;
248 struct snd_card *card;
252 void __iomem *remap_addr;
255 struct snd_ac97_bus *ac97_bus;
256 struct snd_ac97 *ac97[NUM_ATI_CODECS];
260 struct atiixp_dma dmas[NUM_ATI_DMAS];
261 struct ac97_pcm *pcms[NUM_ATI_PCMS];
262 struct snd_pcm *pcmdevs[NUM_ATI_PCMDEVS];
264 int max_channels; /* max. channels for PCM out */
266 unsigned int codec_not_ready_bits; /* for codec detection */
268 int spdif_over_aclink; /* passed from the module option */
269 struct mutex open_mutex; /* playback open mutex */
275 static const struct pci_device_id snd_atiixp_ids[] = {
276 { PCI_VDEVICE(ATI, 0x4341), 0 }, /* SB200 */
277 { PCI_VDEVICE(ATI, 0x4361), 0 }, /* SB300 */
278 { PCI_VDEVICE(ATI, 0x4370), 0 }, /* SB400 */
279 { PCI_VDEVICE(ATI, 0x4382), 0 }, /* SB600 */
283 MODULE_DEVICE_TABLE(pci, snd_atiixp_ids);
285 static const struct snd_pci_quirk atiixp_quirks[] = {
286 SND_PCI_QUIRK(0x105b, 0x0c81, "Foxconn RC4107MA-RS2", 0),
287 SND_PCI_QUIRK(0x15bd, 0x3100, "DFI RS482", 0),
296 * update the bits of the given register.
297 * return 1 if the bits changed.
299 static int snd_atiixp_update_bits(struct atiixp *chip, unsigned int reg,
300 unsigned int mask, unsigned int value)
302 void __iomem *addr = chip->remap_addr + reg;
303 unsigned int data, old_data;
304 old_data = data = readl(addr);
307 if (old_data == data)
314 * macros for easy use
316 #define atiixp_write(chip,reg,value) \
317 writel(value, chip->remap_addr + ATI_REG_##reg)
318 #define atiixp_read(chip,reg) \
319 readl(chip->remap_addr + ATI_REG_##reg)
320 #define atiixp_update(chip,reg,mask,val) \
321 snd_atiixp_update_bits(chip, ATI_REG_##reg, mask, val)
324 * handling DMA packets
326 * we allocate a linear buffer for the DMA, and split it to each packet.
327 * in a future version, a scatter-gather buffer should be implemented.
330 #define ATI_DESC_LIST_SIZE \
331 PAGE_ALIGN(ATI_MAX_DESCRIPTORS * sizeof(struct atiixp_dma_desc))
334 * build packets ring for the given buffer size.
336 * IXP handles the buffer descriptors, which are connected as a linked
337 * list. although we can change the list dynamically, in this version,
338 * a static RING of buffer descriptors is used.
340 * the ring is built in this function, and is set up to the hardware.
342 static int atiixp_build_dma_packets(struct atiixp *chip, struct atiixp_dma *dma,
343 struct snd_pcm_substream *substream,
344 unsigned int periods,
345 unsigned int period_bytes)
351 if (periods > ATI_MAX_DESCRIPTORS)
354 if (dma->desc_buf.area == NULL) {
355 if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
360 dma->period_bytes = dma->periods = 0; /* clear */
363 if (dma->periods == periods && dma->period_bytes == period_bytes)
366 /* reset DMA before changing the descriptor table */
367 spin_lock_irqsave(&chip->reg_lock, flags);
368 writel(0, chip->remap_addr + dma->ops->llp_offset);
369 dma->ops->enable_dma(chip, 0);
370 dma->ops->enable_dma(chip, 1);
371 spin_unlock_irqrestore(&chip->reg_lock, flags);
373 /* fill the entries */
374 addr = (u32)substream->runtime->dma_addr;
375 desc_addr = (u32)dma->desc_buf.addr;
376 for (i = 0; i < periods; i++) {
377 struct atiixp_dma_desc *desc;
378 desc = &((struct atiixp_dma_desc *)dma->desc_buf.area)[i];
379 desc->addr = cpu_to_le32(addr);
381 desc->size = period_bytes >> 2; /* in dwords */
382 desc_addr += sizeof(struct atiixp_dma_desc);
383 if (i == periods - 1)
384 desc->next = cpu_to_le32((u32)dma->desc_buf.addr);
386 desc->next = cpu_to_le32(desc_addr);
387 addr += period_bytes;
390 writel((u32)dma->desc_buf.addr | ATI_REG_LINKPTR_EN,
391 chip->remap_addr + dma->ops->llp_offset);
393 dma->period_bytes = period_bytes;
394 dma->periods = periods;
400 * remove the ring buffer and release it if assigned
402 static void atiixp_clear_dma_packets(struct atiixp *chip, struct atiixp_dma *dma,
403 struct snd_pcm_substream *substream)
405 if (dma->desc_buf.area) {
406 writel(0, chip->remap_addr + dma->ops->llp_offset);
407 snd_dma_free_pages(&dma->desc_buf);
408 dma->desc_buf.area = NULL;
415 static int snd_atiixp_acquire_codec(struct atiixp *chip)
419 while (atiixp_read(chip, PHYS_OUT_ADDR) & ATI_REG_PHYS_OUT_ADDR_EN) {
421 dev_warn(chip->card->dev, "codec acquire timeout\n");
429 static unsigned short snd_atiixp_codec_read(struct atiixp *chip, unsigned short codec, unsigned short reg)
434 if (snd_atiixp_acquire_codec(chip) < 0)
436 data = (reg << ATI_REG_PHYS_OUT_ADDR_SHIFT) |
437 ATI_REG_PHYS_OUT_ADDR_EN |
438 ATI_REG_PHYS_OUT_RW |
440 atiixp_write(chip, PHYS_OUT_ADDR, data);
441 if (snd_atiixp_acquire_codec(chip) < 0)
445 data = atiixp_read(chip, PHYS_IN_ADDR);
446 if (data & ATI_REG_PHYS_IN_READ_FLAG)
447 return data >> ATI_REG_PHYS_IN_DATA_SHIFT;
450 /* time out may happen during reset */
452 dev_warn(chip->card->dev, "codec read timeout (reg %x)\n", reg);
457 static void snd_atiixp_codec_write(struct atiixp *chip, unsigned short codec,
458 unsigned short reg, unsigned short val)
462 if (snd_atiixp_acquire_codec(chip) < 0)
464 data = ((unsigned int)val << ATI_REG_PHYS_OUT_DATA_SHIFT) |
465 ((unsigned int)reg << ATI_REG_PHYS_OUT_ADDR_SHIFT) |
466 ATI_REG_PHYS_OUT_ADDR_EN | codec;
467 atiixp_write(chip, PHYS_OUT_ADDR, data);
471 static unsigned short snd_atiixp_ac97_read(struct snd_ac97 *ac97,
474 struct atiixp *chip = ac97->private_data;
475 return snd_atiixp_codec_read(chip, ac97->num, reg);
479 static void snd_atiixp_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
482 struct atiixp *chip = ac97->private_data;
483 snd_atiixp_codec_write(chip, ac97->num, reg, val);
489 static int snd_atiixp_aclink_reset(struct atiixp *chip)
493 /* reset powerdoewn */
494 if (atiixp_update(chip, CMD, ATI_REG_CMD_POWERDOWN, 0))
497 /* perform a software reset */
498 atiixp_update(chip, CMD, ATI_REG_CMD_AC_SOFT_RESET, ATI_REG_CMD_AC_SOFT_RESET);
499 atiixp_read(chip, CMD);
501 atiixp_update(chip, CMD, ATI_REG_CMD_AC_SOFT_RESET, 0);
504 while (! (atiixp_read(chip, CMD) & ATI_REG_CMD_ACLINK_ACTIVE)) {
505 /* do a hard reset */
506 atiixp_update(chip, CMD, ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET,
507 ATI_REG_CMD_AC_SYNC);
508 atiixp_read(chip, CMD);
510 atiixp_update(chip, CMD, ATI_REG_CMD_AC_RESET, ATI_REG_CMD_AC_RESET);
512 dev_err(chip->card->dev, "codec reset timeout\n");
517 /* deassert RESET and assert SYNC to make sure */
518 atiixp_update(chip, CMD, ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET,
519 ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET);
524 #ifdef CONFIG_PM_SLEEP
525 static int snd_atiixp_aclink_down(struct atiixp *chip)
527 // if (atiixp_read(chip, MODEM_MIRROR) & 0x1) /* modem running, too? */
529 atiixp_update(chip, CMD,
530 ATI_REG_CMD_POWERDOWN | ATI_REG_CMD_AC_RESET,
531 ATI_REG_CMD_POWERDOWN);
537 * auto-detection of codecs
539 * the IXP chip can generate interrupts for the non-existing codecs.
540 * NEW_FRAME interrupt is used to make sure that the interrupt is generated
541 * even if all three codecs are connected.
544 #define ALL_CODEC_NOT_READY \
545 (ATI_REG_ISR_CODEC0_NOT_READY |\
546 ATI_REG_ISR_CODEC1_NOT_READY |\
547 ATI_REG_ISR_CODEC2_NOT_READY)
548 #define CODEC_CHECK_BITS (ALL_CODEC_NOT_READY|ATI_REG_ISR_NEW_FRAME)
550 static int ac97_probing_bugs(struct pci_dev *pci)
552 const struct snd_pci_quirk *q;
554 q = snd_pci_quirk_lookup(pci, atiixp_quirks);
556 dev_dbg(&pci->dev, "atiixp quirk for %s. Forcing codec %d\n",
557 snd_pci_quirk_name(q), q->value);
560 /* this hardware doesn't need workarounds. Probe for codec */
564 static int snd_atiixp_codec_detect(struct atiixp *chip)
568 chip->codec_not_ready_bits = 0;
569 if (ac97_codec == -1)
570 ac97_codec = ac97_probing_bugs(chip->pci);
571 if (ac97_codec >= 0) {
572 chip->codec_not_ready_bits |=
573 CODEC_CHECK_BITS ^ (1 << (ac97_codec + 10));
577 atiixp_write(chip, IER, CODEC_CHECK_BITS);
578 /* wait for the interrupts */
580 while (timeout-- > 0) {
582 if (chip->codec_not_ready_bits)
585 atiixp_write(chip, IER, 0); /* disable irqs */
587 if ((chip->codec_not_ready_bits & ALL_CODEC_NOT_READY) == ALL_CODEC_NOT_READY) {
588 dev_err(chip->card->dev, "no codec detected!\n");
596 * enable DMA and irqs
598 static int snd_atiixp_chip_start(struct atiixp *chip)
602 /* set up spdif, enable burst mode */
603 reg = atiixp_read(chip, CMD);
604 reg |= 0x02 << ATI_REG_CMD_SPDF_THRESHOLD_SHIFT;
605 reg |= ATI_REG_CMD_BURST_EN;
606 atiixp_write(chip, CMD, reg);
608 reg = atiixp_read(chip, SPDF_CMD);
609 reg &= ~(ATI_REG_SPDF_CMD_LFSR|ATI_REG_SPDF_CMD_SINGLE_CH);
610 atiixp_write(chip, SPDF_CMD, reg);
612 /* clear all interrupt source */
613 atiixp_write(chip, ISR, 0xffffffff);
615 atiixp_write(chip, IER,
616 ATI_REG_IER_IO_STATUS_EN |
617 ATI_REG_IER_IN_XRUN_EN |
618 ATI_REG_IER_OUT_XRUN_EN |
619 ATI_REG_IER_SPDF_XRUN_EN |
620 ATI_REG_IER_SPDF_STATUS_EN);
626 * disable DMA and IRQs
628 static int snd_atiixp_chip_stop(struct atiixp *chip)
630 /* clear interrupt source */
631 atiixp_write(chip, ISR, atiixp_read(chip, ISR));
633 atiixp_write(chip, IER, 0);
643 * pointer callback simplly reads XXX_DMA_DT_CUR register as the current
644 * position. when SG-buffer is implemented, the offset must be calculated
647 static snd_pcm_uframes_t snd_atiixp_pcm_pointer(struct snd_pcm_substream *substream)
649 struct atiixp *chip = snd_pcm_substream_chip(substream);
650 struct snd_pcm_runtime *runtime = substream->runtime;
651 struct atiixp_dma *dma = runtime->private_data;
656 curptr = readl(chip->remap_addr + dma->ops->dt_cur);
657 if (curptr < dma->buf_addr)
659 curptr -= dma->buf_addr;
660 if (curptr >= dma->buf_bytes)
662 return bytes_to_frames(runtime, curptr);
664 dev_dbg(chip->card->dev, "invalid DMA pointer read 0x%x (buf=%x)\n",
665 readl(chip->remap_addr + dma->ops->dt_cur), dma->buf_addr);
670 * XRUN detected, and stop the PCM substream
672 static void snd_atiixp_xrun_dma(struct atiixp *chip, struct atiixp_dma *dma)
674 if (! dma->substream || ! dma->running)
676 dev_dbg(chip->card->dev, "XRUN detected (DMA %d)\n", dma->ops->type);
677 snd_pcm_stop_xrun(dma->substream);
681 * the period ack. update the substream.
683 static void snd_atiixp_update_dma(struct atiixp *chip, struct atiixp_dma *dma)
685 if (! dma->substream || ! dma->running)
687 snd_pcm_period_elapsed(dma->substream);
690 /* set BUS_BUSY interrupt bit if any DMA is running */
691 /* call with spinlock held */
692 static void snd_atiixp_check_bus_busy(struct atiixp *chip)
694 unsigned int bus_busy;
695 if (atiixp_read(chip, CMD) & (ATI_REG_CMD_SEND_EN |
696 ATI_REG_CMD_RECEIVE_EN |
697 ATI_REG_CMD_SPDF_OUT_EN))
698 bus_busy = ATI_REG_IER_SET_BUS_BUSY;
701 atiixp_update(chip, IER, ATI_REG_IER_SET_BUS_BUSY, bus_busy);
704 /* common trigger callback
705 * calling the lowlevel callbacks in it
707 static int snd_atiixp_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
709 struct atiixp *chip = snd_pcm_substream_chip(substream);
710 struct atiixp_dma *dma = substream->runtime->private_data;
713 if (snd_BUG_ON(!dma->ops->enable_transfer ||
714 !dma->ops->flush_dma))
717 spin_lock(&chip->reg_lock);
719 case SNDRV_PCM_TRIGGER_START:
720 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
721 case SNDRV_PCM_TRIGGER_RESUME:
722 if (dma->running && dma->suspended &&
723 cmd == SNDRV_PCM_TRIGGER_RESUME)
724 writel(dma->saved_curptr, chip->remap_addr +
726 dma->ops->enable_transfer(chip, 1);
730 case SNDRV_PCM_TRIGGER_STOP:
731 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
732 case SNDRV_PCM_TRIGGER_SUSPEND:
733 dma->suspended = cmd == SNDRV_PCM_TRIGGER_SUSPEND;
734 if (dma->running && dma->suspended)
735 dma->saved_curptr = readl(chip->remap_addr +
737 dma->ops->enable_transfer(chip, 0);
745 snd_atiixp_check_bus_busy(chip);
746 if (cmd == SNDRV_PCM_TRIGGER_STOP) {
747 dma->ops->flush_dma(chip);
748 snd_atiixp_check_bus_busy(chip);
751 spin_unlock(&chip->reg_lock);
757 * lowlevel callbacks for each DMA type
759 * every callback is supposed to be called in chip->reg_lock spinlock
762 /* flush FIFO of analog OUT DMA */
763 static void atiixp_out_flush_dma(struct atiixp *chip)
765 atiixp_write(chip, FIFO_FLUSH, ATI_REG_FIFO_OUT_FLUSH);
768 /* enable/disable analog OUT DMA */
769 static void atiixp_out_enable_dma(struct atiixp *chip, int on)
772 data = atiixp_read(chip, CMD);
774 if (data & ATI_REG_CMD_OUT_DMA_EN)
776 atiixp_out_flush_dma(chip);
777 data |= ATI_REG_CMD_OUT_DMA_EN;
779 data &= ~ATI_REG_CMD_OUT_DMA_EN;
780 atiixp_write(chip, CMD, data);
783 /* start/stop transfer over OUT DMA */
784 static void atiixp_out_enable_transfer(struct atiixp *chip, int on)
786 atiixp_update(chip, CMD, ATI_REG_CMD_SEND_EN,
787 on ? ATI_REG_CMD_SEND_EN : 0);
790 /* enable/disable analog IN DMA */
791 static void atiixp_in_enable_dma(struct atiixp *chip, int on)
793 atiixp_update(chip, CMD, ATI_REG_CMD_IN_DMA_EN,
794 on ? ATI_REG_CMD_IN_DMA_EN : 0);
797 /* start/stop analog IN DMA */
798 static void atiixp_in_enable_transfer(struct atiixp *chip, int on)
801 unsigned int data = atiixp_read(chip, CMD);
802 if (! (data & ATI_REG_CMD_RECEIVE_EN)) {
803 data |= ATI_REG_CMD_RECEIVE_EN;
804 #if 0 /* FIXME: this causes the endless loop */
805 /* wait until slot 3/4 are finished */
806 while ((atiixp_read(chip, COUNTER) &
807 ATI_REG_COUNTER_SLOT) != 5)
810 atiixp_write(chip, CMD, data);
813 atiixp_update(chip, CMD, ATI_REG_CMD_RECEIVE_EN, 0);
816 /* flush FIFO of analog IN DMA */
817 static void atiixp_in_flush_dma(struct atiixp *chip)
819 atiixp_write(chip, FIFO_FLUSH, ATI_REG_FIFO_IN_FLUSH);
822 /* enable/disable SPDIF OUT DMA */
823 static void atiixp_spdif_enable_dma(struct atiixp *chip, int on)
825 atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_DMA_EN,
826 on ? ATI_REG_CMD_SPDF_DMA_EN : 0);
829 /* start/stop SPDIF OUT DMA */
830 static void atiixp_spdif_enable_transfer(struct atiixp *chip, int on)
833 data = atiixp_read(chip, CMD);
835 data |= ATI_REG_CMD_SPDF_OUT_EN;
837 data &= ~ATI_REG_CMD_SPDF_OUT_EN;
838 atiixp_write(chip, CMD, data);
841 /* flush FIFO of SPDIF OUT DMA */
842 static void atiixp_spdif_flush_dma(struct atiixp *chip)
846 /* DMA off, transfer on */
847 atiixp_spdif_enable_dma(chip, 0);
848 atiixp_spdif_enable_transfer(chip, 1);
852 if (! (atiixp_read(chip, SPDF_DMA_DT_SIZE) & ATI_REG_DMA_FIFO_USED))
855 } while (timeout-- > 0);
857 atiixp_spdif_enable_transfer(chip, 0);
860 /* set up slots and formats for SPDIF OUT */
861 static int snd_atiixp_spdif_prepare(struct snd_pcm_substream *substream)
863 struct atiixp *chip = snd_pcm_substream_chip(substream);
865 spin_lock_irq(&chip->reg_lock);
866 if (chip->spdif_over_aclink) {
868 /* enable slots 10/11 */
869 atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_CONFIG_MASK,
870 ATI_REG_CMD_SPDF_CONFIG_01);
871 data = atiixp_read(chip, OUT_DMA_SLOT) & ~ATI_REG_OUT_DMA_SLOT_MASK;
872 data |= ATI_REG_OUT_DMA_SLOT_BIT(10) |
873 ATI_REG_OUT_DMA_SLOT_BIT(11);
874 data |= 0x04 << ATI_REG_OUT_DMA_THRESHOLD_SHIFT;
875 atiixp_write(chip, OUT_DMA_SLOT, data);
876 atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_OUT,
877 substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
878 ATI_REG_CMD_INTERLEAVE_OUT : 0);
880 atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_CONFIG_MASK, 0);
881 atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_SPDF, 0);
883 spin_unlock_irq(&chip->reg_lock);
887 /* set up slots and formats for analog OUT */
888 static int snd_atiixp_playback_prepare(struct snd_pcm_substream *substream)
890 struct atiixp *chip = snd_pcm_substream_chip(substream);
893 spin_lock_irq(&chip->reg_lock);
894 data = atiixp_read(chip, OUT_DMA_SLOT) & ~ATI_REG_OUT_DMA_SLOT_MASK;
895 switch (substream->runtime->channels) {
897 data |= ATI_REG_OUT_DMA_SLOT_BIT(10) |
898 ATI_REG_OUT_DMA_SLOT_BIT(11);
901 data |= ATI_REG_OUT_DMA_SLOT_BIT(7) |
902 ATI_REG_OUT_DMA_SLOT_BIT(8);
905 data |= ATI_REG_OUT_DMA_SLOT_BIT(6) |
906 ATI_REG_OUT_DMA_SLOT_BIT(9);
909 data |= ATI_REG_OUT_DMA_SLOT_BIT(3) |
910 ATI_REG_OUT_DMA_SLOT_BIT(4);
914 /* set output threshold */
915 data |= 0x04 << ATI_REG_OUT_DMA_THRESHOLD_SHIFT;
916 atiixp_write(chip, OUT_DMA_SLOT, data);
918 atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_OUT,
919 substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
920 ATI_REG_CMD_INTERLEAVE_OUT : 0);
923 * enable 6 channel re-ordering bit if needed
925 atiixp_update(chip, 6CH_REORDER, ATI_REG_6CH_REORDER_EN,
926 substream->runtime->channels >= 6 ? ATI_REG_6CH_REORDER_EN: 0);
928 spin_unlock_irq(&chip->reg_lock);
932 /* set up slots and formats for analog IN */
933 static int snd_atiixp_capture_prepare(struct snd_pcm_substream *substream)
935 struct atiixp *chip = snd_pcm_substream_chip(substream);
937 spin_lock_irq(&chip->reg_lock);
938 atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_IN,
939 substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
940 ATI_REG_CMD_INTERLEAVE_IN : 0);
941 spin_unlock_irq(&chip->reg_lock);
946 * hw_params - allocate the buffer and set up buffer descriptors
948 static int snd_atiixp_pcm_hw_params(struct snd_pcm_substream *substream,
949 struct snd_pcm_hw_params *hw_params)
951 struct atiixp *chip = snd_pcm_substream_chip(substream);
952 struct atiixp_dma *dma = substream->runtime->private_data;
955 dma->buf_addr = substream->runtime->dma_addr;
956 dma->buf_bytes = params_buffer_bytes(hw_params);
958 err = atiixp_build_dma_packets(chip, dma, substream,
959 params_periods(hw_params),
960 params_period_bytes(hw_params));
964 if (dma->ac97_pcm_type >= 0) {
965 struct ac97_pcm *pcm = chip->pcms[dma->ac97_pcm_type];
966 /* PCM is bound to AC97 codec(s)
967 * set up the AC97 codecs
969 if (dma->pcm_open_flag) {
970 snd_ac97_pcm_close(pcm);
971 dma->pcm_open_flag = 0;
973 err = snd_ac97_pcm_open(pcm, params_rate(hw_params),
974 params_channels(hw_params),
977 dma->pcm_open_flag = 1;
983 static int snd_atiixp_pcm_hw_free(struct snd_pcm_substream *substream)
985 struct atiixp *chip = snd_pcm_substream_chip(substream);
986 struct atiixp_dma *dma = substream->runtime->private_data;
988 if (dma->pcm_open_flag) {
989 struct ac97_pcm *pcm = chip->pcms[dma->ac97_pcm_type];
990 snd_ac97_pcm_close(pcm);
991 dma->pcm_open_flag = 0;
993 atiixp_clear_dma_packets(chip, dma, substream);
999 * pcm hardware definition, identical for all DMA types
1001 static const struct snd_pcm_hardware snd_atiixp_pcm_hw =
1003 .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1004 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1005 SNDRV_PCM_INFO_PAUSE |
1006 SNDRV_PCM_INFO_RESUME |
1007 SNDRV_PCM_INFO_MMAP_VALID),
1008 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
1009 .rates = SNDRV_PCM_RATE_48000,
1014 .buffer_bytes_max = 256 * 1024,
1015 .period_bytes_min = 32,
1016 .period_bytes_max = 128 * 1024,
1018 .periods_max = ATI_MAX_DESCRIPTORS,
1021 static int snd_atiixp_pcm_open(struct snd_pcm_substream *substream,
1022 struct atiixp_dma *dma, int pcm_type)
1024 struct atiixp *chip = snd_pcm_substream_chip(substream);
1025 struct snd_pcm_runtime *runtime = substream->runtime;
1028 if (snd_BUG_ON(!dma->ops || !dma->ops->enable_dma))
1033 dma->substream = substream;
1034 runtime->hw = snd_atiixp_pcm_hw;
1035 dma->ac97_pcm_type = pcm_type;
1036 if (pcm_type >= 0) {
1037 runtime->hw.rates = chip->pcms[pcm_type]->rates;
1038 snd_pcm_limit_hw_rates(runtime);
1041 runtime->hw.formats = SNDRV_PCM_FMTBIT_IEC958_SUBFRAME_LE;
1043 if ((err = snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS)) < 0)
1045 runtime->private_data = dma;
1047 /* enable DMA bits */
1048 spin_lock_irq(&chip->reg_lock);
1049 dma->ops->enable_dma(chip, 1);
1050 spin_unlock_irq(&chip->reg_lock);
1056 static int snd_atiixp_pcm_close(struct snd_pcm_substream *substream,
1057 struct atiixp_dma *dma)
1059 struct atiixp *chip = snd_pcm_substream_chip(substream);
1060 /* disable DMA bits */
1061 if (snd_BUG_ON(!dma->ops || !dma->ops->enable_dma))
1063 spin_lock_irq(&chip->reg_lock);
1064 dma->ops->enable_dma(chip, 0);
1065 spin_unlock_irq(&chip->reg_lock);
1066 dma->substream = NULL;
1073 static int snd_atiixp_playback_open(struct snd_pcm_substream *substream)
1075 struct atiixp *chip = snd_pcm_substream_chip(substream);
1078 mutex_lock(&chip->open_mutex);
1079 err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_PLAYBACK], 0);
1080 mutex_unlock(&chip->open_mutex);
1083 substream->runtime->hw.channels_max = chip->max_channels;
1084 if (chip->max_channels > 2)
1085 /* channels must be even */
1086 snd_pcm_hw_constraint_step(substream->runtime, 0,
1087 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
1091 static int snd_atiixp_playback_close(struct snd_pcm_substream *substream)
1093 struct atiixp *chip = snd_pcm_substream_chip(substream);
1095 mutex_lock(&chip->open_mutex);
1096 err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_PLAYBACK]);
1097 mutex_unlock(&chip->open_mutex);
1101 static int snd_atiixp_capture_open(struct snd_pcm_substream *substream)
1103 struct atiixp *chip = snd_pcm_substream_chip(substream);
1104 return snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_CAPTURE], 1);
1107 static int snd_atiixp_capture_close(struct snd_pcm_substream *substream)
1109 struct atiixp *chip = snd_pcm_substream_chip(substream);
1110 return snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_CAPTURE]);
1113 static int snd_atiixp_spdif_open(struct snd_pcm_substream *substream)
1115 struct atiixp *chip = snd_pcm_substream_chip(substream);
1117 mutex_lock(&chip->open_mutex);
1118 if (chip->spdif_over_aclink) /* share DMA_PLAYBACK */
1119 err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_PLAYBACK], 2);
1121 err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_SPDIF], -1);
1122 mutex_unlock(&chip->open_mutex);
1126 static int snd_atiixp_spdif_close(struct snd_pcm_substream *substream)
1128 struct atiixp *chip = snd_pcm_substream_chip(substream);
1130 mutex_lock(&chip->open_mutex);
1131 if (chip->spdif_over_aclink)
1132 err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_PLAYBACK]);
1134 err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_SPDIF]);
1135 mutex_unlock(&chip->open_mutex);
1140 static const struct snd_pcm_ops snd_atiixp_playback_ops = {
1141 .open = snd_atiixp_playback_open,
1142 .close = snd_atiixp_playback_close,
1143 .hw_params = snd_atiixp_pcm_hw_params,
1144 .hw_free = snd_atiixp_pcm_hw_free,
1145 .prepare = snd_atiixp_playback_prepare,
1146 .trigger = snd_atiixp_pcm_trigger,
1147 .pointer = snd_atiixp_pcm_pointer,
1151 static const struct snd_pcm_ops snd_atiixp_capture_ops = {
1152 .open = snd_atiixp_capture_open,
1153 .close = snd_atiixp_capture_close,
1154 .hw_params = snd_atiixp_pcm_hw_params,
1155 .hw_free = snd_atiixp_pcm_hw_free,
1156 .prepare = snd_atiixp_capture_prepare,
1157 .trigger = snd_atiixp_pcm_trigger,
1158 .pointer = snd_atiixp_pcm_pointer,
1161 /* SPDIF playback */
1162 static const struct snd_pcm_ops snd_atiixp_spdif_ops = {
1163 .open = snd_atiixp_spdif_open,
1164 .close = snd_atiixp_spdif_close,
1165 .hw_params = snd_atiixp_pcm_hw_params,
1166 .hw_free = snd_atiixp_pcm_hw_free,
1167 .prepare = snd_atiixp_spdif_prepare,
1168 .trigger = snd_atiixp_pcm_trigger,
1169 .pointer = snd_atiixp_pcm_pointer,
1172 static const struct ac97_pcm atiixp_pcm_defs[] = {
1177 .slots = (1 << AC97_SLOT_PCM_LEFT) |
1178 (1 << AC97_SLOT_PCM_RIGHT) |
1179 (1 << AC97_SLOT_PCM_CENTER) |
1180 (1 << AC97_SLOT_PCM_SLEFT) |
1181 (1 << AC97_SLOT_PCM_SRIGHT) |
1182 (1 << AC97_SLOT_LFE)
1191 .slots = (1 << AC97_SLOT_PCM_LEFT) |
1192 (1 << AC97_SLOT_PCM_RIGHT)
1196 /* S/PDIF OUT (optional) */
1201 .slots = (1 << AC97_SLOT_SPDIF_LEFT2) |
1202 (1 << AC97_SLOT_SPDIF_RIGHT2)
1208 static const struct atiixp_dma_ops snd_atiixp_playback_dma_ops = {
1209 .type = ATI_DMA_PLAYBACK,
1210 .llp_offset = ATI_REG_OUT_DMA_LINKPTR,
1211 .dt_cur = ATI_REG_OUT_DMA_DT_CUR,
1212 .enable_dma = atiixp_out_enable_dma,
1213 .enable_transfer = atiixp_out_enable_transfer,
1214 .flush_dma = atiixp_out_flush_dma,
1217 static const struct atiixp_dma_ops snd_atiixp_capture_dma_ops = {
1218 .type = ATI_DMA_CAPTURE,
1219 .llp_offset = ATI_REG_IN_DMA_LINKPTR,
1220 .dt_cur = ATI_REG_IN_DMA_DT_CUR,
1221 .enable_dma = atiixp_in_enable_dma,
1222 .enable_transfer = atiixp_in_enable_transfer,
1223 .flush_dma = atiixp_in_flush_dma,
1226 static const struct atiixp_dma_ops snd_atiixp_spdif_dma_ops = {
1227 .type = ATI_DMA_SPDIF,
1228 .llp_offset = ATI_REG_SPDF_DMA_LINKPTR,
1229 .dt_cur = ATI_REG_SPDF_DMA_DT_CUR,
1230 .enable_dma = atiixp_spdif_enable_dma,
1231 .enable_transfer = atiixp_spdif_enable_transfer,
1232 .flush_dma = atiixp_spdif_flush_dma,
1236 static int snd_atiixp_pcm_new(struct atiixp *chip)
1238 struct snd_pcm *pcm;
1239 struct snd_pcm_chmap *chmap;
1240 struct snd_ac97_bus *pbus = chip->ac97_bus;
1241 int err, i, num_pcms;
1243 /* initialize constants */
1244 chip->dmas[ATI_DMA_PLAYBACK].ops = &snd_atiixp_playback_dma_ops;
1245 chip->dmas[ATI_DMA_CAPTURE].ops = &snd_atiixp_capture_dma_ops;
1246 if (! chip->spdif_over_aclink)
1247 chip->dmas[ATI_DMA_SPDIF].ops = &snd_atiixp_spdif_dma_ops;
1249 /* assign AC97 pcm */
1250 if (chip->spdif_over_aclink)
1254 err = snd_ac97_pcm_assign(pbus, num_pcms, atiixp_pcm_defs);
1257 for (i = 0; i < num_pcms; i++)
1258 chip->pcms[i] = &pbus->pcms[i];
1260 chip->max_channels = 2;
1261 if (pbus->pcms[ATI_PCM_OUT].r[0].slots & (1 << AC97_SLOT_PCM_SLEFT)) {
1262 if (pbus->pcms[ATI_PCM_OUT].r[0].slots & (1 << AC97_SLOT_LFE))
1263 chip->max_channels = 6;
1265 chip->max_channels = 4;
1268 /* PCM #0: analog I/O */
1269 err = snd_pcm_new(chip->card, "ATI IXP AC97",
1270 ATI_PCMDEV_ANALOG, 1, 1, &pcm);
1273 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_atiixp_playback_ops);
1274 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_atiixp_capture_ops);
1275 pcm->private_data = chip;
1276 strcpy(pcm->name, "ATI IXP AC97");
1277 chip->pcmdevs[ATI_PCMDEV_ANALOG] = pcm;
1279 snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
1280 &chip->pci->dev, 64*1024, 128*1024);
1282 err = snd_pcm_add_chmap_ctls(pcm, SNDRV_PCM_STREAM_PLAYBACK,
1283 snd_pcm_alt_chmaps, chip->max_channels, 0,
1287 chmap->channel_mask = SND_PCM_CHMAP_MASK_2468;
1288 chip->ac97[0]->chmaps[SNDRV_PCM_STREAM_PLAYBACK] = chmap;
1290 /* no SPDIF support on codec? */
1291 if (chip->pcms[ATI_PCM_SPDIF] && ! chip->pcms[ATI_PCM_SPDIF]->rates)
1294 /* FIXME: non-48k sample rate doesn't work on my test machine with AD1888 */
1295 if (chip->pcms[ATI_PCM_SPDIF])
1296 chip->pcms[ATI_PCM_SPDIF]->rates = SNDRV_PCM_RATE_48000;
1298 /* PCM #1: spdif playback */
1299 err = snd_pcm_new(chip->card, "ATI IXP IEC958",
1300 ATI_PCMDEV_DIGITAL, 1, 0, &pcm);
1303 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_atiixp_spdif_ops);
1304 pcm->private_data = chip;
1305 if (chip->spdif_over_aclink)
1306 strcpy(pcm->name, "ATI IXP IEC958 (AC97)");
1308 strcpy(pcm->name, "ATI IXP IEC958 (Direct)");
1309 chip->pcmdevs[ATI_PCMDEV_DIGITAL] = pcm;
1311 snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
1312 &chip->pci->dev, 64*1024, 128*1024);
1314 /* pre-select AC97 SPDIF slots 10/11 */
1315 for (i = 0; i < NUM_ATI_CODECS; i++) {
1317 snd_ac97_update_bits(chip->ac97[i],
1318 AC97_EXTENDED_STATUS,
1319 0x03 << 4, 0x03 << 4);
1330 static irqreturn_t snd_atiixp_interrupt(int irq, void *dev_id)
1332 struct atiixp *chip = dev_id;
1333 unsigned int status;
1335 status = atiixp_read(chip, ISR);
1340 /* process audio DMA */
1341 if (status & ATI_REG_ISR_OUT_XRUN)
1342 snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_PLAYBACK]);
1343 else if (status & ATI_REG_ISR_OUT_STATUS)
1344 snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_PLAYBACK]);
1345 if (status & ATI_REG_ISR_IN_XRUN)
1346 snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_CAPTURE]);
1347 else if (status & ATI_REG_ISR_IN_STATUS)
1348 snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_CAPTURE]);
1349 if (! chip->spdif_over_aclink) {
1350 if (status & ATI_REG_ISR_SPDF_XRUN)
1351 snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_SPDIF]);
1352 else if (status & ATI_REG_ISR_SPDF_STATUS)
1353 snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_SPDIF]);
1356 /* for codec detection */
1357 if (status & CODEC_CHECK_BITS) {
1358 unsigned int detected;
1359 detected = status & CODEC_CHECK_BITS;
1360 spin_lock(&chip->reg_lock);
1361 chip->codec_not_ready_bits |= detected;
1362 atiixp_update(chip, IER, detected, 0); /* disable the detected irqs */
1363 spin_unlock(&chip->reg_lock);
1367 atiixp_write(chip, ISR, status);
1374 * ac97 mixer section
1377 static const struct ac97_quirk ac97_quirks[] = {
1379 .subvendor = 0x103c,
1380 .subdevice = 0x006b,
1381 .name = "HP Pavilion ZV5030US",
1382 .type = AC97_TUNE_MUTE_LED
1385 .subvendor = 0x103c,
1386 .subdevice = 0x308b,
1387 .name = "HP nx6125",
1388 .type = AC97_TUNE_MUTE_LED
1391 .subvendor = 0x103c,
1392 .subdevice = 0x3091,
1393 .name = "unknown HP",
1394 .type = AC97_TUNE_MUTE_LED
1396 { } /* terminator */
1399 static int snd_atiixp_mixer_new(struct atiixp *chip, int clock,
1400 const char *quirk_override)
1402 struct snd_ac97_bus *pbus;
1403 struct snd_ac97_template ac97;
1406 static const struct snd_ac97_bus_ops ops = {
1407 .write = snd_atiixp_ac97_write,
1408 .read = snd_atiixp_ac97_read,
1410 static const unsigned int codec_skip[NUM_ATI_CODECS] = {
1411 ATI_REG_ISR_CODEC0_NOT_READY,
1412 ATI_REG_ISR_CODEC1_NOT_READY,
1413 ATI_REG_ISR_CODEC2_NOT_READY,
1416 if (snd_atiixp_codec_detect(chip) < 0)
1419 if ((err = snd_ac97_bus(chip->card, 0, &ops, chip, &pbus)) < 0)
1421 pbus->clock = clock;
1422 chip->ac97_bus = pbus;
1425 for (i = 0; i < NUM_ATI_CODECS; i++) {
1426 if (chip->codec_not_ready_bits & codec_skip[i])
1428 memset(&ac97, 0, sizeof(ac97));
1429 ac97.private_data = chip;
1430 ac97.pci = chip->pci;
1432 ac97.scaps = AC97_SCAP_SKIP_MODEM | AC97_SCAP_POWER_SAVE;
1433 if (! chip->spdif_over_aclink)
1434 ac97.scaps |= AC97_SCAP_NO_SPDIF;
1435 if ((err = snd_ac97_mixer(pbus, &ac97, &chip->ac97[i])) < 0) {
1436 chip->ac97[i] = NULL; /* to be sure */
1437 dev_dbg(chip->card->dev,
1438 "codec %d not available for audio\n", i);
1444 if (! codec_count) {
1445 dev_err(chip->card->dev, "no codec available\n");
1449 snd_ac97_tune_hardware(chip->ac97[0], ac97_quirks, quirk_override);
1455 #ifdef CONFIG_PM_SLEEP
1459 static int snd_atiixp_suspend(struct device *dev)
1461 struct snd_card *card = dev_get_drvdata(dev);
1462 struct atiixp *chip = card->private_data;
1465 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1466 for (i = 0; i < NUM_ATI_CODECS; i++)
1467 snd_ac97_suspend(chip->ac97[i]);
1468 snd_atiixp_aclink_down(chip);
1469 snd_atiixp_chip_stop(chip);
1473 static int snd_atiixp_resume(struct device *dev)
1475 struct snd_card *card = dev_get_drvdata(dev);
1476 struct atiixp *chip = card->private_data;
1479 snd_atiixp_aclink_reset(chip);
1480 snd_atiixp_chip_start(chip);
1482 for (i = 0; i < NUM_ATI_CODECS; i++)
1483 snd_ac97_resume(chip->ac97[i]);
1485 for (i = 0; i < NUM_ATI_PCMDEVS; i++)
1486 if (chip->pcmdevs[i]) {
1487 struct atiixp_dma *dma = &chip->dmas[i];
1488 if (dma->substream && dma->suspended) {
1489 dma->ops->enable_dma(chip, 1);
1490 dma->substream->ops->prepare(dma->substream);
1491 writel((u32)dma->desc_buf.addr | ATI_REG_LINKPTR_EN,
1492 chip->remap_addr + dma->ops->llp_offset);
1496 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
1500 static SIMPLE_DEV_PM_OPS(snd_atiixp_pm, snd_atiixp_suspend, snd_atiixp_resume);
1501 #define SND_ATIIXP_PM_OPS &snd_atiixp_pm
1503 #define SND_ATIIXP_PM_OPS NULL
1504 #endif /* CONFIG_PM_SLEEP */
1508 * proc interface for register dump
1511 static void snd_atiixp_proc_read(struct snd_info_entry *entry,
1512 struct snd_info_buffer *buffer)
1514 struct atiixp *chip = entry->private_data;
1517 for (i = 0; i < 256; i += 4)
1518 snd_iprintf(buffer, "%02x: %08x\n", i, readl(chip->remap_addr + i));
1521 static void snd_atiixp_proc_init(struct atiixp *chip)
1523 snd_card_ro_proc_new(chip->card, "atiixp", chip, snd_atiixp_proc_read);
1531 static int snd_atiixp_free(struct atiixp *chip)
1535 snd_atiixp_chip_stop(chip);
1539 free_irq(chip->irq, chip);
1540 iounmap(chip->remap_addr);
1541 pci_release_regions(chip->pci);
1542 pci_disable_device(chip->pci);
1547 static int snd_atiixp_dev_free(struct snd_device *device)
1549 struct atiixp *chip = device->device_data;
1550 return snd_atiixp_free(chip);
1554 * constructor for chip instance
1556 static int snd_atiixp_create(struct snd_card *card,
1557 struct pci_dev *pci,
1558 struct atiixp **r_chip)
1560 static const struct snd_device_ops ops = {
1561 .dev_free = snd_atiixp_dev_free,
1563 struct atiixp *chip;
1566 if ((err = pci_enable_device(pci)) < 0)
1569 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
1571 pci_disable_device(pci);
1575 spin_lock_init(&chip->reg_lock);
1576 mutex_init(&chip->open_mutex);
1580 if ((err = pci_request_regions(pci, "ATI IXP AC97")) < 0) {
1581 pci_disable_device(pci);
1585 chip->addr = pci_resource_start(pci, 0);
1586 chip->remap_addr = pci_ioremap_bar(pci, 0);
1587 if (chip->remap_addr == NULL) {
1588 dev_err(card->dev, "AC'97 space ioremap problem\n");
1589 snd_atiixp_free(chip);
1593 if (request_irq(pci->irq, snd_atiixp_interrupt, IRQF_SHARED,
1594 KBUILD_MODNAME, chip)) {
1595 dev_err(card->dev, "unable to grab IRQ %d\n", pci->irq);
1596 snd_atiixp_free(chip);
1599 chip->irq = pci->irq;
1600 card->sync_irq = chip->irq;
1601 pci_set_master(pci);
1603 if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
1604 snd_atiixp_free(chip);
1613 static int snd_atiixp_probe(struct pci_dev *pci,
1614 const struct pci_device_id *pci_id)
1616 struct snd_card *card;
1617 struct atiixp *chip;
1620 err = snd_card_new(&pci->dev, index, id, THIS_MODULE, 0, &card);
1624 strcpy(card->driver, spdif_aclink ? "ATIIXP" : "ATIIXP-SPDMA");
1625 strcpy(card->shortname, "ATI IXP");
1626 if ((err = snd_atiixp_create(card, pci, &chip)) < 0)
1628 card->private_data = chip;
1630 if ((err = snd_atiixp_aclink_reset(chip)) < 0)
1633 chip->spdif_over_aclink = spdif_aclink;
1635 if ((err = snd_atiixp_mixer_new(chip, ac97_clock, ac97_quirk)) < 0)
1638 if ((err = snd_atiixp_pcm_new(chip)) < 0)
1641 snd_atiixp_proc_init(chip);
1643 snd_atiixp_chip_start(chip);
1645 snprintf(card->longname, sizeof(card->longname),
1646 "%s rev %x with %s at %#lx, irq %i", card->shortname,
1648 chip->ac97[0] ? snd_ac97_get_short_name(chip->ac97[0]) : "?",
1649 chip->addr, chip->irq);
1651 if ((err = snd_card_register(card)) < 0)
1654 pci_set_drvdata(pci, card);
1658 snd_card_free(card);
1662 static void snd_atiixp_remove(struct pci_dev *pci)
1664 snd_card_free(pci_get_drvdata(pci));
1667 static struct pci_driver atiixp_driver = {
1668 .name = KBUILD_MODNAME,
1669 .id_table = snd_atiixp_ids,
1670 .probe = snd_atiixp_probe,
1671 .remove = snd_atiixp_remove,
1673 .pm = SND_ATIIXP_PM_OPS,
1677 module_pci_driver(atiixp_driver);