1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /* Copyright (c) 2010-2015, 2018-2019 The Linux Foundation. All rights reserved.
3 * Copyright (C) 2015 Linaro Ltd.
9 #include <linux/types.h>
10 #include <linux/cpumask.h>
12 #define QCOM_SCM_VERSION(major, minor) (((major) << 16) | ((minor) & 0xFF))
13 #define QCOM_SCM_CPU_PWR_DOWN_L2_ON 0x0
14 #define QCOM_SCM_CPU_PWR_DOWN_L2_OFF 0x1
15 #define QCOM_SCM_HDCP_MAX_REQ_CNT 5
17 struct qcom_scm_hdcp_req {
22 struct qcom_scm_vmperm {
27 enum qcom_scm_ocmem_client {
28 QCOM_SCM_OCMEM_UNUSED_ID = 0x0,
29 QCOM_SCM_OCMEM_GRAPHICS_ID,
30 QCOM_SCM_OCMEM_VIDEO_ID,
31 QCOM_SCM_OCMEM_LP_AUDIO_ID,
32 QCOM_SCM_OCMEM_SENSORS_ID,
33 QCOM_SCM_OCMEM_OTHER_OS_ID,
34 QCOM_SCM_OCMEM_DEBUG_ID,
37 enum qcom_scm_sec_dev_id {
38 QCOM_SCM_MDSS_DEV_ID = 1,
39 QCOM_SCM_OCMEM_DEV_ID = 5,
40 QCOM_SCM_PCIE0_DEV_ID = 11,
41 QCOM_SCM_PCIE1_DEV_ID = 12,
42 QCOM_SCM_GFX_DEV_ID = 18,
43 QCOM_SCM_UFS_DEV_ID = 19,
44 QCOM_SCM_ICE_DEV_ID = 20,
47 #define QCOM_SCM_VMID_HLOS 0x3
48 #define QCOM_SCM_VMID_MSS_MSA 0xF
49 #define QCOM_SCM_VMID_WLAN 0x18
50 #define QCOM_SCM_VMID_WLAN_CE 0x19
51 #define QCOM_SCM_PERM_READ 0x4
52 #define QCOM_SCM_PERM_WRITE 0x2
53 #define QCOM_SCM_PERM_EXEC 0x1
54 #define QCOM_SCM_PERM_RW (QCOM_SCM_PERM_READ | QCOM_SCM_PERM_WRITE)
55 #define QCOM_SCM_PERM_RWX (QCOM_SCM_PERM_RW | QCOM_SCM_PERM_EXEC)
57 #if IS_ENABLED(CONFIG_QCOM_SCM)
58 extern bool qcom_scm_is_available(void);
60 extern int qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus);
61 extern int qcom_scm_set_warm_boot_addr(void *entry, const cpumask_t *cpus);
62 extern void qcom_scm_cpu_power_down(u32 flags);
63 extern int qcom_scm_set_remote_state(u32 state, u32 id);
65 extern int qcom_scm_pas_init_image(u32 peripheral, const void *metadata,
67 extern int qcom_scm_pas_mem_setup(u32 peripheral, phys_addr_t addr,
69 extern int qcom_scm_pas_auth_and_reset(u32 peripheral);
70 extern int qcom_scm_pas_shutdown(u32 peripheral);
71 extern bool qcom_scm_pas_supported(u32 peripheral);
73 extern int qcom_scm_io_readl(phys_addr_t addr, unsigned int *val);
74 extern int qcom_scm_io_writel(phys_addr_t addr, unsigned int val);
76 extern bool qcom_scm_restore_sec_cfg_available(void);
77 extern int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare);
78 extern int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size);
79 extern int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare);
80 extern int qcom_scm_assign_mem(phys_addr_t mem_addr, size_t mem_sz,
82 const struct qcom_scm_vmperm *newvm,
83 unsigned int dest_cnt);
85 extern bool qcom_scm_ocmem_lock_available(void);
86 extern int qcom_scm_ocmem_lock(enum qcom_scm_ocmem_client id, u32 offset,
88 extern int qcom_scm_ocmem_unlock(enum qcom_scm_ocmem_client id, u32 offset,
91 extern bool qcom_scm_hdcp_available(void);
92 extern int qcom_scm_hdcp_req(struct qcom_scm_hdcp_req *req, u32 req_cnt,
95 extern int qcom_scm_qsmmu500_wait_safe_toggle(bool en);
98 #include <linux/errno.h>
100 static inline bool qcom_scm_is_available(void) { return false; }
102 static inline int qcom_scm_set_cold_boot_addr(void *entry,
103 const cpumask_t *cpus) { return -ENODEV; }
104 static inline int qcom_scm_set_warm_boot_addr(void *entry,
105 const cpumask_t *cpus) { return -ENODEV; }
106 static inline void qcom_scm_cpu_power_down(u32 flags) {}
107 static inline u32 qcom_scm_set_remote_state(u32 state,u32 id)
110 static inline int qcom_scm_pas_init_image(u32 peripheral, const void *metadata,
111 size_t size) { return -ENODEV; }
112 static inline int qcom_scm_pas_mem_setup(u32 peripheral, phys_addr_t addr,
113 phys_addr_t size) { return -ENODEV; }
114 static inline int qcom_scm_pas_auth_and_reset(u32 peripheral)
116 static inline int qcom_scm_pas_shutdown(u32 peripheral) { return -ENODEV; }
117 static inline bool qcom_scm_pas_supported(u32 peripheral) { return false; }
119 static inline int qcom_scm_io_readl(phys_addr_t addr, unsigned int *val)
121 static inline int qcom_scm_io_writel(phys_addr_t addr, unsigned int val)
124 static inline bool qcom_scm_restore_sec_cfg_available(void) { return false; }
125 static inline int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare)
127 static inline int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size)
129 static inline int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare)
131 static inline int qcom_scm_assign_mem(phys_addr_t mem_addr, size_t mem_sz,
132 unsigned int *src, const struct qcom_scm_vmperm *newvm,
133 unsigned int dest_cnt) { return -ENODEV; }
135 static inline bool qcom_scm_ocmem_lock_available(void) { return false; }
136 static inline int qcom_scm_ocmem_lock(enum qcom_scm_ocmem_client id, u32 offset,
137 u32 size, u32 mode) { return -ENODEV; }
138 static inline int qcom_scm_ocmem_unlock(enum qcom_scm_ocmem_client id,
139 u32 offset, u32 size) { return -ENODEV; }
141 static inline bool qcom_scm_hdcp_available(void) { return false; }
142 static inline int qcom_scm_hdcp_req(struct qcom_scm_hdcp_req *req, u32 req_cnt,
143 u32 *resp) { return -ENODEV; }
145 static inline int qcom_scm_qsmmu500_wait_safe_toggle(bool en)