2 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
35 #include "mlx5_ifc_fpga.h"
38 MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS = 0x0,
39 MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED = 0x1,
40 MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED = 0x2,
41 MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED = 0x3,
42 MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED = 0x13,
43 MLX5_EVENT_TYPE_CODING_SRQ_LIMIT = 0x14,
44 MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED = 0x1c,
45 MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION = 0x1d,
46 MLX5_EVENT_TYPE_CODING_CQ_ERROR = 0x4,
47 MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR = 0x5,
48 MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED = 0x7,
49 MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT = 0xc,
50 MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR = 0x10,
51 MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR = 0x11,
52 MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR = 0x12,
53 MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR = 0x8,
54 MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE = 0x9,
55 MLX5_EVENT_TYPE_CODING_GPIO_EVENT = 0x15,
56 MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
57 MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
58 MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT = 0x1b,
59 MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT = 0x1f,
60 MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION = 0xa,
61 MLX5_EVENT_TYPE_CODING_PAGE_REQUEST = 0xb,
62 MLX5_EVENT_TYPE_CODING_FPGA_ERROR = 0x20,
63 MLX5_EVENT_TYPE_CODING_FPGA_QP_ERROR = 0x21
67 MLX5_MODIFY_TIR_BITMASK_LRO = 0x0,
68 MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE = 0x1,
69 MLX5_MODIFY_TIR_BITMASK_HASH = 0x2,
70 MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN = 0x3
74 MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE = 0x0,
75 MLX5_SET_HCA_CAP_OP_MOD_ODP = 0x2,
76 MLX5_SET_HCA_CAP_OP_MOD_ATOMIC = 0x3,
80 MLX5_SHARED_RESOURCE_UID = 0xffff,
84 MLX5_OBJ_TYPE_SW_ICM = 0x0008,
88 MLX5_GENERAL_OBJ_TYPES_CAP_SW_ICM = (1ULL << MLX5_OBJ_TYPE_SW_ICM),
89 MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT = (1ULL << 11),
93 MLX5_OBJ_TYPE_GENEVE_TLV_OPT = 0x000b,
94 MLX5_OBJ_TYPE_MKEY = 0xff01,
95 MLX5_OBJ_TYPE_QP = 0xff02,
96 MLX5_OBJ_TYPE_PSV = 0xff03,
97 MLX5_OBJ_TYPE_RMP = 0xff04,
98 MLX5_OBJ_TYPE_XRC_SRQ = 0xff05,
99 MLX5_OBJ_TYPE_RQ = 0xff06,
100 MLX5_OBJ_TYPE_SQ = 0xff07,
101 MLX5_OBJ_TYPE_TIR = 0xff08,
102 MLX5_OBJ_TYPE_TIS = 0xff09,
103 MLX5_OBJ_TYPE_DCT = 0xff0a,
104 MLX5_OBJ_TYPE_XRQ = 0xff0b,
105 MLX5_OBJ_TYPE_RQT = 0xff0e,
106 MLX5_OBJ_TYPE_FLOW_COUNTER = 0xff0f,
107 MLX5_OBJ_TYPE_CQ = 0xff10,
111 MLX5_CMD_OP_QUERY_HCA_CAP = 0x100,
112 MLX5_CMD_OP_QUERY_ADAPTER = 0x101,
113 MLX5_CMD_OP_INIT_HCA = 0x102,
114 MLX5_CMD_OP_TEARDOWN_HCA = 0x103,
115 MLX5_CMD_OP_ENABLE_HCA = 0x104,
116 MLX5_CMD_OP_DISABLE_HCA = 0x105,
117 MLX5_CMD_OP_QUERY_PAGES = 0x107,
118 MLX5_CMD_OP_MANAGE_PAGES = 0x108,
119 MLX5_CMD_OP_SET_HCA_CAP = 0x109,
120 MLX5_CMD_OP_QUERY_ISSI = 0x10a,
121 MLX5_CMD_OP_SET_ISSI = 0x10b,
122 MLX5_CMD_OP_SET_DRIVER_VERSION = 0x10d,
123 MLX5_CMD_OP_QUERY_SF_PARTITION = 0x111,
124 MLX5_CMD_OP_ALLOC_SF = 0x113,
125 MLX5_CMD_OP_DEALLOC_SF = 0x114,
126 MLX5_CMD_OP_CREATE_MKEY = 0x200,
127 MLX5_CMD_OP_QUERY_MKEY = 0x201,
128 MLX5_CMD_OP_DESTROY_MKEY = 0x202,
129 MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS = 0x203,
130 MLX5_CMD_OP_PAGE_FAULT_RESUME = 0x204,
131 MLX5_CMD_OP_ALLOC_MEMIC = 0x205,
132 MLX5_CMD_OP_DEALLOC_MEMIC = 0x206,
133 MLX5_CMD_OP_CREATE_EQ = 0x301,
134 MLX5_CMD_OP_DESTROY_EQ = 0x302,
135 MLX5_CMD_OP_QUERY_EQ = 0x303,
136 MLX5_CMD_OP_GEN_EQE = 0x304,
137 MLX5_CMD_OP_CREATE_CQ = 0x400,
138 MLX5_CMD_OP_DESTROY_CQ = 0x401,
139 MLX5_CMD_OP_QUERY_CQ = 0x402,
140 MLX5_CMD_OP_MODIFY_CQ = 0x403,
141 MLX5_CMD_OP_CREATE_QP = 0x500,
142 MLX5_CMD_OP_DESTROY_QP = 0x501,
143 MLX5_CMD_OP_RST2INIT_QP = 0x502,
144 MLX5_CMD_OP_INIT2RTR_QP = 0x503,
145 MLX5_CMD_OP_RTR2RTS_QP = 0x504,
146 MLX5_CMD_OP_RTS2RTS_QP = 0x505,
147 MLX5_CMD_OP_SQERR2RTS_QP = 0x506,
148 MLX5_CMD_OP_2ERR_QP = 0x507,
149 MLX5_CMD_OP_2RST_QP = 0x50a,
150 MLX5_CMD_OP_QUERY_QP = 0x50b,
151 MLX5_CMD_OP_SQD_RTS_QP = 0x50c,
152 MLX5_CMD_OP_INIT2INIT_QP = 0x50e,
153 MLX5_CMD_OP_CREATE_PSV = 0x600,
154 MLX5_CMD_OP_DESTROY_PSV = 0x601,
155 MLX5_CMD_OP_CREATE_SRQ = 0x700,
156 MLX5_CMD_OP_DESTROY_SRQ = 0x701,
157 MLX5_CMD_OP_QUERY_SRQ = 0x702,
158 MLX5_CMD_OP_ARM_RQ = 0x703,
159 MLX5_CMD_OP_CREATE_XRC_SRQ = 0x705,
160 MLX5_CMD_OP_DESTROY_XRC_SRQ = 0x706,
161 MLX5_CMD_OP_QUERY_XRC_SRQ = 0x707,
162 MLX5_CMD_OP_ARM_XRC_SRQ = 0x708,
163 MLX5_CMD_OP_CREATE_DCT = 0x710,
164 MLX5_CMD_OP_DESTROY_DCT = 0x711,
165 MLX5_CMD_OP_DRAIN_DCT = 0x712,
166 MLX5_CMD_OP_QUERY_DCT = 0x713,
167 MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION = 0x714,
168 MLX5_CMD_OP_CREATE_XRQ = 0x717,
169 MLX5_CMD_OP_DESTROY_XRQ = 0x718,
170 MLX5_CMD_OP_QUERY_XRQ = 0x719,
171 MLX5_CMD_OP_ARM_XRQ = 0x71a,
172 MLX5_CMD_OP_QUERY_XRQ_DC_PARAMS_ENTRY = 0x725,
173 MLX5_CMD_OP_SET_XRQ_DC_PARAMS_ENTRY = 0x726,
174 MLX5_CMD_OP_QUERY_XRQ_ERROR_PARAMS = 0x727,
175 MLX5_CMD_OP_QUERY_ESW_FUNCTIONS = 0x740,
176 MLX5_CMD_OP_QUERY_VPORT_STATE = 0x750,
177 MLX5_CMD_OP_MODIFY_VPORT_STATE = 0x751,
178 MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT = 0x752,
179 MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT = 0x753,
180 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT = 0x754,
181 MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT = 0x755,
182 MLX5_CMD_OP_QUERY_ROCE_ADDRESS = 0x760,
183 MLX5_CMD_OP_SET_ROCE_ADDRESS = 0x761,
184 MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT = 0x762,
185 MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT = 0x763,
186 MLX5_CMD_OP_QUERY_HCA_VPORT_GID = 0x764,
187 MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY = 0x765,
188 MLX5_CMD_OP_QUERY_VNIC_ENV = 0x76f,
189 MLX5_CMD_OP_QUERY_VPORT_COUNTER = 0x770,
190 MLX5_CMD_OP_ALLOC_Q_COUNTER = 0x771,
191 MLX5_CMD_OP_DEALLOC_Q_COUNTER = 0x772,
192 MLX5_CMD_OP_QUERY_Q_COUNTER = 0x773,
193 MLX5_CMD_OP_SET_MONITOR_COUNTER = 0x774,
194 MLX5_CMD_OP_ARM_MONITOR_COUNTER = 0x775,
195 MLX5_CMD_OP_SET_PP_RATE_LIMIT = 0x780,
196 MLX5_CMD_OP_QUERY_RATE_LIMIT = 0x781,
197 MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT = 0x782,
198 MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT = 0x783,
199 MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT = 0x784,
200 MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT = 0x785,
201 MLX5_CMD_OP_CREATE_QOS_PARA_VPORT = 0x786,
202 MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT = 0x787,
203 MLX5_CMD_OP_ALLOC_PD = 0x800,
204 MLX5_CMD_OP_DEALLOC_PD = 0x801,
205 MLX5_CMD_OP_ALLOC_UAR = 0x802,
206 MLX5_CMD_OP_DEALLOC_UAR = 0x803,
207 MLX5_CMD_OP_CONFIG_INT_MODERATION = 0x804,
208 MLX5_CMD_OP_ACCESS_REG = 0x805,
209 MLX5_CMD_OP_ATTACH_TO_MCG = 0x806,
210 MLX5_CMD_OP_DETACH_FROM_MCG = 0x807,
211 MLX5_CMD_OP_GET_DROPPED_PACKET_LOG = 0x80a,
212 MLX5_CMD_OP_MAD_IFC = 0x50d,
213 MLX5_CMD_OP_QUERY_MAD_DEMUX = 0x80b,
214 MLX5_CMD_OP_SET_MAD_DEMUX = 0x80c,
215 MLX5_CMD_OP_NOP = 0x80d,
216 MLX5_CMD_OP_ALLOC_XRCD = 0x80e,
217 MLX5_CMD_OP_DEALLOC_XRCD = 0x80f,
218 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN = 0x816,
219 MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN = 0x817,
220 MLX5_CMD_OP_QUERY_CONG_STATUS = 0x822,
221 MLX5_CMD_OP_MODIFY_CONG_STATUS = 0x823,
222 MLX5_CMD_OP_QUERY_CONG_PARAMS = 0x824,
223 MLX5_CMD_OP_MODIFY_CONG_PARAMS = 0x825,
224 MLX5_CMD_OP_QUERY_CONG_STATISTICS = 0x826,
225 MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT = 0x827,
226 MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT = 0x828,
227 MLX5_CMD_OP_SET_L2_TABLE_ENTRY = 0x829,
228 MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY = 0x82a,
229 MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY = 0x82b,
230 MLX5_CMD_OP_SET_WOL_ROL = 0x830,
231 MLX5_CMD_OP_QUERY_WOL_ROL = 0x831,
232 MLX5_CMD_OP_CREATE_LAG = 0x840,
233 MLX5_CMD_OP_MODIFY_LAG = 0x841,
234 MLX5_CMD_OP_QUERY_LAG = 0x842,
235 MLX5_CMD_OP_DESTROY_LAG = 0x843,
236 MLX5_CMD_OP_CREATE_VPORT_LAG = 0x844,
237 MLX5_CMD_OP_DESTROY_VPORT_LAG = 0x845,
238 MLX5_CMD_OP_CREATE_TIR = 0x900,
239 MLX5_CMD_OP_MODIFY_TIR = 0x901,
240 MLX5_CMD_OP_DESTROY_TIR = 0x902,
241 MLX5_CMD_OP_QUERY_TIR = 0x903,
242 MLX5_CMD_OP_CREATE_SQ = 0x904,
243 MLX5_CMD_OP_MODIFY_SQ = 0x905,
244 MLX5_CMD_OP_DESTROY_SQ = 0x906,
245 MLX5_CMD_OP_QUERY_SQ = 0x907,
246 MLX5_CMD_OP_CREATE_RQ = 0x908,
247 MLX5_CMD_OP_MODIFY_RQ = 0x909,
248 MLX5_CMD_OP_SET_DELAY_DROP_PARAMS = 0x910,
249 MLX5_CMD_OP_DESTROY_RQ = 0x90a,
250 MLX5_CMD_OP_QUERY_RQ = 0x90b,
251 MLX5_CMD_OP_CREATE_RMP = 0x90c,
252 MLX5_CMD_OP_MODIFY_RMP = 0x90d,
253 MLX5_CMD_OP_DESTROY_RMP = 0x90e,
254 MLX5_CMD_OP_QUERY_RMP = 0x90f,
255 MLX5_CMD_OP_CREATE_TIS = 0x912,
256 MLX5_CMD_OP_MODIFY_TIS = 0x913,
257 MLX5_CMD_OP_DESTROY_TIS = 0x914,
258 MLX5_CMD_OP_QUERY_TIS = 0x915,
259 MLX5_CMD_OP_CREATE_RQT = 0x916,
260 MLX5_CMD_OP_MODIFY_RQT = 0x917,
261 MLX5_CMD_OP_DESTROY_RQT = 0x918,
262 MLX5_CMD_OP_QUERY_RQT = 0x919,
263 MLX5_CMD_OP_SET_FLOW_TABLE_ROOT = 0x92f,
264 MLX5_CMD_OP_CREATE_FLOW_TABLE = 0x930,
265 MLX5_CMD_OP_DESTROY_FLOW_TABLE = 0x931,
266 MLX5_CMD_OP_QUERY_FLOW_TABLE = 0x932,
267 MLX5_CMD_OP_CREATE_FLOW_GROUP = 0x933,
268 MLX5_CMD_OP_DESTROY_FLOW_GROUP = 0x934,
269 MLX5_CMD_OP_QUERY_FLOW_GROUP = 0x935,
270 MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY = 0x936,
271 MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY = 0x937,
272 MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY = 0x938,
273 MLX5_CMD_OP_ALLOC_FLOW_COUNTER = 0x939,
274 MLX5_CMD_OP_DEALLOC_FLOW_COUNTER = 0x93a,
275 MLX5_CMD_OP_QUERY_FLOW_COUNTER = 0x93b,
276 MLX5_CMD_OP_MODIFY_FLOW_TABLE = 0x93c,
277 MLX5_CMD_OP_ALLOC_PACKET_REFORMAT_CONTEXT = 0x93d,
278 MLX5_CMD_OP_DEALLOC_PACKET_REFORMAT_CONTEXT = 0x93e,
279 MLX5_CMD_OP_QUERY_PACKET_REFORMAT_CONTEXT = 0x93f,
280 MLX5_CMD_OP_ALLOC_MODIFY_HEADER_CONTEXT = 0x940,
281 MLX5_CMD_OP_DEALLOC_MODIFY_HEADER_CONTEXT = 0x941,
282 MLX5_CMD_OP_QUERY_MODIFY_HEADER_CONTEXT = 0x942,
283 MLX5_CMD_OP_FPGA_CREATE_QP = 0x960,
284 MLX5_CMD_OP_FPGA_MODIFY_QP = 0x961,
285 MLX5_CMD_OP_FPGA_QUERY_QP = 0x962,
286 MLX5_CMD_OP_FPGA_DESTROY_QP = 0x963,
287 MLX5_CMD_OP_FPGA_QUERY_QP_COUNTERS = 0x964,
288 MLX5_CMD_OP_CREATE_GENERAL_OBJECT = 0xa00,
289 MLX5_CMD_OP_MODIFY_GENERAL_OBJECT = 0xa01,
290 MLX5_CMD_OP_QUERY_GENERAL_OBJECT = 0xa02,
291 MLX5_CMD_OP_DESTROY_GENERAL_OBJECT = 0xa03,
292 MLX5_CMD_OP_CREATE_UCTX = 0xa04,
293 MLX5_CMD_OP_DESTROY_UCTX = 0xa06,
294 MLX5_CMD_OP_CREATE_UMEM = 0xa08,
295 MLX5_CMD_OP_DESTROY_UMEM = 0xa0a,
299 /* Valid range for general commands that don't work over an object */
301 MLX5_CMD_OP_GENERAL_START = 0xb00,
302 MLX5_CMD_OP_GENERAL_END = 0xd00,
305 struct mlx5_ifc_flow_table_fields_supported_bits {
308 u8 outer_ether_type[0x1];
309 u8 outer_ip_version[0x1];
310 u8 outer_first_prio[0x1];
311 u8 outer_first_cfi[0x1];
312 u8 outer_first_vid[0x1];
313 u8 outer_ipv4_ttl[0x1];
314 u8 outer_second_prio[0x1];
315 u8 outer_second_cfi[0x1];
316 u8 outer_second_vid[0x1];
317 u8 reserved_at_b[0x1];
321 u8 outer_ip_protocol[0x1];
322 u8 outer_ip_ecn[0x1];
323 u8 outer_ip_dscp[0x1];
324 u8 outer_udp_sport[0x1];
325 u8 outer_udp_dport[0x1];
326 u8 outer_tcp_sport[0x1];
327 u8 outer_tcp_dport[0x1];
328 u8 outer_tcp_flags[0x1];
329 u8 outer_gre_protocol[0x1];
330 u8 outer_gre_key[0x1];
331 u8 outer_vxlan_vni[0x1];
332 u8 outer_geneve_vni[0x1];
333 u8 outer_geneve_oam[0x1];
334 u8 outer_geneve_protocol_type[0x1];
335 u8 outer_geneve_opt_len[0x1];
336 u8 reserved_at_1e[0x1];
337 u8 source_eswitch_port[0x1];
341 u8 inner_ether_type[0x1];
342 u8 inner_ip_version[0x1];
343 u8 inner_first_prio[0x1];
344 u8 inner_first_cfi[0x1];
345 u8 inner_first_vid[0x1];
346 u8 reserved_at_27[0x1];
347 u8 inner_second_prio[0x1];
348 u8 inner_second_cfi[0x1];
349 u8 inner_second_vid[0x1];
350 u8 reserved_at_2b[0x1];
354 u8 inner_ip_protocol[0x1];
355 u8 inner_ip_ecn[0x1];
356 u8 inner_ip_dscp[0x1];
357 u8 inner_udp_sport[0x1];
358 u8 inner_udp_dport[0x1];
359 u8 inner_tcp_sport[0x1];
360 u8 inner_tcp_dport[0x1];
361 u8 inner_tcp_flags[0x1];
362 u8 reserved_at_37[0x9];
364 u8 geneve_tlv_option_0_data[0x1];
365 u8 reserved_at_41[0x4];
366 u8 outer_first_mpls_over_udp[0x4];
367 u8 outer_first_mpls_over_gre[0x4];
368 u8 inner_first_mpls[0x4];
369 u8 outer_first_mpls[0x4];
370 u8 reserved_at_55[0x2];
371 u8 outer_esp_spi[0x1];
372 u8 reserved_at_58[0x2];
375 u8 reserved_at_5b[0x25];
378 struct mlx5_ifc_flow_table_prop_layout_bits {
380 u8 reserved_at_1[0x1];
381 u8 flow_counter[0x1];
382 u8 flow_modify_en[0x1];
384 u8 identified_miss_table_mode[0x1];
385 u8 flow_table_modify[0x1];
388 u8 reserved_at_9[0x1];
391 u8 reserved_at_c[0x1];
394 u8 reformat_and_vlan_action[0x1];
395 u8 reserved_at_10[0x1];
397 u8 reformat_l3_tunnel_to_l2[0x1];
398 u8 reformat_l2_to_l3_tunnel[0x1];
399 u8 reformat_and_modify_action[0x1];
400 u8 reserved_at_15[0x2];
401 u8 table_miss_action_domain[0x1];
402 u8 termination_table[0x1];
403 u8 reserved_at_19[0x7];
404 u8 reserved_at_20[0x2];
405 u8 log_max_ft_size[0x6];
406 u8 log_max_modify_header_context[0x8];
407 u8 max_modify_header_actions[0x8];
408 u8 max_ft_level[0x8];
410 u8 reserved_at_40[0x20];
412 u8 reserved_at_60[0x18];
413 u8 log_max_ft_num[0x8];
415 u8 reserved_at_80[0x18];
416 u8 log_max_destination[0x8];
418 u8 log_max_flow_counter[0x8];
419 u8 reserved_at_a8[0x10];
420 u8 log_max_flow[0x8];
422 u8 reserved_at_c0[0x40];
424 struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;
426 struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
429 struct mlx5_ifc_odp_per_transport_service_cap_bits {
436 u8 reserved_at_6[0x1a];
439 struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
464 u8 reserved_at_c0[0x18];
465 u8 ttl_hoplimit[0x8];
470 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
472 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
475 struct mlx5_ifc_nvgre_key_bits {
480 union mlx5_ifc_gre_key_bits {
481 struct mlx5_ifc_nvgre_key_bits nvgre;
485 struct mlx5_ifc_fte_match_set_misc_bits {
486 u8 reserved_at_0[0x8];
489 u8 source_eswitch_owner_vhca_id[0x10];
490 u8 source_port[0x10];
492 u8 outer_second_prio[0x3];
493 u8 outer_second_cfi[0x1];
494 u8 outer_second_vid[0xc];
495 u8 inner_second_prio[0x3];
496 u8 inner_second_cfi[0x1];
497 u8 inner_second_vid[0xc];
499 u8 outer_second_cvlan_tag[0x1];
500 u8 inner_second_cvlan_tag[0x1];
501 u8 outer_second_svlan_tag[0x1];
502 u8 inner_second_svlan_tag[0x1];
503 u8 reserved_at_64[0xc];
504 u8 gre_protocol[0x10];
506 union mlx5_ifc_gre_key_bits gre_key;
509 u8 reserved_at_b8[0x8];
512 u8 reserved_at_d8[0x7];
515 u8 reserved_at_e0[0xc];
516 u8 outer_ipv6_flow_label[0x14];
518 u8 reserved_at_100[0xc];
519 u8 inner_ipv6_flow_label[0x14];
521 u8 reserved_at_120[0xa];
522 u8 geneve_opt_len[0x6];
523 u8 geneve_protocol_type[0x10];
525 u8 reserved_at_140[0x8];
527 u8 reserved_at_160[0x20];
528 u8 outer_esp_spi[0x20];
529 u8 reserved_at_1a0[0x60];
532 struct mlx5_ifc_fte_match_mpls_bits {
539 struct mlx5_ifc_fte_match_set_misc2_bits {
540 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls;
542 struct mlx5_ifc_fte_match_mpls_bits inner_first_mpls;
544 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_gre;
546 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_udp;
548 u8 metadata_reg_c_7[0x20];
550 u8 metadata_reg_c_6[0x20];
552 u8 metadata_reg_c_5[0x20];
554 u8 metadata_reg_c_4[0x20];
556 u8 metadata_reg_c_3[0x20];
558 u8 metadata_reg_c_2[0x20];
560 u8 metadata_reg_c_1[0x20];
562 u8 metadata_reg_c_0[0x20];
564 u8 metadata_reg_a[0x20];
566 u8 reserved_at_1a0[0x60];
569 struct mlx5_ifc_fte_match_set_misc3_bits {
570 u8 reserved_at_0[0x120];
571 u8 geneve_tlv_option_0_data[0x20];
572 u8 reserved_at_140[0xc0];
575 struct mlx5_ifc_cmd_pas_bits {
579 u8 reserved_at_34[0xc];
582 struct mlx5_ifc_uint64_bits {
589 MLX5_ADS_STAT_RATE_NO_LIMIT = 0x0,
590 MLX5_ADS_STAT_RATE_2_5GBPS = 0x7,
591 MLX5_ADS_STAT_RATE_10GBPS = 0x8,
592 MLX5_ADS_STAT_RATE_30GBPS = 0x9,
593 MLX5_ADS_STAT_RATE_5GBPS = 0xa,
594 MLX5_ADS_STAT_RATE_20GBPS = 0xb,
595 MLX5_ADS_STAT_RATE_40GBPS = 0xc,
596 MLX5_ADS_STAT_RATE_60GBPS = 0xd,
597 MLX5_ADS_STAT_RATE_80GBPS = 0xe,
598 MLX5_ADS_STAT_RATE_120GBPS = 0xf,
601 struct mlx5_ifc_ads_bits {
604 u8 reserved_at_2[0xe];
607 u8 reserved_at_20[0x8];
613 u8 reserved_at_45[0x3];
614 u8 src_addr_index[0x8];
615 u8 reserved_at_50[0x4];
619 u8 reserved_at_60[0x4];
623 u8 rgid_rip[16][0x8];
625 u8 reserved_at_100[0x4];
628 u8 reserved_at_106[0x1];
637 u8 vhca_port_num[0x8];
643 struct mlx5_ifc_flow_table_nic_cap_bits {
644 u8 nic_rx_multi_path_tirs[0x1];
645 u8 nic_rx_multi_path_tirs_fts[0x1];
646 u8 allow_sniffer_and_nic_rx_shared_tir[0x1];
647 u8 reserved_at_3[0x1d];
648 u8 encap_general_header[0x1];
649 u8 reserved_at_21[0xa];
650 u8 log_max_packet_reformat_context[0x5];
651 u8 reserved_at_30[0x6];
652 u8 max_encap_header_size[0xa];
653 u8 reserved_at_40[0x1c0];
655 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;
657 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_rdma;
659 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;
661 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;
663 u8 reserved_at_a00[0x200];
665 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;
667 u8 reserved_at_e00[0x7200];
671 MLX5_FDB_TO_VPORT_REG_C_0 = 0x01,
672 MLX5_FDB_TO_VPORT_REG_C_1 = 0x02,
673 MLX5_FDB_TO_VPORT_REG_C_2 = 0x04,
674 MLX5_FDB_TO_VPORT_REG_C_3 = 0x08,
675 MLX5_FDB_TO_VPORT_REG_C_4 = 0x10,
676 MLX5_FDB_TO_VPORT_REG_C_5 = 0x20,
677 MLX5_FDB_TO_VPORT_REG_C_6 = 0x40,
678 MLX5_FDB_TO_VPORT_REG_C_7 = 0x80,
681 struct mlx5_ifc_flow_table_eswitch_cap_bits {
682 u8 fdb_to_vport_reg_c_id[0x8];
683 u8 reserved_at_8[0xf];
685 u8 reserved_at_18[0x2];
686 u8 multi_fdb_encap[0x1];
687 u8 reserved_at_1b[0x1];
688 u8 fdb_multi_path_to_table[0x1];
689 u8 reserved_at_1d[0x3];
691 u8 reserved_at_20[0x1e0];
693 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;
695 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;
697 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;
699 u8 reserved_at_800[0x7800];
703 MLX5_COUNTER_SOURCE_ESWITCH = 0x0,
704 MLX5_COUNTER_FLOW_ESWITCH = 0x1,
707 struct mlx5_ifc_e_switch_cap_bits {
708 u8 vport_svlan_strip[0x1];
709 u8 vport_cvlan_strip[0x1];
710 u8 vport_svlan_insert[0x1];
711 u8 vport_cvlan_insert_if_not_exist[0x1];
712 u8 vport_cvlan_insert_overwrite[0x1];
713 u8 reserved_at_5[0x3];
714 u8 esw_uplink_ingress_acl[0x1];
715 u8 reserved_at_9[0x10];
716 u8 esw_functions_changed[0x1];
717 u8 reserved_at_1a[0x1];
718 u8 ecpf_vport_exists[0x1];
719 u8 counter_eswitch_affinity[0x1];
720 u8 merged_eswitch[0x1];
721 u8 nic_vport_node_guid_modify[0x1];
722 u8 nic_vport_port_guid_modify[0x1];
724 u8 vxlan_encap_decap[0x1];
725 u8 nvgre_encap_decap[0x1];
726 u8 reserved_at_22[0x1];
727 u8 log_max_fdb_encap_uplink[0x5];
728 u8 reserved_at_21[0x3];
729 u8 log_max_packet_reformat_context[0x5];
731 u8 max_encap_header_size[0xa];
733 u8 reserved_at_40[0xb];
734 u8 log_max_esw_sf[0x5];
735 u8 esw_sf_base_id[0x10];
737 u8 reserved_at_60[0x7a0];
741 struct mlx5_ifc_qos_cap_bits {
742 u8 packet_pacing[0x1];
743 u8 esw_scheduling[0x1];
744 u8 esw_bw_share[0x1];
745 u8 esw_rate_limit[0x1];
746 u8 reserved_at_4[0x1];
747 u8 packet_pacing_burst_bound[0x1];
748 u8 packet_pacing_typical_size[0x1];
749 u8 reserved_at_7[0x19];
751 u8 reserved_at_20[0x20];
753 u8 packet_pacing_max_rate[0x20];
755 u8 packet_pacing_min_rate[0x20];
757 u8 reserved_at_80[0x10];
758 u8 packet_pacing_rate_table_size[0x10];
760 u8 esw_element_type[0x10];
761 u8 esw_tsar_type[0x10];
763 u8 reserved_at_c0[0x10];
764 u8 max_qos_para_vport[0x10];
766 u8 max_tsar_bw_share[0x20];
768 u8 reserved_at_100[0x700];
771 struct mlx5_ifc_debug_cap_bits {
772 u8 core_dump_general[0x1];
773 u8 core_dump_qp[0x1];
774 u8 reserved_at_2[0x1e];
776 u8 reserved_at_20[0x2];
777 u8 stall_detect[0x1];
778 u8 reserved_at_23[0x1d];
780 u8 reserved_at_40[0x7c0];
783 struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
787 u8 lro_psh_flag[0x1];
788 u8 lro_time_stamp[0x1];
789 u8 reserved_at_5[0x2];
790 u8 wqe_vlan_insert[0x1];
791 u8 self_lb_en_modifiable[0x1];
792 u8 reserved_at_9[0x2];
794 u8 multi_pkt_send_wqe[0x2];
795 u8 wqe_inline_mode[0x2];
796 u8 rss_ind_tbl_cap[0x4];
799 u8 enhanced_multi_pkt_send_wqe[0x1];
800 u8 tunnel_lso_const_out_ip_id[0x1];
801 u8 reserved_at_1c[0x2];
802 u8 tunnel_stateless_gre[0x1];
803 u8 tunnel_stateless_vxlan[0x1];
808 u8 reserved_at_23[0xd];
809 u8 max_vxlan_udp_ports[0x8];
810 u8 reserved_at_38[0x6];
811 u8 max_geneve_opt_len[0x1];
812 u8 tunnel_stateless_geneve_rx[0x1];
814 u8 reserved_at_40[0x10];
815 u8 lro_min_mss_size[0x10];
817 u8 reserved_at_60[0x120];
819 u8 lro_timer_supported_periods[4][0x20];
821 u8 reserved_at_200[0x600];
824 struct mlx5_ifc_roce_cap_bits {
826 u8 reserved_at_1[0x1f];
828 u8 reserved_at_20[0x60];
830 u8 reserved_at_80[0xc];
832 u8 reserved_at_90[0x8];
833 u8 roce_version[0x8];
835 u8 reserved_at_a0[0x10];
836 u8 r_roce_dest_udp_port[0x10];
838 u8 r_roce_max_src_udp_port[0x10];
839 u8 r_roce_min_src_udp_port[0x10];
841 u8 reserved_at_e0[0x10];
842 u8 roce_address_table_size[0x10];
844 u8 reserved_at_100[0x700];
847 struct mlx5_ifc_device_mem_cap_bits {
849 u8 reserved_at_1[0x1f];
851 u8 reserved_at_20[0xb];
852 u8 log_min_memic_alloc_size[0x5];
853 u8 reserved_at_30[0x8];
854 u8 log_max_memic_addr_alignment[0x8];
856 u8 memic_bar_start_addr[0x40];
858 u8 memic_bar_size[0x20];
860 u8 max_memic_size[0x20];
862 u8 steering_sw_icm_start_address[0x40];
864 u8 reserved_at_100[0x8];
865 u8 log_header_modify_sw_icm_size[0x8];
866 u8 reserved_at_110[0x2];
867 u8 log_sw_icm_alloc_granularity[0x6];
868 u8 log_steering_sw_icm_size[0x8];
870 u8 reserved_at_120[0x20];
872 u8 header_modify_sw_icm_start_address[0x40];
874 u8 reserved_at_180[0x680];
877 struct mlx5_ifc_device_event_cap_bits {
878 u8 user_affiliated_events[4][0x40];
880 u8 user_unaffiliated_events[4][0x40];
884 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE = 0x0,
885 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES = 0x2,
886 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES = 0x4,
887 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES = 0x8,
888 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES = 0x10,
889 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES = 0x20,
890 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES = 0x40,
891 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES = 0x80,
892 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES = 0x100,
896 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE = 0x1,
897 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES = 0x2,
898 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES = 0x4,
899 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES = 0x8,
900 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES = 0x10,
901 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES = 0x20,
902 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES = 0x40,
903 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES = 0x80,
904 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES = 0x100,
907 struct mlx5_ifc_atomic_caps_bits {
908 u8 reserved_at_0[0x40];
910 u8 atomic_req_8B_endianness_mode[0x2];
911 u8 reserved_at_42[0x4];
912 u8 supported_atomic_req_8B_endianness_mode_1[0x1];
914 u8 reserved_at_47[0x19];
916 u8 reserved_at_60[0x20];
918 u8 reserved_at_80[0x10];
919 u8 atomic_operations[0x10];
921 u8 reserved_at_a0[0x10];
922 u8 atomic_size_qp[0x10];
924 u8 reserved_at_c0[0x10];
925 u8 atomic_size_dc[0x10];
927 u8 reserved_at_e0[0x720];
930 struct mlx5_ifc_odp_cap_bits {
931 u8 reserved_at_0[0x40];
934 u8 reserved_at_41[0x1f];
936 u8 reserved_at_60[0x20];
938 struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;
940 struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;
942 struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;
944 struct mlx5_ifc_odp_per_transport_service_cap_bits xrc_odp_caps;
946 u8 reserved_at_100[0x700];
949 struct mlx5_ifc_calc_op {
950 u8 reserved_at_0[0x10];
951 u8 reserved_at_10[0x9];
952 u8 op_swap_endianness[0x1];
961 struct mlx5_ifc_vector_calc_cap_bits {
963 u8 reserved_at_1[0x1f];
964 u8 reserved_at_20[0x8];
965 u8 max_vec_count[0x8];
966 u8 reserved_at_30[0xd];
967 u8 max_chunk_size[0x3];
968 struct mlx5_ifc_calc_op calc0;
969 struct mlx5_ifc_calc_op calc1;
970 struct mlx5_ifc_calc_op calc2;
971 struct mlx5_ifc_calc_op calc3;
973 u8 reserved_at_c0[0x720];
976 struct mlx5_ifc_tls_cap_bits {
977 u8 tls_1_2_aes_gcm_128[0x1];
978 u8 tls_1_3_aes_gcm_128[0x1];
979 u8 tls_1_2_aes_gcm_256[0x1];
980 u8 tls_1_3_aes_gcm_256[0x1];
981 u8 reserved_at_4[0x1c];
983 u8 reserved_at_20[0x7e0];
987 MLX5_WQ_TYPE_LINKED_LIST = 0x0,
988 MLX5_WQ_TYPE_CYCLIC = 0x1,
989 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
990 MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ = 0x3,
994 MLX5_WQ_END_PAD_MODE_NONE = 0x0,
995 MLX5_WQ_END_PAD_MODE_ALIGN = 0x1,
999 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES = 0x0,
1000 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES = 0x1,
1001 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES = 0x2,
1002 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES = 0x3,
1003 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES = 0x4,
1007 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES = 0x0,
1008 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES = 0x1,
1009 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES = 0x2,
1010 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES = 0x3,
1011 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES = 0x4,
1012 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES = 0x5,
1016 MLX5_CMD_HCA_CAP_PORT_TYPE_IB = 0x0,
1017 MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET = 0x1,
1021 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED = 0x0,
1022 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE = 0x1,
1023 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED = 0x3,
1027 MLX5_CAP_PORT_TYPE_IB = 0x0,
1028 MLX5_CAP_PORT_TYPE_ETH = 0x1,
1032 MLX5_CAP_UMR_FENCE_STRONG = 0x0,
1033 MLX5_CAP_UMR_FENCE_SMALL = 0x1,
1034 MLX5_CAP_UMR_FENCE_NONE = 0x2,
1038 MLX5_UCTX_CAP_RAW_TX = 1UL << 0,
1039 MLX5_UCTX_CAP_INTERNAL_DEV_RES = 1UL << 1,
1042 struct mlx5_ifc_cmd_hca_cap_bits {
1043 u8 reserved_at_0[0x30];
1046 u8 reserved_at_40[0x40];
1048 u8 log_max_srq_sz[0x8];
1049 u8 log_max_qp_sz[0x8];
1051 u8 reserved_at_91[0x7];
1052 u8 prio_tag_required[0x1];
1053 u8 reserved_at_99[0x2];
1056 u8 reserved_at_a0[0xb];
1057 u8 log_max_srq[0x5];
1058 u8 reserved_at_b0[0x10];
1060 u8 reserved_at_c0[0x8];
1061 u8 log_max_cq_sz[0x8];
1062 u8 reserved_at_d0[0xb];
1065 u8 log_max_eq_sz[0x8];
1066 u8 reserved_at_e8[0x2];
1067 u8 log_max_mkey[0x6];
1068 u8 reserved_at_f0[0x8];
1069 u8 dump_fill_mkey[0x1];
1070 u8 reserved_at_f9[0x2];
1071 u8 fast_teardown[0x1];
1074 u8 max_indirection[0x8];
1075 u8 fixed_buffer_size[0x1];
1076 u8 log_max_mrw_sz[0x7];
1077 u8 force_teardown[0x1];
1078 u8 reserved_at_111[0x1];
1079 u8 log_max_bsf_list_size[0x6];
1080 u8 umr_extended_translation_offset[0x1];
1082 u8 log_max_klm_list_size[0x6];
1084 u8 reserved_at_120[0xa];
1085 u8 log_max_ra_req_dc[0x6];
1086 u8 reserved_at_130[0xa];
1087 u8 log_max_ra_res_dc[0x6];
1089 u8 reserved_at_140[0xa];
1090 u8 log_max_ra_req_qp[0x6];
1091 u8 reserved_at_150[0xa];
1092 u8 log_max_ra_res_qp[0x6];
1095 u8 cc_query_allowed[0x1];
1096 u8 cc_modify_allowed[0x1];
1098 u8 cache_line_128byte[0x1];
1099 u8 reserved_at_165[0x4];
1100 u8 rts2rts_qp_counters_set_id[0x1];
1101 u8 reserved_at_16a[0x5];
1103 u8 gid_table_size[0x10];
1105 u8 out_of_seq_cnt[0x1];
1106 u8 vport_counters[0x1];
1107 u8 retransmission_q_counters[0x1];
1109 u8 modify_rq_counter_set_id[0x1];
1110 u8 rq_delay_drop[0x1];
1112 u8 pkey_table_size[0x10];
1114 u8 vport_group_manager[0x1];
1115 u8 vhca_group_manager[0x1];
1118 u8 vnic_env_queue_counters[0x1];
1120 u8 nic_flow_table[0x1];
1121 u8 eswitch_manager[0x1];
1122 u8 device_memory[0x1];
1125 u8 local_ca_ack_delay[0x5];
1126 u8 port_module_event[0x1];
1127 u8 enhanced_error_q_counters[0x1];
1128 u8 ports_check[0x1];
1129 u8 reserved_at_1b3[0x1];
1130 u8 disable_link_up[0x1];
1135 u8 reserved_at_1c0[0x1];
1138 u8 log_max_msg[0x5];
1139 u8 reserved_at_1c8[0x4];
1141 u8 temp_warn_event[0x1];
1143 u8 general_notification_event[0x1];
1144 u8 reserved_at_1d3[0x2];
1148 u8 reserved_at_1d8[0x1];
1157 u8 stat_rate_support[0x10];
1158 u8 reserved_at_1f0[0xc];
1159 u8 cqe_version[0x4];
1161 u8 compact_address_vector[0x1];
1162 u8 striding_rq[0x1];
1163 u8 reserved_at_202[0x1];
1164 u8 ipoib_enhanced_offloads[0x1];
1165 u8 ipoib_basic_offloads[0x1];
1166 u8 reserved_at_205[0x1];
1167 u8 repeated_block_disabled[0x1];
1168 u8 umr_modify_entity_size_disabled[0x1];
1169 u8 umr_modify_atomic_disabled[0x1];
1170 u8 umr_indirect_mkey_disabled[0x1];
1172 u8 dc_req_scat_data_cqe[0x1];
1173 u8 reserved_at_20d[0x2];
1174 u8 drain_sigerr[0x1];
1175 u8 cmdif_checksum[0x2];
1177 u8 reserved_at_213[0x1];
1178 u8 wq_signature[0x1];
1179 u8 sctr_data_cqe[0x1];
1180 u8 reserved_at_216[0x1];
1186 u8 eth_net_offloads[0x1];
1189 u8 reserved_at_21f[0x1];
1193 u8 cq_moderation[0x1];
1194 u8 reserved_at_223[0x3];
1195 u8 cq_eq_remap[0x1];
1197 u8 block_lb_mc[0x1];
1198 u8 reserved_at_229[0x1];
1199 u8 scqe_break_moderation[0x1];
1200 u8 cq_period_start_from_cqe[0x1];
1202 u8 reserved_at_22d[0x1];
1204 u8 vector_calc[0x1];
1205 u8 umr_ptr_rlky[0x1];
1207 u8 qp_packet_based[0x1];
1208 u8 reserved_at_233[0x3];
1211 u8 set_deth_sqpn[0x1];
1212 u8 reserved_at_239[0x3];
1219 u8 reserved_at_241[0x9];
1221 u8 reserved_at_250[0x8];
1225 u8 driver_version[0x1];
1226 u8 pad_tx_eth_packet[0x1];
1227 u8 reserved_at_263[0x8];
1228 u8 log_bf_reg_size[0x5];
1230 u8 reserved_at_270[0xb];
1232 u8 num_lag_ports[0x4];
1234 u8 reserved_at_280[0x10];
1235 u8 max_wqe_sz_sq[0x10];
1237 u8 reserved_at_2a0[0x10];
1238 u8 max_wqe_sz_rq[0x10];
1240 u8 max_flow_counter_31_16[0x10];
1241 u8 max_wqe_sz_sq_dc[0x10];
1243 u8 reserved_at_2e0[0x7];
1244 u8 max_qp_mcg[0x19];
1246 u8 reserved_at_300[0x18];
1247 u8 log_max_mcg[0x8];
1249 u8 reserved_at_320[0x3];
1250 u8 log_max_transport_domain[0x5];
1251 u8 reserved_at_328[0x3];
1253 u8 reserved_at_330[0xb];
1254 u8 log_max_xrcd[0x5];
1256 u8 nic_receive_steering_discard[0x1];
1257 u8 receive_discard_vport_down[0x1];
1258 u8 transmit_discard_vport_down[0x1];
1259 u8 reserved_at_343[0x5];
1260 u8 log_max_flow_counter_bulk[0x8];
1261 u8 max_flow_counter_15_0[0x10];
1264 u8 reserved_at_360[0x3];
1266 u8 reserved_at_368[0x3];
1268 u8 reserved_at_370[0x3];
1269 u8 log_max_tir[0x5];
1270 u8 reserved_at_378[0x3];
1271 u8 log_max_tis[0x5];
1273 u8 basic_cyclic_rcv_wqe[0x1];
1274 u8 reserved_at_381[0x2];
1275 u8 log_max_rmp[0x5];
1276 u8 reserved_at_388[0x3];
1277 u8 log_max_rqt[0x5];
1278 u8 reserved_at_390[0x3];
1279 u8 log_max_rqt_size[0x5];
1280 u8 reserved_at_398[0x3];
1281 u8 log_max_tis_per_sq[0x5];
1283 u8 ext_stride_num_range[0x1];
1284 u8 reserved_at_3a1[0x2];
1285 u8 log_max_stride_sz_rq[0x5];
1286 u8 reserved_at_3a8[0x3];
1287 u8 log_min_stride_sz_rq[0x5];
1288 u8 reserved_at_3b0[0x3];
1289 u8 log_max_stride_sz_sq[0x5];
1290 u8 reserved_at_3b8[0x3];
1291 u8 log_min_stride_sz_sq[0x5];
1294 u8 reserved_at_3c1[0x2];
1295 u8 log_max_hairpin_queues[0x5];
1296 u8 reserved_at_3c8[0x3];
1297 u8 log_max_hairpin_wq_data_sz[0x5];
1298 u8 reserved_at_3d0[0x3];
1299 u8 log_max_hairpin_num_packets[0x5];
1300 u8 reserved_at_3d8[0x3];
1301 u8 log_max_wq_sz[0x5];
1303 u8 nic_vport_change_event[0x1];
1304 u8 disable_local_lb_uc[0x1];
1305 u8 disable_local_lb_mc[0x1];
1306 u8 log_min_hairpin_wq_data_sz[0x5];
1307 u8 reserved_at_3e8[0x3];
1308 u8 log_max_vlan_list[0x5];
1309 u8 reserved_at_3f0[0x3];
1310 u8 log_max_current_mc_list[0x5];
1311 u8 reserved_at_3f8[0x3];
1312 u8 log_max_current_uc_list[0x5];
1314 u8 general_obj_types[0x40];
1316 u8 reserved_at_440[0x20];
1319 u8 reserved_at_461[0x2];
1320 u8 log_max_uctx[0x5];
1321 u8 reserved_at_468[0x3];
1322 u8 log_max_umem[0x5];
1323 u8 max_num_eqs[0x10];
1325 u8 reserved_at_480[0x3];
1326 u8 log_max_l2_table[0x5];
1327 u8 reserved_at_488[0x8];
1328 u8 log_uar_page_sz[0x10];
1330 u8 reserved_at_4a0[0x20];
1331 u8 device_frequency_mhz[0x20];
1332 u8 device_frequency_khz[0x20];
1334 u8 reserved_at_500[0x20];
1335 u8 num_of_uars_per_page[0x20];
1337 u8 flex_parser_protocols[0x20];
1339 u8 max_geneve_tlv_options[0x8];
1340 u8 reserved_at_568[0x3];
1341 u8 max_geneve_tlv_option_data_len[0x5];
1342 u8 reserved_at_570[0x10];
1344 u8 reserved_at_580[0x33];
1345 u8 log_max_dek[0x5];
1346 u8 reserved_at_5b8[0x4];
1347 u8 mini_cqe_resp_stride_index[0x1];
1348 u8 cqe_128_always[0x1];
1349 u8 cqe_compression_128[0x1];
1350 u8 cqe_compression[0x1];
1352 u8 cqe_compression_timeout[0x10];
1353 u8 cqe_compression_max_num[0x10];
1355 u8 reserved_at_5e0[0x10];
1356 u8 tag_matching[0x1];
1357 u8 rndv_offload_rc[0x1];
1358 u8 rndv_offload_dc[0x1];
1359 u8 log_tag_matching_list_sz[0x5];
1360 u8 reserved_at_5f8[0x3];
1361 u8 log_max_xrq[0x5];
1363 u8 affiliate_nic_vport_criteria[0x8];
1364 u8 native_port_num[0x8];
1365 u8 num_vhca_ports[0x8];
1366 u8 reserved_at_618[0x6];
1367 u8 sw_owner_id[0x1];
1368 u8 reserved_at_61f[0x1];
1370 u8 max_num_of_monitor_counters[0x10];
1371 u8 num_ppcnt_monitor_counters[0x10];
1373 u8 reserved_at_640[0x10];
1374 u8 num_q_monitor_counters[0x10];
1376 u8 reserved_at_660[0x20];
1379 u8 sf_set_partition[0x1];
1380 u8 reserved_at_682[0x1];
1382 u8 reserved_at_688[0x8];
1383 u8 log_min_sf_size[0x8];
1384 u8 max_num_sf_partitions[0x8];
1388 u8 reserved_at_6c0[0x4];
1389 u8 flex_parser_id_geneve_tlv_option_0[0x4];
1390 u8 reserved_at_6c8[0x28];
1391 u8 sf_base_id[0x10];
1393 u8 reserved_at_700[0x100];
1396 enum mlx5_flow_destination_type {
1397 MLX5_FLOW_DESTINATION_TYPE_VPORT = 0x0,
1398 MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE = 0x1,
1399 MLX5_FLOW_DESTINATION_TYPE_TIR = 0x2,
1401 MLX5_FLOW_DESTINATION_TYPE_PORT = 0x99,
1402 MLX5_FLOW_DESTINATION_TYPE_COUNTER = 0x100,
1403 MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE_NUM = 0x101,
1406 enum mlx5_flow_table_miss_action {
1407 MLX5_FLOW_TABLE_MISS_ACTION_DEF,
1408 MLX5_FLOW_TABLE_MISS_ACTION_FWD,
1409 MLX5_FLOW_TABLE_MISS_ACTION_SWITCH_DOMAIN,
1412 struct mlx5_ifc_dest_format_struct_bits {
1413 u8 destination_type[0x8];
1414 u8 destination_id[0x18];
1416 u8 destination_eswitch_owner_vhca_id_valid[0x1];
1417 u8 packet_reformat[0x1];
1418 u8 reserved_at_22[0xe];
1419 u8 destination_eswitch_owner_vhca_id[0x10];
1422 struct mlx5_ifc_flow_counter_list_bits {
1423 u8 flow_counter_id[0x20];
1425 u8 reserved_at_20[0x20];
1428 struct mlx5_ifc_extended_dest_format_bits {
1429 struct mlx5_ifc_dest_format_struct_bits destination_entry;
1431 u8 packet_reformat_id[0x20];
1433 u8 reserved_at_60[0x20];
1436 union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
1437 struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
1438 struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
1439 u8 reserved_at_0[0x40];
1442 struct mlx5_ifc_fte_match_param_bits {
1443 struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;
1445 struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;
1447 struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
1449 struct mlx5_ifc_fte_match_set_misc2_bits misc_parameters_2;
1451 struct mlx5_ifc_fte_match_set_misc3_bits misc_parameters_3;
1453 u8 reserved_at_a00[0x600];
1457 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP = 0x0,
1458 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP = 0x1,
1459 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT = 0x2,
1460 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT = 0x3,
1461 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI = 0x4,
1464 struct mlx5_ifc_rx_hash_field_select_bits {
1465 u8 l3_prot_type[0x1];
1466 u8 l4_prot_type[0x1];
1467 u8 selected_fields[0x1e];
1471 MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST = 0x0,
1472 MLX5_WQ_WQ_TYPE_WQ_CYCLIC = 0x1,
1476 MLX5_WQ_END_PADDING_MODE_END_PAD_NONE = 0x0,
1477 MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN = 0x1,
1480 struct mlx5_ifc_wq_bits {
1482 u8 wq_signature[0x1];
1483 u8 end_padding_mode[0x2];
1485 u8 reserved_at_8[0x18];
1487 u8 hds_skip_first_sge[0x1];
1488 u8 log2_hds_buf_size[0x3];
1489 u8 reserved_at_24[0x7];
1490 u8 page_offset[0x5];
1493 u8 reserved_at_40[0x8];
1496 u8 reserved_at_60[0x8];
1501 u8 hw_counter[0x20];
1503 u8 sw_counter[0x20];
1505 u8 reserved_at_100[0xc];
1506 u8 log_wq_stride[0x4];
1507 u8 reserved_at_110[0x3];
1508 u8 log_wq_pg_sz[0x5];
1509 u8 reserved_at_118[0x3];
1512 u8 dbr_umem_valid[0x1];
1513 u8 wq_umem_valid[0x1];
1514 u8 reserved_at_122[0x1];
1515 u8 log_hairpin_num_packets[0x5];
1516 u8 reserved_at_128[0x3];
1517 u8 log_hairpin_data_sz[0x5];
1519 u8 reserved_at_130[0x4];
1520 u8 log_wqe_num_of_strides[0x4];
1521 u8 two_byte_shift_en[0x1];
1522 u8 reserved_at_139[0x4];
1523 u8 log_wqe_stride_size[0x3];
1525 u8 reserved_at_140[0x4c0];
1527 struct mlx5_ifc_cmd_pas_bits pas[0];
1530 struct mlx5_ifc_rq_num_bits {
1531 u8 reserved_at_0[0x8];
1535 struct mlx5_ifc_mac_address_layout_bits {
1536 u8 reserved_at_0[0x10];
1537 u8 mac_addr_47_32[0x10];
1539 u8 mac_addr_31_0[0x20];
1542 struct mlx5_ifc_vlan_layout_bits {
1543 u8 reserved_at_0[0x14];
1546 u8 reserved_at_20[0x20];
1549 struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1550 u8 reserved_at_0[0xa0];
1552 u8 min_time_between_cnps[0x20];
1554 u8 reserved_at_c0[0x12];
1556 u8 reserved_at_d8[0x4];
1557 u8 cnp_prio_mode[0x1];
1558 u8 cnp_802p_prio[0x3];
1560 u8 reserved_at_e0[0x720];
1563 struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1564 u8 reserved_at_0[0x60];
1566 u8 reserved_at_60[0x4];
1567 u8 clamp_tgt_rate[0x1];
1568 u8 reserved_at_65[0x3];
1569 u8 clamp_tgt_rate_after_time_inc[0x1];
1570 u8 reserved_at_69[0x17];
1572 u8 reserved_at_80[0x20];
1574 u8 rpg_time_reset[0x20];
1576 u8 rpg_byte_reset[0x20];
1578 u8 rpg_threshold[0x20];
1580 u8 rpg_max_rate[0x20];
1582 u8 rpg_ai_rate[0x20];
1584 u8 rpg_hai_rate[0x20];
1588 u8 rpg_min_dec_fac[0x20];
1590 u8 rpg_min_rate[0x20];
1592 u8 reserved_at_1c0[0xe0];
1594 u8 rate_to_set_on_first_cnp[0x20];
1598 u8 dce_tcp_rtt[0x20];
1600 u8 rate_reduce_monitor_period[0x20];
1602 u8 reserved_at_320[0x20];
1604 u8 initial_alpha_value[0x20];
1606 u8 reserved_at_360[0x4a0];
1609 struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1610 u8 reserved_at_0[0x80];
1612 u8 rppp_max_rps[0x20];
1614 u8 rpg_time_reset[0x20];
1616 u8 rpg_byte_reset[0x20];
1618 u8 rpg_threshold[0x20];
1620 u8 rpg_max_rate[0x20];
1622 u8 rpg_ai_rate[0x20];
1624 u8 rpg_hai_rate[0x20];
1628 u8 rpg_min_dec_fac[0x20];
1630 u8 rpg_min_rate[0x20];
1632 u8 reserved_at_1c0[0x640];
1636 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE = 0x1,
1637 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET = 0x2,
1638 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE = 0x4,
1641 struct mlx5_ifc_resize_field_select_bits {
1642 u8 resize_field_select[0x20];
1646 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD = 0x1,
1647 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT = 0x2,
1648 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI = 0x4,
1649 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN = 0x8,
1652 struct mlx5_ifc_modify_field_select_bits {
1653 u8 modify_field_select[0x20];
1656 struct mlx5_ifc_field_select_r_roce_np_bits {
1657 u8 field_select_r_roce_np[0x20];
1660 struct mlx5_ifc_field_select_r_roce_rp_bits {
1661 u8 field_select_r_roce_rp[0x20];
1665 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS = 0x4,
1666 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET = 0x8,
1667 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET = 0x10,
1668 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD = 0x20,
1669 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE = 0x40,
1670 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE = 0x80,
1671 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE = 0x100,
1672 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD = 0x200,
1673 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC = 0x400,
1674 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE = 0x800,
1677 struct mlx5_ifc_field_select_802_1qau_rp_bits {
1678 u8 field_select_8021qaurp[0x20];
1681 struct mlx5_ifc_phys_layer_cntrs_bits {
1682 u8 time_since_last_clear_high[0x20];
1684 u8 time_since_last_clear_low[0x20];
1686 u8 symbol_errors_high[0x20];
1688 u8 symbol_errors_low[0x20];
1690 u8 sync_headers_errors_high[0x20];
1692 u8 sync_headers_errors_low[0x20];
1694 u8 edpl_bip_errors_lane0_high[0x20];
1696 u8 edpl_bip_errors_lane0_low[0x20];
1698 u8 edpl_bip_errors_lane1_high[0x20];
1700 u8 edpl_bip_errors_lane1_low[0x20];
1702 u8 edpl_bip_errors_lane2_high[0x20];
1704 u8 edpl_bip_errors_lane2_low[0x20];
1706 u8 edpl_bip_errors_lane3_high[0x20];
1708 u8 edpl_bip_errors_lane3_low[0x20];
1710 u8 fc_fec_corrected_blocks_lane0_high[0x20];
1712 u8 fc_fec_corrected_blocks_lane0_low[0x20];
1714 u8 fc_fec_corrected_blocks_lane1_high[0x20];
1716 u8 fc_fec_corrected_blocks_lane1_low[0x20];
1718 u8 fc_fec_corrected_blocks_lane2_high[0x20];
1720 u8 fc_fec_corrected_blocks_lane2_low[0x20];
1722 u8 fc_fec_corrected_blocks_lane3_high[0x20];
1724 u8 fc_fec_corrected_blocks_lane3_low[0x20];
1726 u8 fc_fec_uncorrectable_blocks_lane0_high[0x20];
1728 u8 fc_fec_uncorrectable_blocks_lane0_low[0x20];
1730 u8 fc_fec_uncorrectable_blocks_lane1_high[0x20];
1732 u8 fc_fec_uncorrectable_blocks_lane1_low[0x20];
1734 u8 fc_fec_uncorrectable_blocks_lane2_high[0x20];
1736 u8 fc_fec_uncorrectable_blocks_lane2_low[0x20];
1738 u8 fc_fec_uncorrectable_blocks_lane3_high[0x20];
1740 u8 fc_fec_uncorrectable_blocks_lane3_low[0x20];
1742 u8 rs_fec_corrected_blocks_high[0x20];
1744 u8 rs_fec_corrected_blocks_low[0x20];
1746 u8 rs_fec_uncorrectable_blocks_high[0x20];
1748 u8 rs_fec_uncorrectable_blocks_low[0x20];
1750 u8 rs_fec_no_errors_blocks_high[0x20];
1752 u8 rs_fec_no_errors_blocks_low[0x20];
1754 u8 rs_fec_single_error_blocks_high[0x20];
1756 u8 rs_fec_single_error_blocks_low[0x20];
1758 u8 rs_fec_corrected_symbols_total_high[0x20];
1760 u8 rs_fec_corrected_symbols_total_low[0x20];
1762 u8 rs_fec_corrected_symbols_lane0_high[0x20];
1764 u8 rs_fec_corrected_symbols_lane0_low[0x20];
1766 u8 rs_fec_corrected_symbols_lane1_high[0x20];
1768 u8 rs_fec_corrected_symbols_lane1_low[0x20];
1770 u8 rs_fec_corrected_symbols_lane2_high[0x20];
1772 u8 rs_fec_corrected_symbols_lane2_low[0x20];
1774 u8 rs_fec_corrected_symbols_lane3_high[0x20];
1776 u8 rs_fec_corrected_symbols_lane3_low[0x20];
1778 u8 link_down_events[0x20];
1780 u8 successful_recovery_events[0x20];
1782 u8 reserved_at_640[0x180];
1785 struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
1786 u8 time_since_last_clear_high[0x20];
1788 u8 time_since_last_clear_low[0x20];
1790 u8 phy_received_bits_high[0x20];
1792 u8 phy_received_bits_low[0x20];
1794 u8 phy_symbol_errors_high[0x20];
1796 u8 phy_symbol_errors_low[0x20];
1798 u8 phy_corrected_bits_high[0x20];
1800 u8 phy_corrected_bits_low[0x20];
1802 u8 phy_corrected_bits_lane0_high[0x20];
1804 u8 phy_corrected_bits_lane0_low[0x20];
1806 u8 phy_corrected_bits_lane1_high[0x20];
1808 u8 phy_corrected_bits_lane1_low[0x20];
1810 u8 phy_corrected_bits_lane2_high[0x20];
1812 u8 phy_corrected_bits_lane2_low[0x20];
1814 u8 phy_corrected_bits_lane3_high[0x20];
1816 u8 phy_corrected_bits_lane3_low[0x20];
1818 u8 reserved_at_200[0x5c0];
1821 struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
1822 u8 symbol_error_counter[0x10];
1824 u8 link_error_recovery_counter[0x8];
1826 u8 link_downed_counter[0x8];
1828 u8 port_rcv_errors[0x10];
1830 u8 port_rcv_remote_physical_errors[0x10];
1832 u8 port_rcv_switch_relay_errors[0x10];
1834 u8 port_xmit_discards[0x10];
1836 u8 port_xmit_constraint_errors[0x8];
1838 u8 port_rcv_constraint_errors[0x8];
1840 u8 reserved_at_70[0x8];
1842 u8 link_overrun_errors[0x8];
1844 u8 reserved_at_80[0x10];
1846 u8 vl_15_dropped[0x10];
1848 u8 reserved_at_a0[0x80];
1850 u8 port_xmit_wait[0x20];
1853 struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
1854 u8 transmit_queue_high[0x20];
1856 u8 transmit_queue_low[0x20];
1858 u8 reserved_at_40[0x780];
1861 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
1862 u8 rx_octets_high[0x20];
1864 u8 rx_octets_low[0x20];
1866 u8 reserved_at_40[0xc0];
1868 u8 rx_frames_high[0x20];
1870 u8 rx_frames_low[0x20];
1872 u8 tx_octets_high[0x20];
1874 u8 tx_octets_low[0x20];
1876 u8 reserved_at_180[0xc0];
1878 u8 tx_frames_high[0x20];
1880 u8 tx_frames_low[0x20];
1882 u8 rx_pause_high[0x20];
1884 u8 rx_pause_low[0x20];
1886 u8 rx_pause_duration_high[0x20];
1888 u8 rx_pause_duration_low[0x20];
1890 u8 tx_pause_high[0x20];
1892 u8 tx_pause_low[0x20];
1894 u8 tx_pause_duration_high[0x20];
1896 u8 tx_pause_duration_low[0x20];
1898 u8 rx_pause_transition_high[0x20];
1900 u8 rx_pause_transition_low[0x20];
1902 u8 reserved_at_3c0[0x40];
1904 u8 device_stall_minor_watermark_cnt_high[0x20];
1906 u8 device_stall_minor_watermark_cnt_low[0x20];
1908 u8 device_stall_critical_watermark_cnt_high[0x20];
1910 u8 device_stall_critical_watermark_cnt_low[0x20];
1912 u8 reserved_at_480[0x340];
1915 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
1916 u8 port_transmit_wait_high[0x20];
1918 u8 port_transmit_wait_low[0x20];
1920 u8 reserved_at_40[0x100];
1922 u8 rx_buffer_almost_full_high[0x20];
1924 u8 rx_buffer_almost_full_low[0x20];
1926 u8 rx_buffer_full_high[0x20];
1928 u8 rx_buffer_full_low[0x20];
1930 u8 rx_icrc_encapsulated_high[0x20];
1932 u8 rx_icrc_encapsulated_low[0x20];
1934 u8 reserved_at_200[0x5c0];
1937 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
1938 u8 dot3stats_alignment_errors_high[0x20];
1940 u8 dot3stats_alignment_errors_low[0x20];
1942 u8 dot3stats_fcs_errors_high[0x20];
1944 u8 dot3stats_fcs_errors_low[0x20];
1946 u8 dot3stats_single_collision_frames_high[0x20];
1948 u8 dot3stats_single_collision_frames_low[0x20];
1950 u8 dot3stats_multiple_collision_frames_high[0x20];
1952 u8 dot3stats_multiple_collision_frames_low[0x20];
1954 u8 dot3stats_sqe_test_errors_high[0x20];
1956 u8 dot3stats_sqe_test_errors_low[0x20];
1958 u8 dot3stats_deferred_transmissions_high[0x20];
1960 u8 dot3stats_deferred_transmissions_low[0x20];
1962 u8 dot3stats_late_collisions_high[0x20];
1964 u8 dot3stats_late_collisions_low[0x20];
1966 u8 dot3stats_excessive_collisions_high[0x20];
1968 u8 dot3stats_excessive_collisions_low[0x20];
1970 u8 dot3stats_internal_mac_transmit_errors_high[0x20];
1972 u8 dot3stats_internal_mac_transmit_errors_low[0x20];
1974 u8 dot3stats_carrier_sense_errors_high[0x20];
1976 u8 dot3stats_carrier_sense_errors_low[0x20];
1978 u8 dot3stats_frame_too_longs_high[0x20];
1980 u8 dot3stats_frame_too_longs_low[0x20];
1982 u8 dot3stats_internal_mac_receive_errors_high[0x20];
1984 u8 dot3stats_internal_mac_receive_errors_low[0x20];
1986 u8 dot3stats_symbol_errors_high[0x20];
1988 u8 dot3stats_symbol_errors_low[0x20];
1990 u8 dot3control_in_unknown_opcodes_high[0x20];
1992 u8 dot3control_in_unknown_opcodes_low[0x20];
1994 u8 dot3in_pause_frames_high[0x20];
1996 u8 dot3in_pause_frames_low[0x20];
1998 u8 dot3out_pause_frames_high[0x20];
2000 u8 dot3out_pause_frames_low[0x20];
2002 u8 reserved_at_400[0x3c0];
2005 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
2006 u8 ether_stats_drop_events_high[0x20];
2008 u8 ether_stats_drop_events_low[0x20];
2010 u8 ether_stats_octets_high[0x20];
2012 u8 ether_stats_octets_low[0x20];
2014 u8 ether_stats_pkts_high[0x20];
2016 u8 ether_stats_pkts_low[0x20];
2018 u8 ether_stats_broadcast_pkts_high[0x20];
2020 u8 ether_stats_broadcast_pkts_low[0x20];
2022 u8 ether_stats_multicast_pkts_high[0x20];
2024 u8 ether_stats_multicast_pkts_low[0x20];
2026 u8 ether_stats_crc_align_errors_high[0x20];
2028 u8 ether_stats_crc_align_errors_low[0x20];
2030 u8 ether_stats_undersize_pkts_high[0x20];
2032 u8 ether_stats_undersize_pkts_low[0x20];
2034 u8 ether_stats_oversize_pkts_high[0x20];
2036 u8 ether_stats_oversize_pkts_low[0x20];
2038 u8 ether_stats_fragments_high[0x20];
2040 u8 ether_stats_fragments_low[0x20];
2042 u8 ether_stats_jabbers_high[0x20];
2044 u8 ether_stats_jabbers_low[0x20];
2046 u8 ether_stats_collisions_high[0x20];
2048 u8 ether_stats_collisions_low[0x20];
2050 u8 ether_stats_pkts64octets_high[0x20];
2052 u8 ether_stats_pkts64octets_low[0x20];
2054 u8 ether_stats_pkts65to127octets_high[0x20];
2056 u8 ether_stats_pkts65to127octets_low[0x20];
2058 u8 ether_stats_pkts128to255octets_high[0x20];
2060 u8 ether_stats_pkts128to255octets_low[0x20];
2062 u8 ether_stats_pkts256to511octets_high[0x20];
2064 u8 ether_stats_pkts256to511octets_low[0x20];
2066 u8 ether_stats_pkts512to1023octets_high[0x20];
2068 u8 ether_stats_pkts512to1023octets_low[0x20];
2070 u8 ether_stats_pkts1024to1518octets_high[0x20];
2072 u8 ether_stats_pkts1024to1518octets_low[0x20];
2074 u8 ether_stats_pkts1519to2047octets_high[0x20];
2076 u8 ether_stats_pkts1519to2047octets_low[0x20];
2078 u8 ether_stats_pkts2048to4095octets_high[0x20];
2080 u8 ether_stats_pkts2048to4095octets_low[0x20];
2082 u8 ether_stats_pkts4096to8191octets_high[0x20];
2084 u8 ether_stats_pkts4096to8191octets_low[0x20];
2086 u8 ether_stats_pkts8192to10239octets_high[0x20];
2088 u8 ether_stats_pkts8192to10239octets_low[0x20];
2090 u8 reserved_at_540[0x280];
2093 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
2094 u8 if_in_octets_high[0x20];
2096 u8 if_in_octets_low[0x20];
2098 u8 if_in_ucast_pkts_high[0x20];
2100 u8 if_in_ucast_pkts_low[0x20];
2102 u8 if_in_discards_high[0x20];
2104 u8 if_in_discards_low[0x20];
2106 u8 if_in_errors_high[0x20];
2108 u8 if_in_errors_low[0x20];
2110 u8 if_in_unknown_protos_high[0x20];
2112 u8 if_in_unknown_protos_low[0x20];
2114 u8 if_out_octets_high[0x20];
2116 u8 if_out_octets_low[0x20];
2118 u8 if_out_ucast_pkts_high[0x20];
2120 u8 if_out_ucast_pkts_low[0x20];
2122 u8 if_out_discards_high[0x20];
2124 u8 if_out_discards_low[0x20];
2126 u8 if_out_errors_high[0x20];
2128 u8 if_out_errors_low[0x20];
2130 u8 if_in_multicast_pkts_high[0x20];
2132 u8 if_in_multicast_pkts_low[0x20];
2134 u8 if_in_broadcast_pkts_high[0x20];
2136 u8 if_in_broadcast_pkts_low[0x20];
2138 u8 if_out_multicast_pkts_high[0x20];
2140 u8 if_out_multicast_pkts_low[0x20];
2142 u8 if_out_broadcast_pkts_high[0x20];
2144 u8 if_out_broadcast_pkts_low[0x20];
2146 u8 reserved_at_340[0x480];
2149 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
2150 u8 a_frames_transmitted_ok_high[0x20];
2152 u8 a_frames_transmitted_ok_low[0x20];
2154 u8 a_frames_received_ok_high[0x20];
2156 u8 a_frames_received_ok_low[0x20];
2158 u8 a_frame_check_sequence_errors_high[0x20];
2160 u8 a_frame_check_sequence_errors_low[0x20];
2162 u8 a_alignment_errors_high[0x20];
2164 u8 a_alignment_errors_low[0x20];
2166 u8 a_octets_transmitted_ok_high[0x20];
2168 u8 a_octets_transmitted_ok_low[0x20];
2170 u8 a_octets_received_ok_high[0x20];
2172 u8 a_octets_received_ok_low[0x20];
2174 u8 a_multicast_frames_xmitted_ok_high[0x20];
2176 u8 a_multicast_frames_xmitted_ok_low[0x20];
2178 u8 a_broadcast_frames_xmitted_ok_high[0x20];
2180 u8 a_broadcast_frames_xmitted_ok_low[0x20];
2182 u8 a_multicast_frames_received_ok_high[0x20];
2184 u8 a_multicast_frames_received_ok_low[0x20];
2186 u8 a_broadcast_frames_received_ok_high[0x20];
2188 u8 a_broadcast_frames_received_ok_low[0x20];
2190 u8 a_in_range_length_errors_high[0x20];
2192 u8 a_in_range_length_errors_low[0x20];
2194 u8 a_out_of_range_length_field_high[0x20];
2196 u8 a_out_of_range_length_field_low[0x20];
2198 u8 a_frame_too_long_errors_high[0x20];
2200 u8 a_frame_too_long_errors_low[0x20];
2202 u8 a_symbol_error_during_carrier_high[0x20];
2204 u8 a_symbol_error_during_carrier_low[0x20];
2206 u8 a_mac_control_frames_transmitted_high[0x20];
2208 u8 a_mac_control_frames_transmitted_low[0x20];
2210 u8 a_mac_control_frames_received_high[0x20];
2212 u8 a_mac_control_frames_received_low[0x20];
2214 u8 a_unsupported_opcodes_received_high[0x20];
2216 u8 a_unsupported_opcodes_received_low[0x20];
2218 u8 a_pause_mac_ctrl_frames_received_high[0x20];
2220 u8 a_pause_mac_ctrl_frames_received_low[0x20];
2222 u8 a_pause_mac_ctrl_frames_transmitted_high[0x20];
2224 u8 a_pause_mac_ctrl_frames_transmitted_low[0x20];
2226 u8 reserved_at_4c0[0x300];
2229 struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits {
2230 u8 life_time_counter_high[0x20];
2232 u8 life_time_counter_low[0x20];
2238 u8 l0_to_recovery_eieos[0x20];
2240 u8 l0_to_recovery_ts[0x20];
2242 u8 l0_to_recovery_framing[0x20];
2244 u8 l0_to_recovery_retrain[0x20];
2246 u8 crc_error_dllp[0x20];
2248 u8 crc_error_tlp[0x20];
2250 u8 tx_overflow_buffer_pkt_high[0x20];
2252 u8 tx_overflow_buffer_pkt_low[0x20];
2254 u8 outbound_stalled_reads[0x20];
2256 u8 outbound_stalled_writes[0x20];
2258 u8 outbound_stalled_reads_events[0x20];
2260 u8 outbound_stalled_writes_events[0x20];
2262 u8 reserved_at_200[0x5c0];
2265 struct mlx5_ifc_cmd_inter_comp_event_bits {
2266 u8 command_completion_vector[0x20];
2268 u8 reserved_at_20[0xc0];
2271 struct mlx5_ifc_stall_vl_event_bits {
2272 u8 reserved_at_0[0x18];
2274 u8 reserved_at_19[0x3];
2277 u8 reserved_at_20[0xa0];
2280 struct mlx5_ifc_db_bf_congestion_event_bits {
2281 u8 event_subtype[0x8];
2282 u8 reserved_at_8[0x8];
2283 u8 congestion_level[0x8];
2284 u8 reserved_at_18[0x8];
2286 u8 reserved_at_20[0xa0];
2289 struct mlx5_ifc_gpio_event_bits {
2290 u8 reserved_at_0[0x60];
2292 u8 gpio_event_hi[0x20];
2294 u8 gpio_event_lo[0x20];
2296 u8 reserved_at_a0[0x40];
2299 struct mlx5_ifc_port_state_change_event_bits {
2300 u8 reserved_at_0[0x40];
2303 u8 reserved_at_44[0x1c];
2305 u8 reserved_at_60[0x80];
2308 struct mlx5_ifc_dropped_packet_logged_bits {
2309 u8 reserved_at_0[0xe0];
2313 MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN = 0x1,
2314 MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR = 0x2,
2317 struct mlx5_ifc_cq_error_bits {
2318 u8 reserved_at_0[0x8];
2321 u8 reserved_at_20[0x20];
2323 u8 reserved_at_40[0x18];
2326 u8 reserved_at_60[0x80];
2329 struct mlx5_ifc_rdma_page_fault_event_bits {
2330 u8 bytes_committed[0x20];
2334 u8 reserved_at_40[0x10];
2335 u8 packet_len[0x10];
2337 u8 rdma_op_len[0x20];
2341 u8 reserved_at_c0[0x5];
2348 struct mlx5_ifc_wqe_associated_page_fault_event_bits {
2349 u8 bytes_committed[0x20];
2351 u8 reserved_at_20[0x10];
2354 u8 reserved_at_40[0x10];
2357 u8 reserved_at_60[0x60];
2359 u8 reserved_at_c0[0x5];
2366 struct mlx5_ifc_qp_events_bits {
2367 u8 reserved_at_0[0xa0];
2370 u8 reserved_at_a8[0x18];
2372 u8 reserved_at_c0[0x8];
2373 u8 qpn_rqn_sqn[0x18];
2376 struct mlx5_ifc_dct_events_bits {
2377 u8 reserved_at_0[0xc0];
2379 u8 reserved_at_c0[0x8];
2380 u8 dct_number[0x18];
2383 struct mlx5_ifc_comp_event_bits {
2384 u8 reserved_at_0[0xc0];
2386 u8 reserved_at_c0[0x8];
2391 MLX5_QPC_STATE_RST = 0x0,
2392 MLX5_QPC_STATE_INIT = 0x1,
2393 MLX5_QPC_STATE_RTR = 0x2,
2394 MLX5_QPC_STATE_RTS = 0x3,
2395 MLX5_QPC_STATE_SQER = 0x4,
2396 MLX5_QPC_STATE_ERR = 0x6,
2397 MLX5_QPC_STATE_SQD = 0x7,
2398 MLX5_QPC_STATE_SUSPENDED = 0x9,
2402 MLX5_QPC_ST_RC = 0x0,
2403 MLX5_QPC_ST_UC = 0x1,
2404 MLX5_QPC_ST_UD = 0x2,
2405 MLX5_QPC_ST_XRC = 0x3,
2406 MLX5_QPC_ST_DCI = 0x5,
2407 MLX5_QPC_ST_QP0 = 0x7,
2408 MLX5_QPC_ST_QP1 = 0x8,
2409 MLX5_QPC_ST_RAW_DATAGRAM = 0x9,
2410 MLX5_QPC_ST_REG_UMR = 0xc,
2414 MLX5_QPC_PM_STATE_ARMED = 0x0,
2415 MLX5_QPC_PM_STATE_REARM = 0x1,
2416 MLX5_QPC_PM_STATE_RESERVED = 0x2,
2417 MLX5_QPC_PM_STATE_MIGRATED = 0x3,
2421 MLX5_QPC_OFFLOAD_TYPE_RNDV = 0x1,
2425 MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS = 0x0,
2426 MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT = 0x1,
2430 MLX5_QPC_MTU_256_BYTES = 0x1,
2431 MLX5_QPC_MTU_512_BYTES = 0x2,
2432 MLX5_QPC_MTU_1K_BYTES = 0x3,
2433 MLX5_QPC_MTU_2K_BYTES = 0x4,
2434 MLX5_QPC_MTU_4K_BYTES = 0x5,
2435 MLX5_QPC_MTU_RAW_ETHERNET_QP = 0x7,
2439 MLX5_QPC_ATOMIC_MODE_IB_SPEC = 0x1,
2440 MLX5_QPC_ATOMIC_MODE_ONLY_8B = 0x2,
2441 MLX5_QPC_ATOMIC_MODE_UP_TO_8B = 0x3,
2442 MLX5_QPC_ATOMIC_MODE_UP_TO_16B = 0x4,
2443 MLX5_QPC_ATOMIC_MODE_UP_TO_32B = 0x5,
2444 MLX5_QPC_ATOMIC_MODE_UP_TO_64B = 0x6,
2445 MLX5_QPC_ATOMIC_MODE_UP_TO_128B = 0x7,
2446 MLX5_QPC_ATOMIC_MODE_UP_TO_256B = 0x8,
2450 MLX5_QPC_CS_REQ_DISABLE = 0x0,
2451 MLX5_QPC_CS_REQ_UP_TO_32B = 0x11,
2452 MLX5_QPC_CS_REQ_UP_TO_64B = 0x22,
2456 MLX5_QPC_CS_RES_DISABLE = 0x0,
2457 MLX5_QPC_CS_RES_UP_TO_32B = 0x1,
2458 MLX5_QPC_CS_RES_UP_TO_64B = 0x2,
2461 struct mlx5_ifc_qpc_bits {
2463 u8 lag_tx_port_affinity[0x4];
2465 u8 reserved_at_10[0x3];
2467 u8 reserved_at_15[0x1];
2468 u8 req_e2e_credit_mode[0x2];
2469 u8 offload_type[0x4];
2470 u8 end_padding_mode[0x2];
2471 u8 reserved_at_1e[0x2];
2473 u8 wq_signature[0x1];
2474 u8 block_lb_mc[0x1];
2475 u8 atomic_like_write_en[0x1];
2476 u8 latency_sensitive[0x1];
2477 u8 reserved_at_24[0x1];
2478 u8 drain_sigerr[0x1];
2479 u8 reserved_at_26[0x2];
2483 u8 log_msg_max[0x5];
2484 u8 reserved_at_48[0x1];
2485 u8 log_rq_size[0x4];
2486 u8 log_rq_stride[0x3];
2488 u8 log_sq_size[0x4];
2489 u8 reserved_at_55[0x6];
2491 u8 ulp_stateless_offload_mode[0x4];
2493 u8 counter_set_id[0x8];
2496 u8 reserved_at_80[0x8];
2497 u8 user_index[0x18];
2499 u8 reserved_at_a0[0x3];
2500 u8 log_page_size[0x5];
2501 u8 remote_qpn[0x18];
2503 struct mlx5_ifc_ads_bits primary_address_path;
2505 struct mlx5_ifc_ads_bits secondary_address_path;
2507 u8 log_ack_req_freq[0x4];
2508 u8 reserved_at_384[0x4];
2509 u8 log_sra_max[0x3];
2510 u8 reserved_at_38b[0x2];
2511 u8 retry_count[0x3];
2513 u8 reserved_at_393[0x1];
2515 u8 cur_rnr_retry[0x3];
2516 u8 cur_retry_count[0x3];
2517 u8 reserved_at_39b[0x5];
2519 u8 reserved_at_3a0[0x20];
2521 u8 reserved_at_3c0[0x8];
2522 u8 next_send_psn[0x18];
2524 u8 reserved_at_3e0[0x8];
2527 u8 reserved_at_400[0x8];
2530 u8 reserved_at_420[0x20];
2532 u8 reserved_at_440[0x8];
2533 u8 last_acked_psn[0x18];
2535 u8 reserved_at_460[0x8];
2538 u8 reserved_at_480[0x8];
2539 u8 log_rra_max[0x3];
2540 u8 reserved_at_48b[0x1];
2541 u8 atomic_mode[0x4];
2545 u8 reserved_at_493[0x1];
2546 u8 page_offset[0x6];
2547 u8 reserved_at_49a[0x3];
2548 u8 cd_slave_receive[0x1];
2549 u8 cd_slave_send[0x1];
2552 u8 reserved_at_4a0[0x3];
2553 u8 min_rnr_nak[0x5];
2554 u8 next_rcv_psn[0x18];
2556 u8 reserved_at_4c0[0x8];
2559 u8 reserved_at_4e0[0x8];
2566 u8 reserved_at_560[0x5];
2568 u8 srqn_rmpn_xrqn[0x18];
2570 u8 reserved_at_580[0x8];
2573 u8 hw_sq_wqebb_counter[0x10];
2574 u8 sw_sq_wqebb_counter[0x10];
2576 u8 hw_rq_counter[0x20];
2578 u8 sw_rq_counter[0x20];
2580 u8 reserved_at_600[0x20];
2582 u8 reserved_at_620[0xf];
2587 u8 dc_access_key[0x40];
2589 u8 reserved_at_680[0x3];
2590 u8 dbr_umem_valid[0x1];
2592 u8 reserved_at_684[0xbc];
2595 struct mlx5_ifc_roce_addr_layout_bits {
2596 u8 source_l3_address[16][0x8];
2598 u8 reserved_at_80[0x3];
2601 u8 source_mac_47_32[0x10];
2603 u8 source_mac_31_0[0x20];
2605 u8 reserved_at_c0[0x14];
2606 u8 roce_l3_type[0x4];
2607 u8 roce_version[0x8];
2609 u8 reserved_at_e0[0x20];
2612 union mlx5_ifc_hca_cap_union_bits {
2613 struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
2614 struct mlx5_ifc_odp_cap_bits odp_cap;
2615 struct mlx5_ifc_atomic_caps_bits atomic_caps;
2616 struct mlx5_ifc_roce_cap_bits roce_cap;
2617 struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
2618 struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2619 struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2620 struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2621 struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
2622 struct mlx5_ifc_qos_cap_bits qos_cap;
2623 struct mlx5_ifc_debug_cap_bits debug_cap;
2624 struct mlx5_ifc_fpga_cap_bits fpga_cap;
2625 struct mlx5_ifc_tls_cap_bits tls_cap;
2626 u8 reserved_at_0[0x8000];
2630 MLX5_FLOW_CONTEXT_ACTION_ALLOW = 0x1,
2631 MLX5_FLOW_CONTEXT_ACTION_DROP = 0x2,
2632 MLX5_FLOW_CONTEXT_ACTION_FWD_DEST = 0x4,
2633 MLX5_FLOW_CONTEXT_ACTION_COUNT = 0x8,
2634 MLX5_FLOW_CONTEXT_ACTION_PACKET_REFORMAT = 0x10,
2635 MLX5_FLOW_CONTEXT_ACTION_DECAP = 0x20,
2636 MLX5_FLOW_CONTEXT_ACTION_MOD_HDR = 0x40,
2637 MLX5_FLOW_CONTEXT_ACTION_VLAN_POP = 0x80,
2638 MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH = 0x100,
2639 MLX5_FLOW_CONTEXT_ACTION_VLAN_POP_2 = 0x400,
2640 MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH_2 = 0x800,
2644 MLX5_FLOW_CONTEXT_FLOW_SOURCE_ANY_VPORT = 0x0,
2645 MLX5_FLOW_CONTEXT_FLOW_SOURCE_UPLINK = 0x1,
2646 MLX5_FLOW_CONTEXT_FLOW_SOURCE_LOCAL_VPORT = 0x2,
2649 struct mlx5_ifc_vlan_bits {
2656 struct mlx5_ifc_flow_context_bits {
2657 struct mlx5_ifc_vlan_bits push_vlan;
2661 u8 reserved_at_40[0x8];
2664 u8 reserved_at_60[0x10];
2667 u8 extended_destination[0x1];
2668 u8 reserved_at_81[0x1];
2669 u8 flow_source[0x2];
2670 u8 reserved_at_84[0x4];
2671 u8 destination_list_size[0x18];
2673 u8 reserved_at_a0[0x8];
2674 u8 flow_counter_list_size[0x18];
2676 u8 packet_reformat_id[0x20];
2678 u8 modify_header_id[0x20];
2680 struct mlx5_ifc_vlan_bits push_vlan_2;
2682 u8 reserved_at_120[0xe0];
2684 struct mlx5_ifc_fte_match_param_bits match_value;
2686 u8 reserved_at_1200[0x600];
2688 union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2692 MLX5_XRC_SRQC_STATE_GOOD = 0x0,
2693 MLX5_XRC_SRQC_STATE_ERROR = 0x1,
2696 struct mlx5_ifc_xrc_srqc_bits {
2698 u8 log_xrc_srq_size[0x4];
2699 u8 reserved_at_8[0x18];
2701 u8 wq_signature[0x1];
2703 u8 reserved_at_22[0x1];
2705 u8 basic_cyclic_rcv_wqe[0x1];
2706 u8 log_rq_stride[0x3];
2709 u8 page_offset[0x6];
2710 u8 reserved_at_46[0x1];
2711 u8 dbr_umem_valid[0x1];
2714 u8 reserved_at_60[0x20];
2716 u8 user_index_equal_xrc_srqn[0x1];
2717 u8 reserved_at_81[0x1];
2718 u8 log_page_size[0x6];
2719 u8 user_index[0x18];
2721 u8 reserved_at_a0[0x20];
2723 u8 reserved_at_c0[0x8];
2729 u8 reserved_at_100[0x40];
2731 u8 db_record_addr_h[0x20];
2733 u8 db_record_addr_l[0x1e];
2734 u8 reserved_at_17e[0x2];
2736 u8 reserved_at_180[0x80];
2739 struct mlx5_ifc_vnic_diagnostic_statistics_bits {
2740 u8 counter_error_queues[0x20];
2742 u8 total_error_queues[0x20];
2744 u8 send_queue_priority_update_flow[0x20];
2746 u8 reserved_at_60[0x20];
2748 u8 nic_receive_steering_discard[0x40];
2750 u8 receive_discard_vport_down[0x40];
2752 u8 transmit_discard_vport_down[0x40];
2754 u8 reserved_at_140[0xec0];
2757 struct mlx5_ifc_traffic_counter_bits {
2763 struct mlx5_ifc_tisc_bits {
2764 u8 strict_lag_tx_port_affinity[0x1];
2766 u8 reserved_at_1[0x2];
2767 u8 lag_tx_port_affinity[0x04];
2769 u8 reserved_at_8[0x4];
2771 u8 reserved_at_10[0x10];
2773 u8 reserved_at_20[0x100];
2775 u8 reserved_at_120[0x8];
2776 u8 transport_domain[0x18];
2778 u8 reserved_at_140[0x8];
2779 u8 underlay_qpn[0x18];
2781 u8 reserved_at_160[0x8];
2784 u8 reserved_at_180[0x380];
2788 MLX5_TIRC_DISP_TYPE_DIRECT = 0x0,
2789 MLX5_TIRC_DISP_TYPE_INDIRECT = 0x1,
2793 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO = 0x1,
2794 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO = 0x2,
2798 MLX5_RX_HASH_FN_NONE = 0x0,
2799 MLX5_RX_HASH_FN_INVERTED_XOR8 = 0x1,
2800 MLX5_RX_HASH_FN_TOEPLITZ = 0x2,
2804 MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST = 0x1,
2805 MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST = 0x2,
2808 struct mlx5_ifc_tirc_bits {
2809 u8 reserved_at_0[0x20];
2812 u8 reserved_at_24[0x1c];
2814 u8 reserved_at_40[0x40];
2816 u8 reserved_at_80[0x4];
2817 u8 lro_timeout_period_usecs[0x10];
2818 u8 lro_enable_mask[0x4];
2819 u8 lro_max_ip_payload_size[0x8];
2821 u8 reserved_at_a0[0x40];
2823 u8 reserved_at_e0[0x8];
2824 u8 inline_rqn[0x18];
2826 u8 rx_hash_symmetric[0x1];
2827 u8 reserved_at_101[0x1];
2828 u8 tunneled_offload_en[0x1];
2829 u8 reserved_at_103[0x5];
2830 u8 indirect_table[0x18];
2833 u8 reserved_at_124[0x2];
2834 u8 self_lb_block[0x2];
2835 u8 transport_domain[0x18];
2837 u8 rx_hash_toeplitz_key[10][0x20];
2839 struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;
2841 struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;
2843 u8 reserved_at_2c0[0x4c0];
2847 MLX5_SRQC_STATE_GOOD = 0x0,
2848 MLX5_SRQC_STATE_ERROR = 0x1,
2851 struct mlx5_ifc_srqc_bits {
2853 u8 log_srq_size[0x4];
2854 u8 reserved_at_8[0x18];
2856 u8 wq_signature[0x1];
2858 u8 reserved_at_22[0x1];
2860 u8 reserved_at_24[0x1];
2861 u8 log_rq_stride[0x3];
2864 u8 page_offset[0x6];
2865 u8 reserved_at_46[0x2];
2868 u8 reserved_at_60[0x20];
2870 u8 reserved_at_80[0x2];
2871 u8 log_page_size[0x6];
2872 u8 reserved_at_88[0x18];
2874 u8 reserved_at_a0[0x20];
2876 u8 reserved_at_c0[0x8];
2882 u8 reserved_at_100[0x40];
2886 u8 reserved_at_180[0x80];
2890 MLX5_SQC_STATE_RST = 0x0,
2891 MLX5_SQC_STATE_RDY = 0x1,
2892 MLX5_SQC_STATE_ERR = 0x3,
2895 struct mlx5_ifc_sqc_bits {
2899 u8 flush_in_error_en[0x1];
2900 u8 allow_multi_pkt_send_wqe[0x1];
2901 u8 min_wqe_inline_mode[0x3];
2906 u8 reserved_at_f[0x11];
2908 u8 reserved_at_20[0x8];
2909 u8 user_index[0x18];
2911 u8 reserved_at_40[0x8];
2914 u8 reserved_at_60[0x8];
2915 u8 hairpin_peer_rq[0x18];
2917 u8 reserved_at_80[0x10];
2918 u8 hairpin_peer_vhca[0x10];
2920 u8 reserved_at_a0[0x50];
2922 u8 packet_pacing_rate_limit_index[0x10];
2923 u8 tis_lst_sz[0x10];
2924 u8 reserved_at_110[0x10];
2926 u8 reserved_at_120[0x40];
2928 u8 reserved_at_160[0x8];
2931 struct mlx5_ifc_wq_bits wq;
2935 SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
2936 SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
2937 SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
2938 SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
2941 struct mlx5_ifc_scheduling_context_bits {
2942 u8 element_type[0x8];
2943 u8 reserved_at_8[0x18];
2945 u8 element_attributes[0x20];
2947 u8 parent_element_id[0x20];
2949 u8 reserved_at_60[0x40];
2953 u8 max_average_bw[0x20];
2955 u8 reserved_at_e0[0x120];
2958 struct mlx5_ifc_rqtc_bits {
2959 u8 reserved_at_0[0xa0];
2961 u8 reserved_at_a0[0x10];
2962 u8 rqt_max_size[0x10];
2964 u8 reserved_at_c0[0x10];
2965 u8 rqt_actual_size[0x10];
2967 u8 reserved_at_e0[0x6a0];
2969 struct mlx5_ifc_rq_num_bits rq_num[0];
2973 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
2974 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP = 0x1,
2978 MLX5_RQC_STATE_RST = 0x0,
2979 MLX5_RQC_STATE_RDY = 0x1,
2980 MLX5_RQC_STATE_ERR = 0x3,
2983 struct mlx5_ifc_rqc_bits {
2985 u8 delay_drop_en[0x1];
2986 u8 scatter_fcs[0x1];
2988 u8 mem_rq_type[0x4];
2990 u8 reserved_at_c[0x1];
2991 u8 flush_in_error_en[0x1];
2993 u8 reserved_at_f[0x11];
2995 u8 reserved_at_20[0x8];
2996 u8 user_index[0x18];
2998 u8 reserved_at_40[0x8];
3001 u8 counter_set_id[0x8];
3002 u8 reserved_at_68[0x18];
3004 u8 reserved_at_80[0x8];
3007 u8 reserved_at_a0[0x8];
3008 u8 hairpin_peer_sq[0x18];
3010 u8 reserved_at_c0[0x10];
3011 u8 hairpin_peer_vhca[0x10];
3013 u8 reserved_at_e0[0xa0];
3015 struct mlx5_ifc_wq_bits wq;
3019 MLX5_RMPC_STATE_RDY = 0x1,
3020 MLX5_RMPC_STATE_ERR = 0x3,
3023 struct mlx5_ifc_rmpc_bits {
3024 u8 reserved_at_0[0x8];
3026 u8 reserved_at_c[0x14];
3028 u8 basic_cyclic_rcv_wqe[0x1];
3029 u8 reserved_at_21[0x1f];
3031 u8 reserved_at_40[0x140];
3033 struct mlx5_ifc_wq_bits wq;
3036 struct mlx5_ifc_nic_vport_context_bits {
3037 u8 reserved_at_0[0x5];
3038 u8 min_wqe_inline_mode[0x3];
3039 u8 reserved_at_8[0x15];
3040 u8 disable_mc_local_lb[0x1];
3041 u8 disable_uc_local_lb[0x1];
3044 u8 arm_change_event[0x1];
3045 u8 reserved_at_21[0x1a];
3046 u8 event_on_mtu[0x1];
3047 u8 event_on_promisc_change[0x1];
3048 u8 event_on_vlan_change[0x1];
3049 u8 event_on_mc_address_change[0x1];
3050 u8 event_on_uc_address_change[0x1];
3052 u8 reserved_at_40[0xc];
3054 u8 affiliation_criteria[0x4];
3055 u8 affiliated_vhca_id[0x10];
3057 u8 reserved_at_60[0xd0];
3061 u8 system_image_guid[0x40];
3065 u8 reserved_at_200[0x140];
3066 u8 qkey_violation_counter[0x10];
3067 u8 reserved_at_350[0x430];
3071 u8 promisc_all[0x1];
3072 u8 reserved_at_783[0x2];
3073 u8 allowed_list_type[0x3];
3074 u8 reserved_at_788[0xc];
3075 u8 allowed_list_size[0xc];
3077 struct mlx5_ifc_mac_address_layout_bits permanent_address;
3079 u8 reserved_at_7e0[0x20];
3081 u8 current_uc_mac_address[0][0x40];
3085 MLX5_MKC_ACCESS_MODE_PA = 0x0,
3086 MLX5_MKC_ACCESS_MODE_MTT = 0x1,
3087 MLX5_MKC_ACCESS_MODE_KLMS = 0x2,
3088 MLX5_MKC_ACCESS_MODE_KSM = 0x3,
3089 MLX5_MKC_ACCESS_MODE_SW_ICM = 0x4,
3090 MLX5_MKC_ACCESS_MODE_MEMIC = 0x5,
3093 struct mlx5_ifc_mkc_bits {
3094 u8 reserved_at_0[0x1];
3096 u8 reserved_at_2[0x1];
3097 u8 access_mode_4_2[0x3];
3098 u8 reserved_at_6[0x7];
3099 u8 relaxed_ordering_write[0x1];
3100 u8 reserved_at_e[0x1];
3101 u8 small_fence_on_rdma_read_response[0x1];
3108 u8 access_mode_1_0[0x2];
3109 u8 reserved_at_18[0x8];
3114 u8 reserved_at_40[0x20];
3119 u8 reserved_at_63[0x2];
3120 u8 expected_sigerr_count[0x1];
3121 u8 reserved_at_66[0x1];
3125 u8 start_addr[0x40];
3129 u8 bsf_octword_size[0x20];
3131 u8 reserved_at_120[0x80];
3133 u8 translations_octword_size[0x20];
3135 u8 reserved_at_1c0[0x1b];
3136 u8 log_page_size[0x5];
3138 u8 reserved_at_1e0[0x20];
3141 struct mlx5_ifc_pkey_bits {
3142 u8 reserved_at_0[0x10];
3146 struct mlx5_ifc_array128_auto_bits {
3147 u8 array128_auto[16][0x8];
3150 struct mlx5_ifc_hca_vport_context_bits {
3151 u8 field_select[0x20];
3153 u8 reserved_at_20[0xe0];
3155 u8 sm_virt_aware[0x1];
3158 u8 grh_required[0x1];
3159 u8 reserved_at_104[0xc];
3160 u8 port_physical_state[0x4];
3161 u8 vport_state_policy[0x4];
3163 u8 vport_state[0x4];
3165 u8 reserved_at_120[0x20];
3167 u8 system_image_guid[0x40];
3175 u8 cap_mask1_field_select[0x20];
3179 u8 cap_mask2_field_select[0x20];
3181 u8 reserved_at_280[0x80];
3184 u8 reserved_at_310[0x4];
3185 u8 init_type_reply[0x4];
3187 u8 subnet_timeout[0x5];
3191 u8 reserved_at_334[0xc];
3193 u8 qkey_violation_counter[0x10];
3194 u8 pkey_violation_counter[0x10];
3196 u8 reserved_at_360[0xca0];
3199 struct mlx5_ifc_esw_vport_context_bits {
3200 u8 fdb_to_vport_reg_c[0x1];
3201 u8 reserved_at_1[0x2];
3202 u8 vport_svlan_strip[0x1];
3203 u8 vport_cvlan_strip[0x1];
3204 u8 vport_svlan_insert[0x1];
3205 u8 vport_cvlan_insert[0x2];
3206 u8 fdb_to_vport_reg_c_id[0x8];
3207 u8 reserved_at_10[0x10];
3209 u8 reserved_at_20[0x20];
3218 u8 reserved_at_60[0x7a0];
3222 MLX5_EQC_STATUS_OK = 0x0,
3223 MLX5_EQC_STATUS_EQ_WRITE_FAILURE = 0xa,
3227 MLX5_EQC_ST_ARMED = 0x9,
3228 MLX5_EQC_ST_FIRED = 0xa,
3231 struct mlx5_ifc_eqc_bits {
3233 u8 reserved_at_4[0x9];
3236 u8 reserved_at_f[0x5];
3238 u8 reserved_at_18[0x8];
3240 u8 reserved_at_20[0x20];
3242 u8 reserved_at_40[0x14];
3243 u8 page_offset[0x6];
3244 u8 reserved_at_5a[0x6];
3246 u8 reserved_at_60[0x3];
3247 u8 log_eq_size[0x5];
3250 u8 reserved_at_80[0x20];
3252 u8 reserved_at_a0[0x18];
3255 u8 reserved_at_c0[0x3];
3256 u8 log_page_size[0x5];
3257 u8 reserved_at_c8[0x18];
3259 u8 reserved_at_e0[0x60];
3261 u8 reserved_at_140[0x8];
3262 u8 consumer_counter[0x18];
3264 u8 reserved_at_160[0x8];
3265 u8 producer_counter[0x18];
3267 u8 reserved_at_180[0x80];
3271 MLX5_DCTC_STATE_ACTIVE = 0x0,
3272 MLX5_DCTC_STATE_DRAINING = 0x1,
3273 MLX5_DCTC_STATE_DRAINED = 0x2,
3277 MLX5_DCTC_CS_RES_DISABLE = 0x0,
3278 MLX5_DCTC_CS_RES_NA = 0x1,
3279 MLX5_DCTC_CS_RES_UP_TO_64B = 0x2,
3283 MLX5_DCTC_MTU_256_BYTES = 0x1,
3284 MLX5_DCTC_MTU_512_BYTES = 0x2,
3285 MLX5_DCTC_MTU_1K_BYTES = 0x3,
3286 MLX5_DCTC_MTU_2K_BYTES = 0x4,
3287 MLX5_DCTC_MTU_4K_BYTES = 0x5,
3290 struct mlx5_ifc_dctc_bits {
3291 u8 reserved_at_0[0x4];
3293 u8 reserved_at_8[0x18];
3295 u8 reserved_at_20[0x8];
3296 u8 user_index[0x18];
3298 u8 reserved_at_40[0x8];
3301 u8 counter_set_id[0x8];
3302 u8 atomic_mode[0x4];
3306 u8 atomic_like_write_en[0x1];
3307 u8 latency_sensitive[0x1];
3310 u8 reserved_at_73[0xd];
3312 u8 reserved_at_80[0x8];
3314 u8 reserved_at_90[0x3];
3315 u8 min_rnr_nak[0x5];
3316 u8 reserved_at_98[0x8];
3318 u8 reserved_at_a0[0x8];
3321 u8 reserved_at_c0[0x8];
3325 u8 reserved_at_e8[0x4];
3326 u8 flow_label[0x14];
3328 u8 dc_access_key[0x40];
3330 u8 reserved_at_140[0x5];
3333 u8 pkey_index[0x10];
3335 u8 reserved_at_160[0x8];
3336 u8 my_addr_index[0x8];
3337 u8 reserved_at_170[0x8];
3340 u8 dc_access_key_violation_count[0x20];
3342 u8 reserved_at_1a0[0x14];
3348 u8 reserved_at_1c0[0x40];
3352 MLX5_CQC_STATUS_OK = 0x0,
3353 MLX5_CQC_STATUS_CQ_OVERFLOW = 0x9,
3354 MLX5_CQC_STATUS_CQ_WRITE_FAIL = 0xa,
3358 MLX5_CQC_CQE_SZ_64_BYTES = 0x0,
3359 MLX5_CQC_CQE_SZ_128_BYTES = 0x1,
3363 MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED = 0x6,
3364 MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED = 0x9,
3365 MLX5_CQC_ST_FIRED = 0xa,
3369 MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
3370 MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
3371 MLX5_CQ_PERIOD_NUM_MODES
3374 struct mlx5_ifc_cqc_bits {
3376 u8 reserved_at_4[0x2];
3377 u8 dbr_umem_valid[0x1];
3378 u8 reserved_at_7[0x1];
3381 u8 reserved_at_c[0x1];
3382 u8 scqe_break_moderation_en[0x1];
3384 u8 cq_period_mode[0x2];
3385 u8 cqe_comp_en[0x1];
3386 u8 mini_cqe_res_format[0x2];
3388 u8 reserved_at_18[0x8];
3390 u8 reserved_at_20[0x20];
3392 u8 reserved_at_40[0x14];
3393 u8 page_offset[0x6];
3394 u8 reserved_at_5a[0x6];
3396 u8 reserved_at_60[0x3];
3397 u8 log_cq_size[0x5];
3400 u8 reserved_at_80[0x4];
3402 u8 cq_max_count[0x10];
3404 u8 reserved_at_a0[0x18];
3407 u8 reserved_at_c0[0x3];
3408 u8 log_page_size[0x5];
3409 u8 reserved_at_c8[0x18];
3411 u8 reserved_at_e0[0x20];
3413 u8 reserved_at_100[0x8];
3414 u8 last_notified_index[0x18];
3416 u8 reserved_at_120[0x8];
3417 u8 last_solicit_index[0x18];
3419 u8 reserved_at_140[0x8];
3420 u8 consumer_counter[0x18];
3422 u8 reserved_at_160[0x8];
3423 u8 producer_counter[0x18];
3425 u8 reserved_at_180[0x40];
3430 union mlx5_ifc_cong_control_roce_ecn_auto_bits {
3431 struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
3432 struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
3433 struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
3434 u8 reserved_at_0[0x800];
3437 struct mlx5_ifc_query_adapter_param_block_bits {
3438 u8 reserved_at_0[0xc0];
3440 u8 reserved_at_c0[0x8];
3441 u8 ieee_vendor_id[0x18];
3443 u8 reserved_at_e0[0x10];
3444 u8 vsd_vendor_id[0x10];
3448 u8 vsd_contd_psid[16][0x8];
3452 MLX5_XRQC_STATE_GOOD = 0x0,
3453 MLX5_XRQC_STATE_ERROR = 0x1,
3457 MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
3458 MLX5_XRQC_TOPOLOGY_TAG_MATCHING = 0x1,
3462 MLX5_XRQC_OFFLOAD_RNDV = 0x1,
3465 struct mlx5_ifc_tag_matching_topology_context_bits {
3466 u8 log_matching_list_sz[0x4];
3467 u8 reserved_at_4[0xc];
3468 u8 append_next_index[0x10];
3470 u8 sw_phase_cnt[0x10];
3471 u8 hw_phase_cnt[0x10];
3473 u8 reserved_at_40[0x40];
3476 struct mlx5_ifc_xrqc_bits {
3479 u8 reserved_at_5[0xf];
3481 u8 reserved_at_18[0x4];
3484 u8 reserved_at_20[0x8];
3485 u8 user_index[0x18];
3487 u8 reserved_at_40[0x8];
3490 u8 reserved_at_60[0xa0];
3492 struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;
3494 u8 reserved_at_180[0x280];
3496 struct mlx5_ifc_wq_bits wq;
3499 union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
3500 struct mlx5_ifc_modify_field_select_bits modify_field_select;
3501 struct mlx5_ifc_resize_field_select_bits resize_field_select;
3502 u8 reserved_at_0[0x20];
3505 union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
3506 struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
3507 struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
3508 struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
3509 u8 reserved_at_0[0x20];
3512 union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
3513 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
3514 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
3515 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
3516 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
3517 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
3518 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
3519 struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
3520 struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
3521 struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
3522 struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
3523 u8 reserved_at_0[0x7c0];
3526 union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits {
3527 struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout;
3528 u8 reserved_at_0[0x7c0];
3531 union mlx5_ifc_event_auto_bits {
3532 struct mlx5_ifc_comp_event_bits comp_event;
3533 struct mlx5_ifc_dct_events_bits dct_events;
3534 struct mlx5_ifc_qp_events_bits qp_events;
3535 struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
3536 struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
3537 struct mlx5_ifc_cq_error_bits cq_error;
3538 struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
3539 struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
3540 struct mlx5_ifc_gpio_event_bits gpio_event;
3541 struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
3542 struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
3543 struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
3544 u8 reserved_at_0[0xe0];
3547 struct mlx5_ifc_health_buffer_bits {
3548 u8 reserved_at_0[0x100];
3550 u8 assert_existptr[0x20];
3552 u8 assert_callra[0x20];
3554 u8 reserved_at_140[0x40];
3556 u8 fw_version[0x20];
3560 u8 reserved_at_1c0[0x20];
3562 u8 irisc_index[0x8];
3567 struct mlx5_ifc_register_loopback_control_bits {
3569 u8 reserved_at_1[0x7];
3571 u8 reserved_at_10[0x10];
3573 u8 reserved_at_20[0x60];
3576 struct mlx5_ifc_vport_tc_element_bits {
3577 u8 traffic_class[0x4];
3578 u8 reserved_at_4[0xc];
3579 u8 vport_number[0x10];
3582 struct mlx5_ifc_vport_element_bits {
3583 u8 reserved_at_0[0x10];
3584 u8 vport_number[0x10];
3588 TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0,
3589 TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1,
3590 TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2,
3593 struct mlx5_ifc_tsar_element_bits {
3594 u8 reserved_at_0[0x8];
3596 u8 reserved_at_10[0x10];
3600 MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_SUCCESS = 0x0,
3601 MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_FAIL = 0x1,
3604 struct mlx5_ifc_teardown_hca_out_bits {
3606 u8 reserved_at_8[0x18];
3610 u8 reserved_at_40[0x3f];
3616 MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE = 0x0,
3617 MLX5_TEARDOWN_HCA_IN_PROFILE_FORCE_CLOSE = 0x1,
3618 MLX5_TEARDOWN_HCA_IN_PROFILE_PREPARE_FAST_TEARDOWN = 0x2,
3621 struct mlx5_ifc_teardown_hca_in_bits {
3623 u8 reserved_at_10[0x10];
3625 u8 reserved_at_20[0x10];
3628 u8 reserved_at_40[0x10];
3631 u8 reserved_at_60[0x20];
3634 struct mlx5_ifc_sqerr2rts_qp_out_bits {
3636 u8 reserved_at_8[0x18];
3640 u8 reserved_at_40[0x40];
3643 struct mlx5_ifc_sqerr2rts_qp_in_bits {
3647 u8 reserved_at_20[0x10];
3650 u8 reserved_at_40[0x8];
3653 u8 reserved_at_60[0x20];
3655 u8 opt_param_mask[0x20];
3657 u8 reserved_at_a0[0x20];
3659 struct mlx5_ifc_qpc_bits qpc;
3661 u8 reserved_at_800[0x80];
3664 struct mlx5_ifc_sqd2rts_qp_out_bits {
3666 u8 reserved_at_8[0x18];
3670 u8 reserved_at_40[0x40];
3673 struct mlx5_ifc_sqd2rts_qp_in_bits {
3677 u8 reserved_at_20[0x10];
3680 u8 reserved_at_40[0x8];
3683 u8 reserved_at_60[0x20];
3685 u8 opt_param_mask[0x20];
3687 u8 reserved_at_a0[0x20];
3689 struct mlx5_ifc_qpc_bits qpc;
3691 u8 reserved_at_800[0x80];
3694 struct mlx5_ifc_set_roce_address_out_bits {
3696 u8 reserved_at_8[0x18];
3700 u8 reserved_at_40[0x40];
3703 struct mlx5_ifc_set_roce_address_in_bits {
3705 u8 reserved_at_10[0x10];
3707 u8 reserved_at_20[0x10];
3710 u8 roce_address_index[0x10];
3711 u8 reserved_at_50[0xc];
3712 u8 vhca_port_num[0x4];
3714 u8 reserved_at_60[0x20];
3716 struct mlx5_ifc_roce_addr_layout_bits roce_address;
3719 struct mlx5_ifc_set_mad_demux_out_bits {
3721 u8 reserved_at_8[0x18];
3725 u8 reserved_at_40[0x40];
3729 MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL = 0x0,
3730 MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE = 0x2,
3733 struct mlx5_ifc_set_mad_demux_in_bits {
3735 u8 reserved_at_10[0x10];
3737 u8 reserved_at_20[0x10];
3740 u8 reserved_at_40[0x20];
3742 u8 reserved_at_60[0x6];
3744 u8 reserved_at_68[0x18];
3747 struct mlx5_ifc_set_l2_table_entry_out_bits {
3749 u8 reserved_at_8[0x18];
3753 u8 reserved_at_40[0x40];
3756 struct mlx5_ifc_set_l2_table_entry_in_bits {
3758 u8 reserved_at_10[0x10];
3760 u8 reserved_at_20[0x10];
3763 u8 reserved_at_40[0x60];
3765 u8 reserved_at_a0[0x8];
3766 u8 table_index[0x18];
3768 u8 reserved_at_c0[0x20];
3770 u8 reserved_at_e0[0x13];
3774 struct mlx5_ifc_mac_address_layout_bits mac_address;
3776 u8 reserved_at_140[0xc0];
3779 struct mlx5_ifc_set_issi_out_bits {
3781 u8 reserved_at_8[0x18];
3785 u8 reserved_at_40[0x40];
3788 struct mlx5_ifc_set_issi_in_bits {
3790 u8 reserved_at_10[0x10];
3792 u8 reserved_at_20[0x10];
3795 u8 reserved_at_40[0x10];
3796 u8 current_issi[0x10];
3798 u8 reserved_at_60[0x20];
3801 struct mlx5_ifc_set_hca_cap_out_bits {
3803 u8 reserved_at_8[0x18];
3807 u8 reserved_at_40[0x40];
3810 struct mlx5_ifc_set_hca_cap_in_bits {
3812 u8 reserved_at_10[0x10];
3814 u8 reserved_at_20[0x10];
3817 u8 reserved_at_40[0x40];
3819 union mlx5_ifc_hca_cap_union_bits capability;
3823 MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION = 0x0,
3824 MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG = 0x1,
3825 MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST = 0x2,
3826 MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS = 0x3
3829 struct mlx5_ifc_set_fte_out_bits {
3831 u8 reserved_at_8[0x18];
3835 u8 reserved_at_40[0x40];
3838 struct mlx5_ifc_set_fte_in_bits {
3840 u8 reserved_at_10[0x10];
3842 u8 reserved_at_20[0x10];
3845 u8 other_vport[0x1];
3846 u8 reserved_at_41[0xf];
3847 u8 vport_number[0x10];
3849 u8 reserved_at_60[0x20];
3852 u8 reserved_at_88[0x18];
3854 u8 reserved_at_a0[0x8];
3857 u8 reserved_at_c0[0x18];
3858 u8 modify_enable_mask[0x8];
3860 u8 reserved_at_e0[0x20];
3862 u8 flow_index[0x20];
3864 u8 reserved_at_120[0xe0];
3866 struct mlx5_ifc_flow_context_bits flow_context;
3869 struct mlx5_ifc_rts2rts_qp_out_bits {
3871 u8 reserved_at_8[0x18];
3875 u8 reserved_at_40[0x40];
3878 struct mlx5_ifc_rts2rts_qp_in_bits {
3882 u8 reserved_at_20[0x10];
3885 u8 reserved_at_40[0x8];
3888 u8 reserved_at_60[0x20];
3890 u8 opt_param_mask[0x20];
3892 u8 reserved_at_a0[0x20];
3894 struct mlx5_ifc_qpc_bits qpc;
3896 u8 reserved_at_800[0x80];
3899 struct mlx5_ifc_rtr2rts_qp_out_bits {
3901 u8 reserved_at_8[0x18];
3905 u8 reserved_at_40[0x40];
3908 struct mlx5_ifc_rtr2rts_qp_in_bits {
3912 u8 reserved_at_20[0x10];
3915 u8 reserved_at_40[0x8];
3918 u8 reserved_at_60[0x20];
3920 u8 opt_param_mask[0x20];
3922 u8 reserved_at_a0[0x20];
3924 struct mlx5_ifc_qpc_bits qpc;
3926 u8 reserved_at_800[0x80];
3929 struct mlx5_ifc_rst2init_qp_out_bits {
3931 u8 reserved_at_8[0x18];
3935 u8 reserved_at_40[0x40];
3938 struct mlx5_ifc_rst2init_qp_in_bits {
3942 u8 reserved_at_20[0x10];
3945 u8 reserved_at_40[0x8];
3948 u8 reserved_at_60[0x20];
3950 u8 opt_param_mask[0x20];
3952 u8 reserved_at_a0[0x20];
3954 struct mlx5_ifc_qpc_bits qpc;
3956 u8 reserved_at_800[0x80];
3959 struct mlx5_ifc_query_xrq_out_bits {
3961 u8 reserved_at_8[0x18];
3965 u8 reserved_at_40[0x40];
3967 struct mlx5_ifc_xrqc_bits xrq_context;
3970 struct mlx5_ifc_query_xrq_in_bits {
3972 u8 reserved_at_10[0x10];
3974 u8 reserved_at_20[0x10];
3977 u8 reserved_at_40[0x8];
3980 u8 reserved_at_60[0x20];
3983 struct mlx5_ifc_query_xrc_srq_out_bits {
3985 u8 reserved_at_8[0x18];
3989 u8 reserved_at_40[0x40];
3991 struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
3993 u8 reserved_at_280[0x600];
3998 struct mlx5_ifc_query_xrc_srq_in_bits {
4000 u8 reserved_at_10[0x10];
4002 u8 reserved_at_20[0x10];
4005 u8 reserved_at_40[0x8];
4008 u8 reserved_at_60[0x20];
4012 MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN = 0x0,
4013 MLX5_QUERY_VPORT_STATE_OUT_STATE_UP = 0x1,
4016 struct mlx5_ifc_query_vport_state_out_bits {
4018 u8 reserved_at_8[0x18];
4022 u8 reserved_at_40[0x20];
4024 u8 reserved_at_60[0x18];
4025 u8 admin_state[0x4];
4030 MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT = 0x0,
4031 MLX5_VPORT_STATE_OP_MOD_ESW_VPORT = 0x1,
4034 struct mlx5_ifc_arm_monitor_counter_in_bits {
4038 u8 reserved_at_20[0x10];
4041 u8 reserved_at_40[0x20];
4043 u8 reserved_at_60[0x20];
4046 struct mlx5_ifc_arm_monitor_counter_out_bits {
4048 u8 reserved_at_8[0x18];
4052 u8 reserved_at_40[0x40];
4056 MLX5_QUERY_MONITOR_CNT_TYPE_PPCNT = 0x0,
4057 MLX5_QUERY_MONITOR_CNT_TYPE_Q_COUNTER = 0x1,
4060 enum mlx5_monitor_counter_ppcnt {
4061 MLX5_QUERY_MONITOR_PPCNT_IN_RANGE_LENGTH_ERRORS = 0x0,
4062 MLX5_QUERY_MONITOR_PPCNT_OUT_OF_RANGE_LENGTH_FIELD = 0x1,
4063 MLX5_QUERY_MONITOR_PPCNT_FRAME_TOO_LONG_ERRORS = 0x2,
4064 MLX5_QUERY_MONITOR_PPCNT_FRAME_CHECK_SEQUENCE_ERRORS = 0x3,
4065 MLX5_QUERY_MONITOR_PPCNT_ALIGNMENT_ERRORS = 0x4,
4066 MLX5_QUERY_MONITOR_PPCNT_IF_OUT_DISCARDS = 0x5,
4070 MLX5_QUERY_MONITOR_Q_COUNTER_RX_OUT_OF_BUFFER = 0x4,
4073 struct mlx5_ifc_monitor_counter_output_bits {
4074 u8 reserved_at_0[0x4];
4076 u8 reserved_at_8[0x8];
4079 u8 counter_group_id[0x20];
4082 #define MLX5_CMD_SET_MONITOR_NUM_PPCNT_COUNTER_SET1 (6)
4083 #define MLX5_CMD_SET_MONITOR_NUM_Q_COUNTERS_SET1 (1)
4084 #define MLX5_CMD_SET_MONITOR_NUM_COUNTER (MLX5_CMD_SET_MONITOR_NUM_PPCNT_COUNTER_SET1 +\
4085 MLX5_CMD_SET_MONITOR_NUM_Q_COUNTERS_SET1)
4087 struct mlx5_ifc_set_monitor_counter_in_bits {
4091 u8 reserved_at_20[0x10];
4094 u8 reserved_at_40[0x10];
4095 u8 num_of_counters[0x10];
4097 u8 reserved_at_60[0x20];
4099 struct mlx5_ifc_monitor_counter_output_bits monitor_counter[MLX5_CMD_SET_MONITOR_NUM_COUNTER];
4102 struct mlx5_ifc_set_monitor_counter_out_bits {
4104 u8 reserved_at_8[0x18];
4108 u8 reserved_at_40[0x40];
4111 struct mlx5_ifc_query_vport_state_in_bits {
4113 u8 reserved_at_10[0x10];
4115 u8 reserved_at_20[0x10];
4118 u8 other_vport[0x1];
4119 u8 reserved_at_41[0xf];
4120 u8 vport_number[0x10];
4122 u8 reserved_at_60[0x20];
4125 struct mlx5_ifc_query_vnic_env_out_bits {
4127 u8 reserved_at_8[0x18];
4131 u8 reserved_at_40[0x40];
4133 struct mlx5_ifc_vnic_diagnostic_statistics_bits vport_env;
4137 MLX5_QUERY_VNIC_ENV_IN_OP_MOD_VPORT_DIAG_STATISTICS = 0x0,
4140 struct mlx5_ifc_query_vnic_env_in_bits {
4142 u8 reserved_at_10[0x10];
4144 u8 reserved_at_20[0x10];
4147 u8 other_vport[0x1];
4148 u8 reserved_at_41[0xf];
4149 u8 vport_number[0x10];
4151 u8 reserved_at_60[0x20];
4154 struct mlx5_ifc_query_vport_counter_out_bits {
4156 u8 reserved_at_8[0x18];
4160 u8 reserved_at_40[0x40];
4162 struct mlx5_ifc_traffic_counter_bits received_errors;
4164 struct mlx5_ifc_traffic_counter_bits transmit_errors;
4166 struct mlx5_ifc_traffic_counter_bits received_ib_unicast;
4168 struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;
4170 struct mlx5_ifc_traffic_counter_bits received_ib_multicast;
4172 struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;
4174 struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;
4176 struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;
4178 struct mlx5_ifc_traffic_counter_bits received_eth_unicast;
4180 struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;
4182 struct mlx5_ifc_traffic_counter_bits received_eth_multicast;
4184 struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;
4186 u8 reserved_at_680[0xa00];
4190 MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS = 0x0,
4193 struct mlx5_ifc_query_vport_counter_in_bits {
4195 u8 reserved_at_10[0x10];
4197 u8 reserved_at_20[0x10];
4200 u8 other_vport[0x1];
4201 u8 reserved_at_41[0xb];
4203 u8 vport_number[0x10];
4205 u8 reserved_at_60[0x60];
4208 u8 reserved_at_c1[0x1f];
4210 u8 reserved_at_e0[0x20];
4213 struct mlx5_ifc_query_tis_out_bits {
4215 u8 reserved_at_8[0x18];
4219 u8 reserved_at_40[0x40];
4221 struct mlx5_ifc_tisc_bits tis_context;
4224 struct mlx5_ifc_query_tis_in_bits {
4226 u8 reserved_at_10[0x10];
4228 u8 reserved_at_20[0x10];
4231 u8 reserved_at_40[0x8];
4234 u8 reserved_at_60[0x20];
4237 struct mlx5_ifc_query_tir_out_bits {
4239 u8 reserved_at_8[0x18];
4243 u8 reserved_at_40[0xc0];
4245 struct mlx5_ifc_tirc_bits tir_context;
4248 struct mlx5_ifc_query_tir_in_bits {
4250 u8 reserved_at_10[0x10];
4252 u8 reserved_at_20[0x10];
4255 u8 reserved_at_40[0x8];
4258 u8 reserved_at_60[0x20];
4261 struct mlx5_ifc_query_srq_out_bits {
4263 u8 reserved_at_8[0x18];
4267 u8 reserved_at_40[0x40];
4269 struct mlx5_ifc_srqc_bits srq_context_entry;
4271 u8 reserved_at_280[0x600];
4276 struct mlx5_ifc_query_srq_in_bits {
4278 u8 reserved_at_10[0x10];
4280 u8 reserved_at_20[0x10];
4283 u8 reserved_at_40[0x8];
4286 u8 reserved_at_60[0x20];
4289 struct mlx5_ifc_query_sq_out_bits {
4291 u8 reserved_at_8[0x18];
4295 u8 reserved_at_40[0xc0];
4297 struct mlx5_ifc_sqc_bits sq_context;
4300 struct mlx5_ifc_query_sq_in_bits {
4302 u8 reserved_at_10[0x10];
4304 u8 reserved_at_20[0x10];
4307 u8 reserved_at_40[0x8];
4310 u8 reserved_at_60[0x20];
4313 struct mlx5_ifc_query_special_contexts_out_bits {
4315 u8 reserved_at_8[0x18];
4319 u8 dump_fill_mkey[0x20];
4325 u8 reserved_at_a0[0x60];
4328 struct mlx5_ifc_query_special_contexts_in_bits {
4330 u8 reserved_at_10[0x10];
4332 u8 reserved_at_20[0x10];
4335 u8 reserved_at_40[0x40];
4338 struct mlx5_ifc_query_scheduling_element_out_bits {
4340 u8 reserved_at_10[0x10];
4342 u8 reserved_at_20[0x10];
4345 u8 reserved_at_40[0xc0];
4347 struct mlx5_ifc_scheduling_context_bits scheduling_context;
4349 u8 reserved_at_300[0x100];
4353 SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
4356 struct mlx5_ifc_query_scheduling_element_in_bits {
4358 u8 reserved_at_10[0x10];
4360 u8 reserved_at_20[0x10];
4363 u8 scheduling_hierarchy[0x8];
4364 u8 reserved_at_48[0x18];
4366 u8 scheduling_element_id[0x20];
4368 u8 reserved_at_80[0x180];
4371 struct mlx5_ifc_query_rqt_out_bits {
4373 u8 reserved_at_8[0x18];
4377 u8 reserved_at_40[0xc0];
4379 struct mlx5_ifc_rqtc_bits rqt_context;
4382 struct mlx5_ifc_query_rqt_in_bits {
4384 u8 reserved_at_10[0x10];
4386 u8 reserved_at_20[0x10];
4389 u8 reserved_at_40[0x8];
4392 u8 reserved_at_60[0x20];
4395 struct mlx5_ifc_query_rq_out_bits {
4397 u8 reserved_at_8[0x18];
4401 u8 reserved_at_40[0xc0];
4403 struct mlx5_ifc_rqc_bits rq_context;
4406 struct mlx5_ifc_query_rq_in_bits {
4408 u8 reserved_at_10[0x10];
4410 u8 reserved_at_20[0x10];
4413 u8 reserved_at_40[0x8];
4416 u8 reserved_at_60[0x20];
4419 struct mlx5_ifc_query_roce_address_out_bits {
4421 u8 reserved_at_8[0x18];
4425 u8 reserved_at_40[0x40];
4427 struct mlx5_ifc_roce_addr_layout_bits roce_address;
4430 struct mlx5_ifc_query_roce_address_in_bits {
4432 u8 reserved_at_10[0x10];
4434 u8 reserved_at_20[0x10];
4437 u8 roce_address_index[0x10];
4438 u8 reserved_at_50[0xc];
4439 u8 vhca_port_num[0x4];
4441 u8 reserved_at_60[0x20];
4444 struct mlx5_ifc_query_rmp_out_bits {
4446 u8 reserved_at_8[0x18];
4450 u8 reserved_at_40[0xc0];
4452 struct mlx5_ifc_rmpc_bits rmp_context;
4455 struct mlx5_ifc_query_rmp_in_bits {
4457 u8 reserved_at_10[0x10];
4459 u8 reserved_at_20[0x10];
4462 u8 reserved_at_40[0x8];
4465 u8 reserved_at_60[0x20];
4468 struct mlx5_ifc_query_qp_out_bits {
4470 u8 reserved_at_8[0x18];
4474 u8 reserved_at_40[0x40];
4476 u8 opt_param_mask[0x20];
4478 u8 reserved_at_a0[0x20];
4480 struct mlx5_ifc_qpc_bits qpc;
4482 u8 reserved_at_800[0x80];
4487 struct mlx5_ifc_query_qp_in_bits {
4489 u8 reserved_at_10[0x10];
4491 u8 reserved_at_20[0x10];
4494 u8 reserved_at_40[0x8];
4497 u8 reserved_at_60[0x20];
4500 struct mlx5_ifc_query_q_counter_out_bits {
4502 u8 reserved_at_8[0x18];
4506 u8 reserved_at_40[0x40];
4508 u8 rx_write_requests[0x20];
4510 u8 reserved_at_a0[0x20];
4512 u8 rx_read_requests[0x20];
4514 u8 reserved_at_e0[0x20];
4516 u8 rx_atomic_requests[0x20];
4518 u8 reserved_at_120[0x20];
4520 u8 rx_dct_connect[0x20];
4522 u8 reserved_at_160[0x20];
4524 u8 out_of_buffer[0x20];
4526 u8 reserved_at_1a0[0x20];
4528 u8 out_of_sequence[0x20];
4530 u8 reserved_at_1e0[0x20];
4532 u8 duplicate_request[0x20];
4534 u8 reserved_at_220[0x20];
4536 u8 rnr_nak_retry_err[0x20];
4538 u8 reserved_at_260[0x20];
4540 u8 packet_seq_err[0x20];
4542 u8 reserved_at_2a0[0x20];
4544 u8 implied_nak_seq_err[0x20];
4546 u8 reserved_at_2e0[0x20];
4548 u8 local_ack_timeout_err[0x20];
4550 u8 reserved_at_320[0xa0];
4552 u8 resp_local_length_error[0x20];
4554 u8 req_local_length_error[0x20];
4556 u8 resp_local_qp_error[0x20];
4558 u8 local_operation_error[0x20];
4560 u8 resp_local_protection[0x20];
4562 u8 req_local_protection[0x20];
4564 u8 resp_cqe_error[0x20];
4566 u8 req_cqe_error[0x20];
4568 u8 req_mw_binding[0x20];
4570 u8 req_bad_response[0x20];
4572 u8 req_remote_invalid_request[0x20];
4574 u8 resp_remote_invalid_request[0x20];
4576 u8 req_remote_access_errors[0x20];
4578 u8 resp_remote_access_errors[0x20];
4580 u8 req_remote_operation_errors[0x20];
4582 u8 req_transport_retries_exceeded[0x20];
4584 u8 cq_overflow[0x20];
4586 u8 resp_cqe_flush_error[0x20];
4588 u8 req_cqe_flush_error[0x20];
4590 u8 reserved_at_620[0x1e0];
4593 struct mlx5_ifc_query_q_counter_in_bits {
4595 u8 reserved_at_10[0x10];
4597 u8 reserved_at_20[0x10];
4600 u8 reserved_at_40[0x80];
4603 u8 reserved_at_c1[0x1f];
4605 u8 reserved_at_e0[0x18];
4606 u8 counter_set_id[0x8];
4609 struct mlx5_ifc_query_pages_out_bits {
4611 u8 reserved_at_8[0x18];
4615 u8 embedded_cpu_function[0x1];
4616 u8 reserved_at_41[0xf];
4617 u8 function_id[0x10];
4623 MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES = 0x1,
4624 MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES = 0x2,
4625 MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES = 0x3,
4628 struct mlx5_ifc_query_pages_in_bits {
4630 u8 reserved_at_10[0x10];
4632 u8 reserved_at_20[0x10];
4635 u8 embedded_cpu_function[0x1];
4636 u8 reserved_at_41[0xf];
4637 u8 function_id[0x10];
4639 u8 reserved_at_60[0x20];
4642 struct mlx5_ifc_query_nic_vport_context_out_bits {
4644 u8 reserved_at_8[0x18];
4648 u8 reserved_at_40[0x40];
4650 struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
4653 struct mlx5_ifc_query_nic_vport_context_in_bits {
4655 u8 reserved_at_10[0x10];
4657 u8 reserved_at_20[0x10];
4660 u8 other_vport[0x1];
4661 u8 reserved_at_41[0xf];
4662 u8 vport_number[0x10];
4664 u8 reserved_at_60[0x5];
4665 u8 allowed_list_type[0x3];
4666 u8 reserved_at_68[0x18];
4669 struct mlx5_ifc_query_mkey_out_bits {
4671 u8 reserved_at_8[0x18];
4675 u8 reserved_at_40[0x40];
4677 struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
4679 u8 reserved_at_280[0x600];
4681 u8 bsf0_klm0_pas_mtt0_1[16][0x8];
4683 u8 bsf1_klm1_pas_mtt2_3[16][0x8];
4686 struct mlx5_ifc_query_mkey_in_bits {
4688 u8 reserved_at_10[0x10];
4690 u8 reserved_at_20[0x10];
4693 u8 reserved_at_40[0x8];
4694 u8 mkey_index[0x18];
4697 u8 reserved_at_61[0x1f];
4700 struct mlx5_ifc_query_mad_demux_out_bits {
4702 u8 reserved_at_8[0x18];
4706 u8 reserved_at_40[0x40];
4708 u8 mad_dumux_parameters_block[0x20];
4711 struct mlx5_ifc_query_mad_demux_in_bits {
4713 u8 reserved_at_10[0x10];
4715 u8 reserved_at_20[0x10];
4718 u8 reserved_at_40[0x40];
4721 struct mlx5_ifc_query_l2_table_entry_out_bits {
4723 u8 reserved_at_8[0x18];
4727 u8 reserved_at_40[0xa0];
4729 u8 reserved_at_e0[0x13];
4733 struct mlx5_ifc_mac_address_layout_bits mac_address;
4735 u8 reserved_at_140[0xc0];
4738 struct mlx5_ifc_query_l2_table_entry_in_bits {
4740 u8 reserved_at_10[0x10];
4742 u8 reserved_at_20[0x10];
4745 u8 reserved_at_40[0x60];
4747 u8 reserved_at_a0[0x8];
4748 u8 table_index[0x18];
4750 u8 reserved_at_c0[0x140];
4753 struct mlx5_ifc_query_issi_out_bits {
4755 u8 reserved_at_8[0x18];
4759 u8 reserved_at_40[0x10];
4760 u8 current_issi[0x10];
4762 u8 reserved_at_60[0xa0];
4764 u8 reserved_at_100[76][0x8];
4765 u8 supported_issi_dw0[0x20];
4768 struct mlx5_ifc_query_issi_in_bits {
4770 u8 reserved_at_10[0x10];
4772 u8 reserved_at_20[0x10];
4775 u8 reserved_at_40[0x40];
4778 struct mlx5_ifc_set_driver_version_out_bits {
4780 u8 reserved_0[0x18];
4783 u8 reserved_1[0x40];
4786 struct mlx5_ifc_set_driver_version_in_bits {
4788 u8 reserved_0[0x10];
4790 u8 reserved_1[0x10];
4793 u8 reserved_2[0x40];
4794 u8 driver_version[64][0x8];
4797 struct mlx5_ifc_query_hca_vport_pkey_out_bits {
4799 u8 reserved_at_8[0x18];
4803 u8 reserved_at_40[0x40];
4805 struct mlx5_ifc_pkey_bits pkey[0];
4808 struct mlx5_ifc_query_hca_vport_pkey_in_bits {
4810 u8 reserved_at_10[0x10];
4812 u8 reserved_at_20[0x10];
4815 u8 other_vport[0x1];
4816 u8 reserved_at_41[0xb];
4818 u8 vport_number[0x10];
4820 u8 reserved_at_60[0x10];
4821 u8 pkey_index[0x10];
4825 MLX5_HCA_VPORT_SEL_PORT_GUID = 1 << 0,
4826 MLX5_HCA_VPORT_SEL_NODE_GUID = 1 << 1,
4827 MLX5_HCA_VPORT_SEL_STATE_POLICY = 1 << 2,
4830 struct mlx5_ifc_query_hca_vport_gid_out_bits {
4832 u8 reserved_at_8[0x18];
4836 u8 reserved_at_40[0x20];
4839 u8 reserved_at_70[0x10];
4841 struct mlx5_ifc_array128_auto_bits gid[0];
4844 struct mlx5_ifc_query_hca_vport_gid_in_bits {
4846 u8 reserved_at_10[0x10];
4848 u8 reserved_at_20[0x10];
4851 u8 other_vport[0x1];
4852 u8 reserved_at_41[0xb];
4854 u8 vport_number[0x10];
4856 u8 reserved_at_60[0x10];
4860 struct mlx5_ifc_query_hca_vport_context_out_bits {
4862 u8 reserved_at_8[0x18];
4866 u8 reserved_at_40[0x40];
4868 struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
4871 struct mlx5_ifc_query_hca_vport_context_in_bits {
4873 u8 reserved_at_10[0x10];
4875 u8 reserved_at_20[0x10];
4878 u8 other_vport[0x1];
4879 u8 reserved_at_41[0xb];
4881 u8 vport_number[0x10];
4883 u8 reserved_at_60[0x20];
4886 struct mlx5_ifc_query_hca_cap_out_bits {
4888 u8 reserved_at_8[0x18];
4892 u8 reserved_at_40[0x40];
4894 union mlx5_ifc_hca_cap_union_bits capability;
4897 struct mlx5_ifc_query_hca_cap_in_bits {
4899 u8 reserved_at_10[0x10];
4901 u8 reserved_at_20[0x10];
4904 u8 reserved_at_40[0x40];
4907 struct mlx5_ifc_query_flow_table_out_bits {
4909 u8 reserved_at_8[0x18];
4913 u8 reserved_at_40[0x80];
4915 u8 reserved_at_c0[0x8];
4917 u8 reserved_at_d0[0x8];
4920 u8 reserved_at_e0[0x120];
4923 struct mlx5_ifc_query_flow_table_in_bits {
4925 u8 reserved_at_10[0x10];
4927 u8 reserved_at_20[0x10];
4930 u8 reserved_at_40[0x40];
4933 u8 reserved_at_88[0x18];
4935 u8 reserved_at_a0[0x8];
4938 u8 reserved_at_c0[0x140];
4941 struct mlx5_ifc_query_fte_out_bits {
4943 u8 reserved_at_8[0x18];
4947 u8 reserved_at_40[0x1c0];
4949 struct mlx5_ifc_flow_context_bits flow_context;
4952 struct mlx5_ifc_query_fte_in_bits {
4954 u8 reserved_at_10[0x10];
4956 u8 reserved_at_20[0x10];
4959 u8 reserved_at_40[0x40];
4962 u8 reserved_at_88[0x18];
4964 u8 reserved_at_a0[0x8];
4967 u8 reserved_at_c0[0x40];
4969 u8 flow_index[0x20];
4971 u8 reserved_at_120[0xe0];
4975 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0,
4976 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1,
4977 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2,
4978 MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_2 = 0x3,
4979 MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_3 = 0x4,
4982 struct mlx5_ifc_query_flow_group_out_bits {
4984 u8 reserved_at_8[0x18];
4988 u8 reserved_at_40[0xa0];
4990 u8 start_flow_index[0x20];
4992 u8 reserved_at_100[0x20];
4994 u8 end_flow_index[0x20];
4996 u8 reserved_at_140[0xa0];
4998 u8 reserved_at_1e0[0x18];
4999 u8 match_criteria_enable[0x8];
5001 struct mlx5_ifc_fte_match_param_bits match_criteria;
5003 u8 reserved_at_1200[0xe00];
5006 struct mlx5_ifc_query_flow_group_in_bits {
5008 u8 reserved_at_10[0x10];
5010 u8 reserved_at_20[0x10];
5013 u8 reserved_at_40[0x40];
5016 u8 reserved_at_88[0x18];
5018 u8 reserved_at_a0[0x8];
5023 u8 reserved_at_e0[0x120];
5026 struct mlx5_ifc_query_flow_counter_out_bits {
5028 u8 reserved_at_8[0x18];
5032 u8 reserved_at_40[0x40];
5034 struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
5037 struct mlx5_ifc_query_flow_counter_in_bits {
5039 u8 reserved_at_10[0x10];
5041 u8 reserved_at_20[0x10];
5044 u8 reserved_at_40[0x80];
5047 u8 reserved_at_c1[0xf];
5048 u8 num_of_counters[0x10];
5050 u8 flow_counter_id[0x20];
5053 struct mlx5_ifc_query_esw_vport_context_out_bits {
5055 u8 reserved_at_8[0x18];
5059 u8 reserved_at_40[0x40];
5061 struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
5064 struct mlx5_ifc_query_esw_vport_context_in_bits {
5066 u8 reserved_at_10[0x10];
5068 u8 reserved_at_20[0x10];
5071 u8 other_vport[0x1];
5072 u8 reserved_at_41[0xf];
5073 u8 vport_number[0x10];
5075 u8 reserved_at_60[0x20];
5078 struct mlx5_ifc_modify_esw_vport_context_out_bits {
5080 u8 reserved_at_8[0x18];
5084 u8 reserved_at_40[0x40];
5087 struct mlx5_ifc_esw_vport_context_fields_select_bits {
5088 u8 reserved_at_0[0x1b];
5089 u8 fdb_to_vport_reg_c_id[0x1];
5090 u8 vport_cvlan_insert[0x1];
5091 u8 vport_svlan_insert[0x1];
5092 u8 vport_cvlan_strip[0x1];
5093 u8 vport_svlan_strip[0x1];
5096 struct mlx5_ifc_modify_esw_vport_context_in_bits {
5098 u8 reserved_at_10[0x10];
5100 u8 reserved_at_20[0x10];
5103 u8 other_vport[0x1];
5104 u8 reserved_at_41[0xf];
5105 u8 vport_number[0x10];
5107 struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;
5109 struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
5112 struct mlx5_ifc_query_eq_out_bits {
5114 u8 reserved_at_8[0x18];
5118 u8 reserved_at_40[0x40];
5120 struct mlx5_ifc_eqc_bits eq_context_entry;
5122 u8 reserved_at_280[0x40];
5124 u8 event_bitmask[0x40];
5126 u8 reserved_at_300[0x580];
5131 struct mlx5_ifc_query_eq_in_bits {
5133 u8 reserved_at_10[0x10];
5135 u8 reserved_at_20[0x10];
5138 u8 reserved_at_40[0x18];
5141 u8 reserved_at_60[0x20];
5144 struct mlx5_ifc_packet_reformat_context_in_bits {
5145 u8 reserved_at_0[0x5];
5146 u8 reformat_type[0x3];
5147 u8 reserved_at_8[0xe];
5148 u8 reformat_data_size[0xa];
5150 u8 reserved_at_20[0x10];
5151 u8 reformat_data[2][0x8];
5153 u8 more_reformat_data[0][0x8];
5156 struct mlx5_ifc_query_packet_reformat_context_out_bits {
5158 u8 reserved_at_8[0x18];
5162 u8 reserved_at_40[0xa0];
5164 struct mlx5_ifc_packet_reformat_context_in_bits packet_reformat_context[0];
5167 struct mlx5_ifc_query_packet_reformat_context_in_bits {
5169 u8 reserved_at_10[0x10];
5171 u8 reserved_at_20[0x10];
5174 u8 packet_reformat_id[0x20];
5176 u8 reserved_at_60[0xa0];
5179 struct mlx5_ifc_alloc_packet_reformat_context_out_bits {
5181 u8 reserved_at_8[0x18];
5185 u8 packet_reformat_id[0x20];
5187 u8 reserved_at_60[0x20];
5191 MLX5_REFORMAT_TYPE_L2_TO_VXLAN = 0x0,
5192 MLX5_REFORMAT_TYPE_L2_TO_NVGRE = 0x1,
5193 MLX5_REFORMAT_TYPE_L2_TO_L2_TUNNEL = 0x2,
5194 MLX5_REFORMAT_TYPE_L3_TUNNEL_TO_L2 = 0x3,
5195 MLX5_REFORMAT_TYPE_L2_TO_L3_TUNNEL = 0x4,
5198 struct mlx5_ifc_alloc_packet_reformat_context_in_bits {
5200 u8 reserved_at_10[0x10];
5202 u8 reserved_at_20[0x10];
5205 u8 reserved_at_40[0xa0];
5207 struct mlx5_ifc_packet_reformat_context_in_bits packet_reformat_context;
5210 struct mlx5_ifc_dealloc_packet_reformat_context_out_bits {
5212 u8 reserved_at_8[0x18];
5216 u8 reserved_at_40[0x40];
5219 struct mlx5_ifc_dealloc_packet_reformat_context_in_bits {
5221 u8 reserved_at_10[0x10];
5223 u8 reserved_20[0x10];
5226 u8 packet_reformat_id[0x20];
5228 u8 reserved_60[0x20];
5231 struct mlx5_ifc_set_action_in_bits {
5232 u8 action_type[0x4];
5234 u8 reserved_at_10[0x3];
5236 u8 reserved_at_18[0x3];
5242 struct mlx5_ifc_add_action_in_bits {
5243 u8 action_type[0x4];
5245 u8 reserved_at_10[0x10];
5250 union mlx5_ifc_set_action_in_add_action_in_auto_bits {
5251 struct mlx5_ifc_set_action_in_bits set_action_in;
5252 struct mlx5_ifc_add_action_in_bits add_action_in;
5253 u8 reserved_at_0[0x40];
5257 MLX5_ACTION_TYPE_SET = 0x1,
5258 MLX5_ACTION_TYPE_ADD = 0x2,
5262 MLX5_ACTION_IN_FIELD_OUT_SMAC_47_16 = 0x1,
5263 MLX5_ACTION_IN_FIELD_OUT_SMAC_15_0 = 0x2,
5264 MLX5_ACTION_IN_FIELD_OUT_ETHERTYPE = 0x3,
5265 MLX5_ACTION_IN_FIELD_OUT_DMAC_47_16 = 0x4,
5266 MLX5_ACTION_IN_FIELD_OUT_DMAC_15_0 = 0x5,
5267 MLX5_ACTION_IN_FIELD_OUT_IP_DSCP = 0x6,
5268 MLX5_ACTION_IN_FIELD_OUT_TCP_FLAGS = 0x7,
5269 MLX5_ACTION_IN_FIELD_OUT_TCP_SPORT = 0x8,
5270 MLX5_ACTION_IN_FIELD_OUT_TCP_DPORT = 0x9,
5271 MLX5_ACTION_IN_FIELD_OUT_IP_TTL = 0xa,
5272 MLX5_ACTION_IN_FIELD_OUT_UDP_SPORT = 0xb,
5273 MLX5_ACTION_IN_FIELD_OUT_UDP_DPORT = 0xc,
5274 MLX5_ACTION_IN_FIELD_OUT_SIPV6_127_96 = 0xd,
5275 MLX5_ACTION_IN_FIELD_OUT_SIPV6_95_64 = 0xe,
5276 MLX5_ACTION_IN_FIELD_OUT_SIPV6_63_32 = 0xf,
5277 MLX5_ACTION_IN_FIELD_OUT_SIPV6_31_0 = 0x10,
5278 MLX5_ACTION_IN_FIELD_OUT_DIPV6_127_96 = 0x11,
5279 MLX5_ACTION_IN_FIELD_OUT_DIPV6_95_64 = 0x12,
5280 MLX5_ACTION_IN_FIELD_OUT_DIPV6_63_32 = 0x13,
5281 MLX5_ACTION_IN_FIELD_OUT_DIPV6_31_0 = 0x14,
5282 MLX5_ACTION_IN_FIELD_OUT_SIPV4 = 0x15,
5283 MLX5_ACTION_IN_FIELD_OUT_DIPV4 = 0x16,
5284 MLX5_ACTION_IN_FIELD_OUT_FIRST_VID = 0x17,
5285 MLX5_ACTION_IN_FIELD_OUT_IPV6_HOPLIMIT = 0x47,
5286 MLX5_ACTION_IN_FIELD_METADATA_REG_C_0 = 0x51,
5289 struct mlx5_ifc_alloc_modify_header_context_out_bits {
5291 u8 reserved_at_8[0x18];
5295 u8 modify_header_id[0x20];
5297 u8 reserved_at_60[0x20];
5300 struct mlx5_ifc_alloc_modify_header_context_in_bits {
5302 u8 reserved_at_10[0x10];
5304 u8 reserved_at_20[0x10];
5307 u8 reserved_at_40[0x20];
5310 u8 reserved_at_68[0x10];
5311 u8 num_of_actions[0x8];
5313 union mlx5_ifc_set_action_in_add_action_in_auto_bits actions[0];
5316 struct mlx5_ifc_dealloc_modify_header_context_out_bits {
5318 u8 reserved_at_8[0x18];
5322 u8 reserved_at_40[0x40];
5325 struct mlx5_ifc_dealloc_modify_header_context_in_bits {
5327 u8 reserved_at_10[0x10];
5329 u8 reserved_at_20[0x10];
5332 u8 modify_header_id[0x20];
5334 u8 reserved_at_60[0x20];
5337 struct mlx5_ifc_query_dct_out_bits {
5339 u8 reserved_at_8[0x18];
5343 u8 reserved_at_40[0x40];
5345 struct mlx5_ifc_dctc_bits dct_context_entry;
5347 u8 reserved_at_280[0x180];
5350 struct mlx5_ifc_query_dct_in_bits {
5352 u8 reserved_at_10[0x10];
5354 u8 reserved_at_20[0x10];
5357 u8 reserved_at_40[0x8];
5360 u8 reserved_at_60[0x20];
5363 struct mlx5_ifc_query_cq_out_bits {
5365 u8 reserved_at_8[0x18];
5369 u8 reserved_at_40[0x40];
5371 struct mlx5_ifc_cqc_bits cq_context;
5373 u8 reserved_at_280[0x600];
5378 struct mlx5_ifc_query_cq_in_bits {
5380 u8 reserved_at_10[0x10];
5382 u8 reserved_at_20[0x10];
5385 u8 reserved_at_40[0x8];
5388 u8 reserved_at_60[0x20];
5391 struct mlx5_ifc_query_cong_status_out_bits {
5393 u8 reserved_at_8[0x18];
5397 u8 reserved_at_40[0x20];
5401 u8 reserved_at_62[0x1e];
5404 struct mlx5_ifc_query_cong_status_in_bits {
5406 u8 reserved_at_10[0x10];
5408 u8 reserved_at_20[0x10];
5411 u8 reserved_at_40[0x18];
5413 u8 cong_protocol[0x4];
5415 u8 reserved_at_60[0x20];
5418 struct mlx5_ifc_query_cong_statistics_out_bits {
5420 u8 reserved_at_8[0x18];
5424 u8 reserved_at_40[0x40];
5426 u8 rp_cur_flows[0x20];
5430 u8 rp_cnp_ignored_high[0x20];
5432 u8 rp_cnp_ignored_low[0x20];
5434 u8 rp_cnp_handled_high[0x20];
5436 u8 rp_cnp_handled_low[0x20];
5438 u8 reserved_at_140[0x100];
5440 u8 time_stamp_high[0x20];
5442 u8 time_stamp_low[0x20];
5444 u8 accumulators_period[0x20];
5446 u8 np_ecn_marked_roce_packets_high[0x20];
5448 u8 np_ecn_marked_roce_packets_low[0x20];
5450 u8 np_cnp_sent_high[0x20];
5452 u8 np_cnp_sent_low[0x20];
5454 u8 reserved_at_320[0x560];
5457 struct mlx5_ifc_query_cong_statistics_in_bits {
5459 u8 reserved_at_10[0x10];
5461 u8 reserved_at_20[0x10];
5465 u8 reserved_at_41[0x1f];
5467 u8 reserved_at_60[0x20];
5470 struct mlx5_ifc_query_cong_params_out_bits {
5472 u8 reserved_at_8[0x18];
5476 u8 reserved_at_40[0x40];
5478 union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
5481 struct mlx5_ifc_query_cong_params_in_bits {
5483 u8 reserved_at_10[0x10];
5485 u8 reserved_at_20[0x10];
5488 u8 reserved_at_40[0x1c];
5489 u8 cong_protocol[0x4];
5491 u8 reserved_at_60[0x20];
5494 struct mlx5_ifc_query_adapter_out_bits {
5496 u8 reserved_at_8[0x18];
5500 u8 reserved_at_40[0x40];
5502 struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
5505 struct mlx5_ifc_query_adapter_in_bits {
5507 u8 reserved_at_10[0x10];
5509 u8 reserved_at_20[0x10];
5512 u8 reserved_at_40[0x40];
5515 struct mlx5_ifc_qp_2rst_out_bits {
5517 u8 reserved_at_8[0x18];
5521 u8 reserved_at_40[0x40];
5524 struct mlx5_ifc_qp_2rst_in_bits {
5528 u8 reserved_at_20[0x10];
5531 u8 reserved_at_40[0x8];
5534 u8 reserved_at_60[0x20];
5537 struct mlx5_ifc_qp_2err_out_bits {
5539 u8 reserved_at_8[0x18];
5543 u8 reserved_at_40[0x40];
5546 struct mlx5_ifc_qp_2err_in_bits {
5550 u8 reserved_at_20[0x10];
5553 u8 reserved_at_40[0x8];
5556 u8 reserved_at_60[0x20];
5559 struct mlx5_ifc_page_fault_resume_out_bits {
5561 u8 reserved_at_8[0x18];
5565 u8 reserved_at_40[0x40];
5568 struct mlx5_ifc_page_fault_resume_in_bits {
5570 u8 reserved_at_10[0x10];
5572 u8 reserved_at_20[0x10];
5576 u8 reserved_at_41[0x4];
5577 u8 page_fault_type[0x3];
5580 u8 reserved_at_60[0x8];
5584 struct mlx5_ifc_nop_out_bits {
5586 u8 reserved_at_8[0x18];
5590 u8 reserved_at_40[0x40];
5593 struct mlx5_ifc_nop_in_bits {
5595 u8 reserved_at_10[0x10];
5597 u8 reserved_at_20[0x10];
5600 u8 reserved_at_40[0x40];
5603 struct mlx5_ifc_modify_vport_state_out_bits {
5605 u8 reserved_at_8[0x18];
5609 u8 reserved_at_40[0x40];
5612 struct mlx5_ifc_modify_vport_state_in_bits {
5614 u8 reserved_at_10[0x10];
5616 u8 reserved_at_20[0x10];
5619 u8 other_vport[0x1];
5620 u8 reserved_at_41[0xf];
5621 u8 vport_number[0x10];
5623 u8 reserved_at_60[0x18];
5624 u8 admin_state[0x4];
5625 u8 reserved_at_7c[0x4];
5628 struct mlx5_ifc_modify_tis_out_bits {
5630 u8 reserved_at_8[0x18];
5634 u8 reserved_at_40[0x40];
5637 struct mlx5_ifc_modify_tis_bitmask_bits {
5638 u8 reserved_at_0[0x20];
5640 u8 reserved_at_20[0x1d];
5641 u8 lag_tx_port_affinity[0x1];
5642 u8 strict_lag_tx_port_affinity[0x1];
5646 struct mlx5_ifc_modify_tis_in_bits {
5650 u8 reserved_at_20[0x10];
5653 u8 reserved_at_40[0x8];
5656 u8 reserved_at_60[0x20];
5658 struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
5660 u8 reserved_at_c0[0x40];
5662 struct mlx5_ifc_tisc_bits ctx;
5665 struct mlx5_ifc_modify_tir_bitmask_bits {
5666 u8 reserved_at_0[0x20];
5668 u8 reserved_at_20[0x1b];
5670 u8 reserved_at_3c[0x1];
5672 u8 reserved_at_3e[0x1];
5676 struct mlx5_ifc_modify_tir_out_bits {
5678 u8 reserved_at_8[0x18];
5682 u8 reserved_at_40[0x40];
5685 struct mlx5_ifc_modify_tir_in_bits {
5689 u8 reserved_at_20[0x10];
5692 u8 reserved_at_40[0x8];
5695 u8 reserved_at_60[0x20];
5697 struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
5699 u8 reserved_at_c0[0x40];
5701 struct mlx5_ifc_tirc_bits ctx;
5704 struct mlx5_ifc_modify_sq_out_bits {
5706 u8 reserved_at_8[0x18];
5710 u8 reserved_at_40[0x40];
5713 struct mlx5_ifc_modify_sq_in_bits {
5717 u8 reserved_at_20[0x10];
5721 u8 reserved_at_44[0x4];
5724 u8 reserved_at_60[0x20];
5726 u8 modify_bitmask[0x40];
5728 u8 reserved_at_c0[0x40];
5730 struct mlx5_ifc_sqc_bits ctx;
5733 struct mlx5_ifc_modify_scheduling_element_out_bits {
5735 u8 reserved_at_8[0x18];
5739 u8 reserved_at_40[0x1c0];
5743 MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1,
5744 MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2,
5747 struct mlx5_ifc_modify_scheduling_element_in_bits {
5749 u8 reserved_at_10[0x10];
5751 u8 reserved_at_20[0x10];
5754 u8 scheduling_hierarchy[0x8];
5755 u8 reserved_at_48[0x18];
5757 u8 scheduling_element_id[0x20];
5759 u8 reserved_at_80[0x20];
5761 u8 modify_bitmask[0x20];
5763 u8 reserved_at_c0[0x40];
5765 struct mlx5_ifc_scheduling_context_bits scheduling_context;
5767 u8 reserved_at_300[0x100];
5770 struct mlx5_ifc_modify_rqt_out_bits {
5772 u8 reserved_at_8[0x18];
5776 u8 reserved_at_40[0x40];
5779 struct mlx5_ifc_rqt_bitmask_bits {
5780 u8 reserved_at_0[0x20];
5782 u8 reserved_at_20[0x1f];
5786 struct mlx5_ifc_modify_rqt_in_bits {
5790 u8 reserved_at_20[0x10];
5793 u8 reserved_at_40[0x8];
5796 u8 reserved_at_60[0x20];
5798 struct mlx5_ifc_rqt_bitmask_bits bitmask;
5800 u8 reserved_at_c0[0x40];
5802 struct mlx5_ifc_rqtc_bits ctx;
5805 struct mlx5_ifc_modify_rq_out_bits {
5807 u8 reserved_at_8[0x18];
5811 u8 reserved_at_40[0x40];
5815 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
5816 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
5817 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
5820 struct mlx5_ifc_modify_rq_in_bits {
5824 u8 reserved_at_20[0x10];
5828 u8 reserved_at_44[0x4];
5831 u8 reserved_at_60[0x20];
5833 u8 modify_bitmask[0x40];
5835 u8 reserved_at_c0[0x40];
5837 struct mlx5_ifc_rqc_bits ctx;
5840 struct mlx5_ifc_modify_rmp_out_bits {
5842 u8 reserved_at_8[0x18];
5846 u8 reserved_at_40[0x40];
5849 struct mlx5_ifc_rmp_bitmask_bits {
5850 u8 reserved_at_0[0x20];
5852 u8 reserved_at_20[0x1f];
5856 struct mlx5_ifc_modify_rmp_in_bits {
5860 u8 reserved_at_20[0x10];
5864 u8 reserved_at_44[0x4];
5867 u8 reserved_at_60[0x20];
5869 struct mlx5_ifc_rmp_bitmask_bits bitmask;
5871 u8 reserved_at_c0[0x40];
5873 struct mlx5_ifc_rmpc_bits ctx;
5876 struct mlx5_ifc_modify_nic_vport_context_out_bits {
5878 u8 reserved_at_8[0x18];
5882 u8 reserved_at_40[0x40];
5885 struct mlx5_ifc_modify_nic_vport_field_select_bits {
5886 u8 reserved_at_0[0x12];
5887 u8 affiliation[0x1];
5888 u8 reserved_at_13[0x1];
5889 u8 disable_uc_local_lb[0x1];
5890 u8 disable_mc_local_lb[0x1];
5895 u8 change_event[0x1];
5897 u8 permanent_address[0x1];
5898 u8 addresses_list[0x1];
5900 u8 reserved_at_1f[0x1];
5903 struct mlx5_ifc_modify_nic_vport_context_in_bits {
5905 u8 reserved_at_10[0x10];
5907 u8 reserved_at_20[0x10];
5910 u8 other_vport[0x1];
5911 u8 reserved_at_41[0xf];
5912 u8 vport_number[0x10];
5914 struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;
5916 u8 reserved_at_80[0x780];
5918 struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
5921 struct mlx5_ifc_modify_hca_vport_context_out_bits {
5923 u8 reserved_at_8[0x18];
5927 u8 reserved_at_40[0x40];
5930 struct mlx5_ifc_modify_hca_vport_context_in_bits {
5932 u8 reserved_at_10[0x10];
5934 u8 reserved_at_20[0x10];
5937 u8 other_vport[0x1];
5938 u8 reserved_at_41[0xb];
5940 u8 vport_number[0x10];
5942 u8 reserved_at_60[0x20];
5944 struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
5947 struct mlx5_ifc_modify_cq_out_bits {
5949 u8 reserved_at_8[0x18];
5953 u8 reserved_at_40[0x40];
5957 MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ = 0x0,
5958 MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ = 0x1,
5961 struct mlx5_ifc_modify_cq_in_bits {
5965 u8 reserved_at_20[0x10];
5968 u8 reserved_at_40[0x8];
5971 union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;
5973 struct mlx5_ifc_cqc_bits cq_context;
5975 u8 reserved_at_280[0x40];
5977 u8 cq_umem_valid[0x1];
5978 u8 reserved_at_2c1[0x5bf];
5983 struct mlx5_ifc_modify_cong_status_out_bits {
5985 u8 reserved_at_8[0x18];
5989 u8 reserved_at_40[0x40];
5992 struct mlx5_ifc_modify_cong_status_in_bits {
5994 u8 reserved_at_10[0x10];
5996 u8 reserved_at_20[0x10];
5999 u8 reserved_at_40[0x18];
6001 u8 cong_protocol[0x4];
6005 u8 reserved_at_62[0x1e];
6008 struct mlx5_ifc_modify_cong_params_out_bits {
6010 u8 reserved_at_8[0x18];
6014 u8 reserved_at_40[0x40];
6017 struct mlx5_ifc_modify_cong_params_in_bits {
6019 u8 reserved_at_10[0x10];
6021 u8 reserved_at_20[0x10];
6024 u8 reserved_at_40[0x1c];
6025 u8 cong_protocol[0x4];
6027 union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;
6029 u8 reserved_at_80[0x80];
6031 union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
6034 struct mlx5_ifc_manage_pages_out_bits {
6036 u8 reserved_at_8[0x18];
6040 u8 output_num_entries[0x20];
6042 u8 reserved_at_60[0x20];
6048 MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL = 0x0,
6049 MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS = 0x1,
6050 MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES = 0x2,
6053 struct mlx5_ifc_manage_pages_in_bits {
6055 u8 reserved_at_10[0x10];
6057 u8 reserved_at_20[0x10];
6060 u8 embedded_cpu_function[0x1];
6061 u8 reserved_at_41[0xf];
6062 u8 function_id[0x10];
6064 u8 input_num_entries[0x20];
6069 struct mlx5_ifc_mad_ifc_out_bits {
6071 u8 reserved_at_8[0x18];
6075 u8 reserved_at_40[0x40];
6077 u8 response_mad_packet[256][0x8];
6080 struct mlx5_ifc_mad_ifc_in_bits {
6082 u8 reserved_at_10[0x10];
6084 u8 reserved_at_20[0x10];
6087 u8 remote_lid[0x10];
6088 u8 reserved_at_50[0x8];
6091 u8 reserved_at_60[0x20];
6096 struct mlx5_ifc_init_hca_out_bits {
6098 u8 reserved_at_8[0x18];
6102 u8 reserved_at_40[0x40];
6105 struct mlx5_ifc_init_hca_in_bits {
6107 u8 reserved_at_10[0x10];
6109 u8 reserved_at_20[0x10];
6112 u8 reserved_at_40[0x40];
6113 u8 sw_owner_id[4][0x20];
6116 struct mlx5_ifc_init2rtr_qp_out_bits {
6118 u8 reserved_at_8[0x18];
6122 u8 reserved_at_40[0x40];
6125 struct mlx5_ifc_init2rtr_qp_in_bits {
6129 u8 reserved_at_20[0x10];
6132 u8 reserved_at_40[0x8];
6135 u8 reserved_at_60[0x20];
6137 u8 opt_param_mask[0x20];
6139 u8 reserved_at_a0[0x20];
6141 struct mlx5_ifc_qpc_bits qpc;
6143 u8 reserved_at_800[0x80];
6146 struct mlx5_ifc_init2init_qp_out_bits {
6148 u8 reserved_at_8[0x18];
6152 u8 reserved_at_40[0x40];
6155 struct mlx5_ifc_init2init_qp_in_bits {
6159 u8 reserved_at_20[0x10];
6162 u8 reserved_at_40[0x8];
6165 u8 reserved_at_60[0x20];
6167 u8 opt_param_mask[0x20];
6169 u8 reserved_at_a0[0x20];
6171 struct mlx5_ifc_qpc_bits qpc;
6173 u8 reserved_at_800[0x80];
6176 struct mlx5_ifc_get_dropped_packet_log_out_bits {
6178 u8 reserved_at_8[0x18];
6182 u8 reserved_at_40[0x40];
6184 u8 packet_headers_log[128][0x8];
6186 u8 packet_syndrome[64][0x8];
6189 struct mlx5_ifc_get_dropped_packet_log_in_bits {
6191 u8 reserved_at_10[0x10];
6193 u8 reserved_at_20[0x10];
6196 u8 reserved_at_40[0x40];
6199 struct mlx5_ifc_gen_eqe_in_bits {
6201 u8 reserved_at_10[0x10];
6203 u8 reserved_at_20[0x10];
6206 u8 reserved_at_40[0x18];
6209 u8 reserved_at_60[0x20];
6214 struct mlx5_ifc_gen_eq_out_bits {
6216 u8 reserved_at_8[0x18];
6220 u8 reserved_at_40[0x40];
6223 struct mlx5_ifc_enable_hca_out_bits {
6225 u8 reserved_at_8[0x18];
6229 u8 reserved_at_40[0x20];
6232 struct mlx5_ifc_enable_hca_in_bits {
6234 u8 reserved_at_10[0x10];
6236 u8 reserved_at_20[0x10];
6239 u8 embedded_cpu_function[0x1];
6240 u8 reserved_at_41[0xf];
6241 u8 function_id[0x10];
6243 u8 reserved_at_60[0x20];
6246 struct mlx5_ifc_drain_dct_out_bits {
6248 u8 reserved_at_8[0x18];
6252 u8 reserved_at_40[0x40];
6255 struct mlx5_ifc_drain_dct_in_bits {
6259 u8 reserved_at_20[0x10];
6262 u8 reserved_at_40[0x8];
6265 u8 reserved_at_60[0x20];
6268 struct mlx5_ifc_disable_hca_out_bits {
6270 u8 reserved_at_8[0x18];
6274 u8 reserved_at_40[0x20];
6277 struct mlx5_ifc_disable_hca_in_bits {
6279 u8 reserved_at_10[0x10];
6281 u8 reserved_at_20[0x10];
6284 u8 embedded_cpu_function[0x1];
6285 u8 reserved_at_41[0xf];
6286 u8 function_id[0x10];
6288 u8 reserved_at_60[0x20];
6291 struct mlx5_ifc_detach_from_mcg_out_bits {
6293 u8 reserved_at_8[0x18];
6297 u8 reserved_at_40[0x40];
6300 struct mlx5_ifc_detach_from_mcg_in_bits {
6304 u8 reserved_at_20[0x10];
6307 u8 reserved_at_40[0x8];
6310 u8 reserved_at_60[0x20];
6312 u8 multicast_gid[16][0x8];
6315 struct mlx5_ifc_destroy_xrq_out_bits {
6317 u8 reserved_at_8[0x18];
6321 u8 reserved_at_40[0x40];
6324 struct mlx5_ifc_destroy_xrq_in_bits {
6328 u8 reserved_at_20[0x10];
6331 u8 reserved_at_40[0x8];
6334 u8 reserved_at_60[0x20];
6337 struct mlx5_ifc_destroy_xrc_srq_out_bits {
6339 u8 reserved_at_8[0x18];
6343 u8 reserved_at_40[0x40];
6346 struct mlx5_ifc_destroy_xrc_srq_in_bits {
6350 u8 reserved_at_20[0x10];
6353 u8 reserved_at_40[0x8];
6356 u8 reserved_at_60[0x20];
6359 struct mlx5_ifc_destroy_tis_out_bits {
6361 u8 reserved_at_8[0x18];
6365 u8 reserved_at_40[0x40];
6368 struct mlx5_ifc_destroy_tis_in_bits {
6372 u8 reserved_at_20[0x10];
6375 u8 reserved_at_40[0x8];
6378 u8 reserved_at_60[0x20];
6381 struct mlx5_ifc_destroy_tir_out_bits {
6383 u8 reserved_at_8[0x18];
6387 u8 reserved_at_40[0x40];
6390 struct mlx5_ifc_destroy_tir_in_bits {
6394 u8 reserved_at_20[0x10];
6397 u8 reserved_at_40[0x8];
6400 u8 reserved_at_60[0x20];
6403 struct mlx5_ifc_destroy_srq_out_bits {
6405 u8 reserved_at_8[0x18];
6409 u8 reserved_at_40[0x40];
6412 struct mlx5_ifc_destroy_srq_in_bits {
6416 u8 reserved_at_20[0x10];
6419 u8 reserved_at_40[0x8];
6422 u8 reserved_at_60[0x20];
6425 struct mlx5_ifc_destroy_sq_out_bits {
6427 u8 reserved_at_8[0x18];
6431 u8 reserved_at_40[0x40];
6434 struct mlx5_ifc_destroy_sq_in_bits {
6438 u8 reserved_at_20[0x10];
6441 u8 reserved_at_40[0x8];
6444 u8 reserved_at_60[0x20];
6447 struct mlx5_ifc_destroy_scheduling_element_out_bits {
6449 u8 reserved_at_8[0x18];
6453 u8 reserved_at_40[0x1c0];
6456 struct mlx5_ifc_destroy_scheduling_element_in_bits {
6458 u8 reserved_at_10[0x10];
6460 u8 reserved_at_20[0x10];
6463 u8 scheduling_hierarchy[0x8];
6464 u8 reserved_at_48[0x18];
6466 u8 scheduling_element_id[0x20];
6468 u8 reserved_at_80[0x180];
6471 struct mlx5_ifc_destroy_rqt_out_bits {
6473 u8 reserved_at_8[0x18];
6477 u8 reserved_at_40[0x40];
6480 struct mlx5_ifc_destroy_rqt_in_bits {
6484 u8 reserved_at_20[0x10];
6487 u8 reserved_at_40[0x8];
6490 u8 reserved_at_60[0x20];
6493 struct mlx5_ifc_destroy_rq_out_bits {
6495 u8 reserved_at_8[0x18];
6499 u8 reserved_at_40[0x40];
6502 struct mlx5_ifc_destroy_rq_in_bits {
6506 u8 reserved_at_20[0x10];
6509 u8 reserved_at_40[0x8];
6512 u8 reserved_at_60[0x20];
6515 struct mlx5_ifc_set_delay_drop_params_in_bits {
6517 u8 reserved_at_10[0x10];
6519 u8 reserved_at_20[0x10];
6522 u8 reserved_at_40[0x20];
6524 u8 reserved_at_60[0x10];
6525 u8 delay_drop_timeout[0x10];
6528 struct mlx5_ifc_set_delay_drop_params_out_bits {
6530 u8 reserved_at_8[0x18];
6534 u8 reserved_at_40[0x40];
6537 struct mlx5_ifc_destroy_rmp_out_bits {
6539 u8 reserved_at_8[0x18];
6543 u8 reserved_at_40[0x40];
6546 struct mlx5_ifc_destroy_rmp_in_bits {
6550 u8 reserved_at_20[0x10];
6553 u8 reserved_at_40[0x8];
6556 u8 reserved_at_60[0x20];
6559 struct mlx5_ifc_destroy_qp_out_bits {
6561 u8 reserved_at_8[0x18];
6565 u8 reserved_at_40[0x40];
6568 struct mlx5_ifc_destroy_qp_in_bits {
6572 u8 reserved_at_20[0x10];
6575 u8 reserved_at_40[0x8];
6578 u8 reserved_at_60[0x20];
6581 struct mlx5_ifc_destroy_psv_out_bits {
6583 u8 reserved_at_8[0x18];
6587 u8 reserved_at_40[0x40];
6590 struct mlx5_ifc_destroy_psv_in_bits {
6592 u8 reserved_at_10[0x10];
6594 u8 reserved_at_20[0x10];
6597 u8 reserved_at_40[0x8];
6600 u8 reserved_at_60[0x20];
6603 struct mlx5_ifc_destroy_mkey_out_bits {
6605 u8 reserved_at_8[0x18];
6609 u8 reserved_at_40[0x40];
6612 struct mlx5_ifc_destroy_mkey_in_bits {
6614 u8 reserved_at_10[0x10];
6616 u8 reserved_at_20[0x10];
6619 u8 reserved_at_40[0x8];
6620 u8 mkey_index[0x18];
6622 u8 reserved_at_60[0x20];
6625 struct mlx5_ifc_destroy_flow_table_out_bits {
6627 u8 reserved_at_8[0x18];
6631 u8 reserved_at_40[0x40];
6634 struct mlx5_ifc_destroy_flow_table_in_bits {
6636 u8 reserved_at_10[0x10];
6638 u8 reserved_at_20[0x10];
6641 u8 other_vport[0x1];
6642 u8 reserved_at_41[0xf];
6643 u8 vport_number[0x10];
6645 u8 reserved_at_60[0x20];
6648 u8 reserved_at_88[0x18];
6650 u8 reserved_at_a0[0x8];
6653 u8 reserved_at_c0[0x140];
6656 struct mlx5_ifc_destroy_flow_group_out_bits {
6658 u8 reserved_at_8[0x18];
6662 u8 reserved_at_40[0x40];
6665 struct mlx5_ifc_destroy_flow_group_in_bits {
6667 u8 reserved_at_10[0x10];
6669 u8 reserved_at_20[0x10];
6672 u8 other_vport[0x1];
6673 u8 reserved_at_41[0xf];
6674 u8 vport_number[0x10];
6676 u8 reserved_at_60[0x20];
6679 u8 reserved_at_88[0x18];
6681 u8 reserved_at_a0[0x8];
6686 u8 reserved_at_e0[0x120];
6689 struct mlx5_ifc_destroy_eq_out_bits {
6691 u8 reserved_at_8[0x18];
6695 u8 reserved_at_40[0x40];
6698 struct mlx5_ifc_destroy_eq_in_bits {
6700 u8 reserved_at_10[0x10];
6702 u8 reserved_at_20[0x10];
6705 u8 reserved_at_40[0x18];
6708 u8 reserved_at_60[0x20];
6711 struct mlx5_ifc_destroy_dct_out_bits {
6713 u8 reserved_at_8[0x18];
6717 u8 reserved_at_40[0x40];
6720 struct mlx5_ifc_destroy_dct_in_bits {
6724 u8 reserved_at_20[0x10];
6727 u8 reserved_at_40[0x8];
6730 u8 reserved_at_60[0x20];
6733 struct mlx5_ifc_destroy_cq_out_bits {
6735 u8 reserved_at_8[0x18];
6739 u8 reserved_at_40[0x40];
6742 struct mlx5_ifc_destroy_cq_in_bits {
6746 u8 reserved_at_20[0x10];
6749 u8 reserved_at_40[0x8];
6752 u8 reserved_at_60[0x20];
6755 struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
6757 u8 reserved_at_8[0x18];
6761 u8 reserved_at_40[0x40];
6764 struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
6766 u8 reserved_at_10[0x10];
6768 u8 reserved_at_20[0x10];
6771 u8 reserved_at_40[0x20];
6773 u8 reserved_at_60[0x10];
6774 u8 vxlan_udp_port[0x10];
6777 struct mlx5_ifc_delete_l2_table_entry_out_bits {
6779 u8 reserved_at_8[0x18];
6783 u8 reserved_at_40[0x40];
6786 struct mlx5_ifc_delete_l2_table_entry_in_bits {
6788 u8 reserved_at_10[0x10];
6790 u8 reserved_at_20[0x10];
6793 u8 reserved_at_40[0x60];
6795 u8 reserved_at_a0[0x8];
6796 u8 table_index[0x18];
6798 u8 reserved_at_c0[0x140];
6801 struct mlx5_ifc_delete_fte_out_bits {
6803 u8 reserved_at_8[0x18];
6807 u8 reserved_at_40[0x40];
6810 struct mlx5_ifc_delete_fte_in_bits {
6812 u8 reserved_at_10[0x10];
6814 u8 reserved_at_20[0x10];
6817 u8 other_vport[0x1];
6818 u8 reserved_at_41[0xf];
6819 u8 vport_number[0x10];
6821 u8 reserved_at_60[0x20];
6824 u8 reserved_at_88[0x18];
6826 u8 reserved_at_a0[0x8];
6829 u8 reserved_at_c0[0x40];
6831 u8 flow_index[0x20];
6833 u8 reserved_at_120[0xe0];
6836 struct mlx5_ifc_dealloc_xrcd_out_bits {
6838 u8 reserved_at_8[0x18];
6842 u8 reserved_at_40[0x40];
6845 struct mlx5_ifc_dealloc_xrcd_in_bits {
6849 u8 reserved_at_20[0x10];
6852 u8 reserved_at_40[0x8];
6855 u8 reserved_at_60[0x20];
6858 struct mlx5_ifc_dealloc_uar_out_bits {
6860 u8 reserved_at_8[0x18];
6864 u8 reserved_at_40[0x40];
6867 struct mlx5_ifc_dealloc_uar_in_bits {
6869 u8 reserved_at_10[0x10];
6871 u8 reserved_at_20[0x10];
6874 u8 reserved_at_40[0x8];
6877 u8 reserved_at_60[0x20];
6880 struct mlx5_ifc_dealloc_transport_domain_out_bits {
6882 u8 reserved_at_8[0x18];
6886 u8 reserved_at_40[0x40];
6889 struct mlx5_ifc_dealloc_transport_domain_in_bits {
6893 u8 reserved_at_20[0x10];
6896 u8 reserved_at_40[0x8];
6897 u8 transport_domain[0x18];
6899 u8 reserved_at_60[0x20];
6902 struct mlx5_ifc_dealloc_q_counter_out_bits {
6904 u8 reserved_at_8[0x18];
6908 u8 reserved_at_40[0x40];
6911 struct mlx5_ifc_dealloc_q_counter_in_bits {
6913 u8 reserved_at_10[0x10];
6915 u8 reserved_at_20[0x10];
6918 u8 reserved_at_40[0x18];
6919 u8 counter_set_id[0x8];
6921 u8 reserved_at_60[0x20];
6924 struct mlx5_ifc_dealloc_pd_out_bits {
6926 u8 reserved_at_8[0x18];
6930 u8 reserved_at_40[0x40];
6933 struct mlx5_ifc_dealloc_pd_in_bits {
6937 u8 reserved_at_20[0x10];
6940 u8 reserved_at_40[0x8];
6943 u8 reserved_at_60[0x20];
6946 struct mlx5_ifc_dealloc_flow_counter_out_bits {
6948 u8 reserved_at_8[0x18];
6952 u8 reserved_at_40[0x40];
6955 struct mlx5_ifc_dealloc_flow_counter_in_bits {
6957 u8 reserved_at_10[0x10];
6959 u8 reserved_at_20[0x10];
6962 u8 flow_counter_id[0x20];
6964 u8 reserved_at_60[0x20];
6967 struct mlx5_ifc_create_xrq_out_bits {
6969 u8 reserved_at_8[0x18];
6973 u8 reserved_at_40[0x8];
6976 u8 reserved_at_60[0x20];
6979 struct mlx5_ifc_create_xrq_in_bits {
6983 u8 reserved_at_20[0x10];
6986 u8 reserved_at_40[0x40];
6988 struct mlx5_ifc_xrqc_bits xrq_context;
6991 struct mlx5_ifc_create_xrc_srq_out_bits {
6993 u8 reserved_at_8[0x18];
6997 u8 reserved_at_40[0x8];
7000 u8 reserved_at_60[0x20];
7003 struct mlx5_ifc_create_xrc_srq_in_bits {
7007 u8 reserved_at_20[0x10];
7010 u8 reserved_at_40[0x40];
7012 struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
7014 u8 reserved_at_280[0x60];
7016 u8 xrc_srq_umem_valid[0x1];
7017 u8 reserved_at_2e1[0x1f];
7019 u8 reserved_at_300[0x580];
7024 struct mlx5_ifc_create_tis_out_bits {
7026 u8 reserved_at_8[0x18];
7030 u8 reserved_at_40[0x8];
7033 u8 reserved_at_60[0x20];
7036 struct mlx5_ifc_create_tis_in_bits {
7040 u8 reserved_at_20[0x10];
7043 u8 reserved_at_40[0xc0];
7045 struct mlx5_ifc_tisc_bits ctx;
7048 struct mlx5_ifc_create_tir_out_bits {
7050 u8 icm_address_63_40[0x18];
7054 u8 icm_address_39_32[0x8];
7057 u8 icm_address_31_0[0x20];
7060 struct mlx5_ifc_create_tir_in_bits {
7064 u8 reserved_at_20[0x10];
7067 u8 reserved_at_40[0xc0];
7069 struct mlx5_ifc_tirc_bits ctx;
7072 struct mlx5_ifc_create_srq_out_bits {
7074 u8 reserved_at_8[0x18];
7078 u8 reserved_at_40[0x8];
7081 u8 reserved_at_60[0x20];
7084 struct mlx5_ifc_create_srq_in_bits {
7088 u8 reserved_at_20[0x10];
7091 u8 reserved_at_40[0x40];
7093 struct mlx5_ifc_srqc_bits srq_context_entry;
7095 u8 reserved_at_280[0x600];
7100 struct mlx5_ifc_create_sq_out_bits {
7102 u8 reserved_at_8[0x18];
7106 u8 reserved_at_40[0x8];
7109 u8 reserved_at_60[0x20];
7112 struct mlx5_ifc_create_sq_in_bits {
7116 u8 reserved_at_20[0x10];
7119 u8 reserved_at_40[0xc0];
7121 struct mlx5_ifc_sqc_bits ctx;
7124 struct mlx5_ifc_create_scheduling_element_out_bits {
7126 u8 reserved_at_8[0x18];
7130 u8 reserved_at_40[0x40];
7132 u8 scheduling_element_id[0x20];
7134 u8 reserved_at_a0[0x160];
7137 struct mlx5_ifc_create_scheduling_element_in_bits {
7139 u8 reserved_at_10[0x10];
7141 u8 reserved_at_20[0x10];
7144 u8 scheduling_hierarchy[0x8];
7145 u8 reserved_at_48[0x18];
7147 u8 reserved_at_60[0xa0];
7149 struct mlx5_ifc_scheduling_context_bits scheduling_context;
7151 u8 reserved_at_300[0x100];
7154 struct mlx5_ifc_create_rqt_out_bits {
7156 u8 reserved_at_8[0x18];
7160 u8 reserved_at_40[0x8];
7163 u8 reserved_at_60[0x20];
7166 struct mlx5_ifc_create_rqt_in_bits {
7170 u8 reserved_at_20[0x10];
7173 u8 reserved_at_40[0xc0];
7175 struct mlx5_ifc_rqtc_bits rqt_context;
7178 struct mlx5_ifc_create_rq_out_bits {
7180 u8 reserved_at_8[0x18];
7184 u8 reserved_at_40[0x8];
7187 u8 reserved_at_60[0x20];
7190 struct mlx5_ifc_create_rq_in_bits {
7194 u8 reserved_at_20[0x10];
7197 u8 reserved_at_40[0xc0];
7199 struct mlx5_ifc_rqc_bits ctx;
7202 struct mlx5_ifc_create_rmp_out_bits {
7204 u8 reserved_at_8[0x18];
7208 u8 reserved_at_40[0x8];
7211 u8 reserved_at_60[0x20];
7214 struct mlx5_ifc_create_rmp_in_bits {
7218 u8 reserved_at_20[0x10];
7221 u8 reserved_at_40[0xc0];
7223 struct mlx5_ifc_rmpc_bits ctx;
7226 struct mlx5_ifc_create_qp_out_bits {
7228 u8 reserved_at_8[0x18];
7232 u8 reserved_at_40[0x8];
7235 u8 reserved_at_60[0x20];
7238 struct mlx5_ifc_create_qp_in_bits {
7242 u8 reserved_at_20[0x10];
7245 u8 reserved_at_40[0x40];
7247 u8 opt_param_mask[0x20];
7249 u8 reserved_at_a0[0x20];
7251 struct mlx5_ifc_qpc_bits qpc;
7253 u8 reserved_at_800[0x60];
7255 u8 wq_umem_valid[0x1];
7256 u8 reserved_at_861[0x1f];
7261 struct mlx5_ifc_create_psv_out_bits {
7263 u8 reserved_at_8[0x18];
7267 u8 reserved_at_40[0x40];
7269 u8 reserved_at_80[0x8];
7270 u8 psv0_index[0x18];
7272 u8 reserved_at_a0[0x8];
7273 u8 psv1_index[0x18];
7275 u8 reserved_at_c0[0x8];
7276 u8 psv2_index[0x18];
7278 u8 reserved_at_e0[0x8];
7279 u8 psv3_index[0x18];
7282 struct mlx5_ifc_create_psv_in_bits {
7284 u8 reserved_at_10[0x10];
7286 u8 reserved_at_20[0x10];
7290 u8 reserved_at_44[0x4];
7293 u8 reserved_at_60[0x20];
7296 struct mlx5_ifc_create_mkey_out_bits {
7298 u8 reserved_at_8[0x18];
7302 u8 reserved_at_40[0x8];
7303 u8 mkey_index[0x18];
7305 u8 reserved_at_60[0x20];
7308 struct mlx5_ifc_create_mkey_in_bits {
7310 u8 reserved_at_10[0x10];
7312 u8 reserved_at_20[0x10];
7315 u8 reserved_at_40[0x20];
7318 u8 mkey_umem_valid[0x1];
7319 u8 reserved_at_62[0x1e];
7321 struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
7323 u8 reserved_at_280[0x80];
7325 u8 translations_octword_actual_size[0x20];
7327 u8 reserved_at_320[0x560];
7329 u8 klm_pas_mtt[0][0x20];
7332 struct mlx5_ifc_create_flow_table_out_bits {
7334 u8 reserved_at_8[0x18];
7338 u8 reserved_at_40[0x8];
7341 u8 reserved_at_60[0x20];
7344 struct mlx5_ifc_flow_table_context_bits {
7345 u8 reformat_en[0x1];
7347 u8 reserved_at_2[0x1];
7348 u8 termination_table[0x1];
7349 u8 table_miss_action[0x4];
7351 u8 reserved_at_10[0x8];
7354 u8 reserved_at_20[0x8];
7355 u8 table_miss_id[0x18];
7357 u8 reserved_at_40[0x8];
7358 u8 lag_master_next_table_id[0x18];
7360 u8 reserved_at_60[0xe0];
7363 struct mlx5_ifc_create_flow_table_in_bits {
7365 u8 reserved_at_10[0x10];
7367 u8 reserved_at_20[0x10];
7370 u8 other_vport[0x1];
7371 u8 reserved_at_41[0xf];
7372 u8 vport_number[0x10];
7374 u8 reserved_at_60[0x20];
7377 u8 reserved_at_88[0x18];
7379 u8 reserved_at_a0[0x20];
7381 struct mlx5_ifc_flow_table_context_bits flow_table_context;
7384 struct mlx5_ifc_create_flow_group_out_bits {
7386 u8 reserved_at_8[0x18];
7390 u8 reserved_at_40[0x8];
7393 u8 reserved_at_60[0x20];
7397 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0,
7398 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1,
7399 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2,
7400 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_2 = 0x3,
7403 struct mlx5_ifc_create_flow_group_in_bits {
7405 u8 reserved_at_10[0x10];
7407 u8 reserved_at_20[0x10];
7410 u8 other_vport[0x1];
7411 u8 reserved_at_41[0xf];
7412 u8 vport_number[0x10];
7414 u8 reserved_at_60[0x20];
7417 u8 reserved_at_88[0x18];
7419 u8 reserved_at_a0[0x8];
7422 u8 source_eswitch_owner_vhca_id_valid[0x1];
7424 u8 reserved_at_c1[0x1f];
7426 u8 start_flow_index[0x20];
7428 u8 reserved_at_100[0x20];
7430 u8 end_flow_index[0x20];
7432 u8 reserved_at_140[0xa0];
7434 u8 reserved_at_1e0[0x18];
7435 u8 match_criteria_enable[0x8];
7437 struct mlx5_ifc_fte_match_param_bits match_criteria;
7439 u8 reserved_at_1200[0xe00];
7442 struct mlx5_ifc_create_eq_out_bits {
7444 u8 reserved_at_8[0x18];
7448 u8 reserved_at_40[0x18];
7451 u8 reserved_at_60[0x20];
7454 struct mlx5_ifc_create_eq_in_bits {
7458 u8 reserved_at_20[0x10];
7461 u8 reserved_at_40[0x40];
7463 struct mlx5_ifc_eqc_bits eq_context_entry;
7465 u8 reserved_at_280[0x40];
7467 u8 event_bitmask[4][0x40];
7469 u8 reserved_at_3c0[0x4c0];
7474 struct mlx5_ifc_create_dct_out_bits {
7476 u8 reserved_at_8[0x18];
7480 u8 reserved_at_40[0x8];
7483 u8 reserved_at_60[0x20];
7486 struct mlx5_ifc_create_dct_in_bits {
7490 u8 reserved_at_20[0x10];
7493 u8 reserved_at_40[0x40];
7495 struct mlx5_ifc_dctc_bits dct_context_entry;
7497 u8 reserved_at_280[0x180];
7500 struct mlx5_ifc_create_cq_out_bits {
7502 u8 reserved_at_8[0x18];
7506 u8 reserved_at_40[0x8];
7509 u8 reserved_at_60[0x20];
7512 struct mlx5_ifc_create_cq_in_bits {
7516 u8 reserved_at_20[0x10];
7519 u8 reserved_at_40[0x40];
7521 struct mlx5_ifc_cqc_bits cq_context;
7523 u8 reserved_at_280[0x60];
7525 u8 cq_umem_valid[0x1];
7526 u8 reserved_at_2e1[0x59f];
7531 struct mlx5_ifc_config_int_moderation_out_bits {
7533 u8 reserved_at_8[0x18];
7537 u8 reserved_at_40[0x4];
7539 u8 int_vector[0x10];
7541 u8 reserved_at_60[0x20];
7545 MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE = 0x0,
7546 MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ = 0x1,
7549 struct mlx5_ifc_config_int_moderation_in_bits {
7551 u8 reserved_at_10[0x10];
7553 u8 reserved_at_20[0x10];
7556 u8 reserved_at_40[0x4];
7558 u8 int_vector[0x10];
7560 u8 reserved_at_60[0x20];
7563 struct mlx5_ifc_attach_to_mcg_out_bits {
7565 u8 reserved_at_8[0x18];
7569 u8 reserved_at_40[0x40];
7572 struct mlx5_ifc_attach_to_mcg_in_bits {
7576 u8 reserved_at_20[0x10];
7579 u8 reserved_at_40[0x8];
7582 u8 reserved_at_60[0x20];
7584 u8 multicast_gid[16][0x8];
7587 struct mlx5_ifc_arm_xrq_out_bits {
7589 u8 reserved_at_8[0x18];
7593 u8 reserved_at_40[0x40];
7596 struct mlx5_ifc_arm_xrq_in_bits {
7598 u8 reserved_at_10[0x10];
7600 u8 reserved_at_20[0x10];
7603 u8 reserved_at_40[0x8];
7606 u8 reserved_at_60[0x10];
7610 struct mlx5_ifc_arm_xrc_srq_out_bits {
7612 u8 reserved_at_8[0x18];
7616 u8 reserved_at_40[0x40];
7620 MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ = 0x1,
7623 struct mlx5_ifc_arm_xrc_srq_in_bits {
7627 u8 reserved_at_20[0x10];
7630 u8 reserved_at_40[0x8];
7633 u8 reserved_at_60[0x10];
7637 struct mlx5_ifc_arm_rq_out_bits {
7639 u8 reserved_at_8[0x18];
7643 u8 reserved_at_40[0x40];
7647 MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
7648 MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
7651 struct mlx5_ifc_arm_rq_in_bits {
7655 u8 reserved_at_20[0x10];
7658 u8 reserved_at_40[0x8];
7659 u8 srq_number[0x18];
7661 u8 reserved_at_60[0x10];
7665 struct mlx5_ifc_arm_dct_out_bits {
7667 u8 reserved_at_8[0x18];
7671 u8 reserved_at_40[0x40];
7674 struct mlx5_ifc_arm_dct_in_bits {
7676 u8 reserved_at_10[0x10];
7678 u8 reserved_at_20[0x10];
7681 u8 reserved_at_40[0x8];
7682 u8 dct_number[0x18];
7684 u8 reserved_at_60[0x20];
7687 struct mlx5_ifc_alloc_xrcd_out_bits {
7689 u8 reserved_at_8[0x18];
7693 u8 reserved_at_40[0x8];
7696 u8 reserved_at_60[0x20];
7699 struct mlx5_ifc_alloc_xrcd_in_bits {
7703 u8 reserved_at_20[0x10];
7706 u8 reserved_at_40[0x40];
7709 struct mlx5_ifc_alloc_uar_out_bits {
7711 u8 reserved_at_8[0x18];
7715 u8 reserved_at_40[0x8];
7718 u8 reserved_at_60[0x20];
7721 struct mlx5_ifc_alloc_uar_in_bits {
7723 u8 reserved_at_10[0x10];
7725 u8 reserved_at_20[0x10];
7728 u8 reserved_at_40[0x40];
7731 struct mlx5_ifc_alloc_transport_domain_out_bits {
7733 u8 reserved_at_8[0x18];
7737 u8 reserved_at_40[0x8];
7738 u8 transport_domain[0x18];
7740 u8 reserved_at_60[0x20];
7743 struct mlx5_ifc_alloc_transport_domain_in_bits {
7747 u8 reserved_at_20[0x10];
7750 u8 reserved_at_40[0x40];
7753 struct mlx5_ifc_alloc_q_counter_out_bits {
7755 u8 reserved_at_8[0x18];
7759 u8 reserved_at_40[0x18];
7760 u8 counter_set_id[0x8];
7762 u8 reserved_at_60[0x20];
7765 struct mlx5_ifc_alloc_q_counter_in_bits {
7769 u8 reserved_at_20[0x10];
7772 u8 reserved_at_40[0x40];
7775 struct mlx5_ifc_alloc_pd_out_bits {
7777 u8 reserved_at_8[0x18];
7781 u8 reserved_at_40[0x8];
7784 u8 reserved_at_60[0x20];
7787 struct mlx5_ifc_alloc_pd_in_bits {
7791 u8 reserved_at_20[0x10];
7794 u8 reserved_at_40[0x40];
7797 struct mlx5_ifc_alloc_flow_counter_out_bits {
7799 u8 reserved_at_8[0x18];
7803 u8 flow_counter_id[0x20];
7805 u8 reserved_at_60[0x20];
7808 struct mlx5_ifc_alloc_flow_counter_in_bits {
7810 u8 reserved_at_10[0x10];
7812 u8 reserved_at_20[0x10];
7815 u8 reserved_at_40[0x40];
7818 struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
7820 u8 reserved_at_8[0x18];
7824 u8 reserved_at_40[0x40];
7827 struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
7829 u8 reserved_at_10[0x10];
7831 u8 reserved_at_20[0x10];
7834 u8 reserved_at_40[0x20];
7836 u8 reserved_at_60[0x10];
7837 u8 vxlan_udp_port[0x10];
7840 struct mlx5_ifc_set_pp_rate_limit_out_bits {
7842 u8 reserved_at_8[0x18];
7846 u8 reserved_at_40[0x40];
7849 struct mlx5_ifc_set_pp_rate_limit_in_bits {
7851 u8 reserved_at_10[0x10];
7853 u8 reserved_at_20[0x10];
7856 u8 reserved_at_40[0x10];
7857 u8 rate_limit_index[0x10];
7859 u8 reserved_at_60[0x20];
7861 u8 rate_limit[0x20];
7863 u8 burst_upper_bound[0x20];
7865 u8 reserved_at_c0[0x10];
7866 u8 typical_packet_size[0x10];
7868 u8 reserved_at_e0[0x120];
7871 struct mlx5_ifc_access_register_out_bits {
7873 u8 reserved_at_8[0x18];
7877 u8 reserved_at_40[0x40];
7879 u8 register_data[0][0x20];
7883 MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE = 0x0,
7884 MLX5_ACCESS_REGISTER_IN_OP_MOD_READ = 0x1,
7887 struct mlx5_ifc_access_register_in_bits {
7889 u8 reserved_at_10[0x10];
7891 u8 reserved_at_20[0x10];
7894 u8 reserved_at_40[0x10];
7895 u8 register_id[0x10];
7899 u8 register_data[0][0x20];
7902 struct mlx5_ifc_sltp_reg_bits {
7907 u8 reserved_at_12[0x2];
7909 u8 reserved_at_18[0x8];
7911 u8 reserved_at_20[0x20];
7913 u8 reserved_at_40[0x7];
7919 u8 reserved_at_60[0xc];
7920 u8 ob_preemp_mode[0x4];
7924 u8 reserved_at_80[0x20];
7927 struct mlx5_ifc_slrg_reg_bits {
7932 u8 reserved_at_12[0x2];
7934 u8 reserved_at_18[0x8];
7936 u8 time_to_link_up[0x10];
7937 u8 reserved_at_30[0xc];
7938 u8 grade_lane_speed[0x4];
7940 u8 grade_version[0x8];
7943 u8 reserved_at_60[0x4];
7944 u8 height_grade_type[0x4];
7945 u8 height_grade[0x18];
7950 u8 reserved_at_a0[0x10];
7951 u8 height_sigma[0x10];
7953 u8 reserved_at_c0[0x20];
7955 u8 reserved_at_e0[0x4];
7956 u8 phase_grade_type[0x4];
7957 u8 phase_grade[0x18];
7959 u8 reserved_at_100[0x8];
7960 u8 phase_eo_pos[0x8];
7961 u8 reserved_at_110[0x8];
7962 u8 phase_eo_neg[0x8];
7964 u8 ffe_set_tested[0x10];
7965 u8 test_errors_per_lane[0x10];
7968 struct mlx5_ifc_pvlc_reg_bits {
7969 u8 reserved_at_0[0x8];
7971 u8 reserved_at_10[0x10];
7973 u8 reserved_at_20[0x1c];
7976 u8 reserved_at_40[0x1c];
7979 u8 reserved_at_60[0x1c];
7980 u8 vl_operational[0x4];
7983 struct mlx5_ifc_pude_reg_bits {
7986 u8 reserved_at_10[0x4];
7987 u8 admin_status[0x4];
7988 u8 reserved_at_18[0x4];
7989 u8 oper_status[0x4];
7991 u8 reserved_at_20[0x60];
7994 struct mlx5_ifc_ptys_reg_bits {
7995 u8 reserved_at_0[0x1];
7996 u8 an_disable_admin[0x1];
7997 u8 an_disable_cap[0x1];
7998 u8 reserved_at_3[0x5];
8000 u8 reserved_at_10[0xd];
8004 u8 reserved_at_24[0x1c];
8006 u8 ext_eth_proto_capability[0x20];
8008 u8 eth_proto_capability[0x20];
8010 u8 ib_link_width_capability[0x10];
8011 u8 ib_proto_capability[0x10];
8013 u8 ext_eth_proto_admin[0x20];
8015 u8 eth_proto_admin[0x20];
8017 u8 ib_link_width_admin[0x10];
8018 u8 ib_proto_admin[0x10];
8020 u8 ext_eth_proto_oper[0x20];
8022 u8 eth_proto_oper[0x20];
8024 u8 ib_link_width_oper[0x10];
8025 u8 ib_proto_oper[0x10];
8027 u8 reserved_at_160[0x1c];
8028 u8 connector_type[0x4];
8030 u8 eth_proto_lp_advertise[0x20];
8032 u8 reserved_at_1a0[0x60];
8035 struct mlx5_ifc_mlcr_reg_bits {
8036 u8 reserved_at_0[0x8];
8038 u8 reserved_at_10[0x20];
8040 u8 beacon_duration[0x10];
8041 u8 reserved_at_40[0x10];
8043 u8 beacon_remain[0x10];
8046 struct mlx5_ifc_ptas_reg_bits {
8047 u8 reserved_at_0[0x20];
8049 u8 algorithm_options[0x10];
8050 u8 reserved_at_30[0x4];
8051 u8 repetitions_mode[0x4];
8052 u8 num_of_repetitions[0x8];
8054 u8 grade_version[0x8];
8055 u8 height_grade_type[0x4];
8056 u8 phase_grade_type[0x4];
8057 u8 height_grade_weight[0x8];
8058 u8 phase_grade_weight[0x8];
8060 u8 gisim_measure_bits[0x10];
8061 u8 adaptive_tap_measure_bits[0x10];
8063 u8 ber_bath_high_error_threshold[0x10];
8064 u8 ber_bath_mid_error_threshold[0x10];
8066 u8 ber_bath_low_error_threshold[0x10];
8067 u8 one_ratio_high_threshold[0x10];
8069 u8 one_ratio_high_mid_threshold[0x10];
8070 u8 one_ratio_low_mid_threshold[0x10];
8072 u8 one_ratio_low_threshold[0x10];
8073 u8 ndeo_error_threshold[0x10];
8075 u8 mixer_offset_step_size[0x10];
8076 u8 reserved_at_110[0x8];
8077 u8 mix90_phase_for_voltage_bath[0x8];
8079 u8 mixer_offset_start[0x10];
8080 u8 mixer_offset_end[0x10];
8082 u8 reserved_at_140[0x15];
8083 u8 ber_test_time[0xb];
8086 struct mlx5_ifc_pspa_reg_bits {
8090 u8 reserved_at_18[0x8];
8092 u8 reserved_at_20[0x20];
8095 struct mlx5_ifc_pqdr_reg_bits {
8096 u8 reserved_at_0[0x8];
8098 u8 reserved_at_10[0x5];
8100 u8 reserved_at_18[0x6];
8103 u8 reserved_at_20[0x20];
8105 u8 reserved_at_40[0x10];
8106 u8 min_threshold[0x10];
8108 u8 reserved_at_60[0x10];
8109 u8 max_threshold[0x10];
8111 u8 reserved_at_80[0x10];
8112 u8 mark_probability_denominator[0x10];
8114 u8 reserved_at_a0[0x60];
8117 struct mlx5_ifc_ppsc_reg_bits {
8118 u8 reserved_at_0[0x8];
8120 u8 reserved_at_10[0x10];
8122 u8 reserved_at_20[0x60];
8124 u8 reserved_at_80[0x1c];
8127 u8 reserved_at_a0[0x1c];
8128 u8 wrps_status[0x4];
8130 u8 reserved_at_c0[0x8];
8131 u8 up_threshold[0x8];
8132 u8 reserved_at_d0[0x8];
8133 u8 down_threshold[0x8];
8135 u8 reserved_at_e0[0x20];
8137 u8 reserved_at_100[0x1c];
8140 u8 reserved_at_120[0x1c];
8141 u8 srps_status[0x4];
8143 u8 reserved_at_140[0x40];
8146 struct mlx5_ifc_pplr_reg_bits {
8147 u8 reserved_at_0[0x8];
8149 u8 reserved_at_10[0x10];
8151 u8 reserved_at_20[0x8];
8153 u8 reserved_at_30[0x8];
8157 struct mlx5_ifc_pplm_reg_bits {
8158 u8 reserved_at_0[0x8];
8160 u8 reserved_at_10[0x10];
8162 u8 reserved_at_20[0x20];
8164 u8 port_profile_mode[0x8];
8165 u8 static_port_profile[0x8];
8166 u8 active_port_profile[0x8];
8167 u8 reserved_at_58[0x8];
8169 u8 retransmission_active[0x8];
8170 u8 fec_mode_active[0x18];
8172 u8 rs_fec_correction_bypass_cap[0x4];
8173 u8 reserved_at_84[0x8];
8174 u8 fec_override_cap_56g[0x4];
8175 u8 fec_override_cap_100g[0x4];
8176 u8 fec_override_cap_50g[0x4];
8177 u8 fec_override_cap_25g[0x4];
8178 u8 fec_override_cap_10g_40g[0x4];
8180 u8 rs_fec_correction_bypass_admin[0x4];
8181 u8 reserved_at_a4[0x8];
8182 u8 fec_override_admin_56g[0x4];
8183 u8 fec_override_admin_100g[0x4];
8184 u8 fec_override_admin_50g[0x4];
8185 u8 fec_override_admin_25g[0x4];
8186 u8 fec_override_admin_10g_40g[0x4];
8189 struct mlx5_ifc_ppcnt_reg_bits {
8193 u8 reserved_at_12[0x8];
8197 u8 reserved_at_21[0x1c];
8200 union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
8203 struct mlx5_ifc_mpein_reg_bits {
8204 u8 reserved_at_0[0x2];
8208 u8 reserved_at_18[0x8];
8210 u8 capability_mask[0x20];
8212 u8 reserved_at_40[0x8];
8213 u8 link_width_enabled[0x8];
8214 u8 link_speed_enabled[0x10];
8216 u8 lane0_physical_position[0x8];
8217 u8 link_width_active[0x8];
8218 u8 link_speed_active[0x10];
8220 u8 num_of_pfs[0x10];
8221 u8 num_of_vfs[0x10];
8224 u8 reserved_at_b0[0x10];
8226 u8 max_read_request_size[0x4];
8227 u8 max_payload_size[0x4];
8228 u8 reserved_at_c8[0x5];
8231 u8 reserved_at_d4[0xb];
8232 u8 lane_reversal[0x1];
8234 u8 reserved_at_e0[0x14];
8237 u8 reserved_at_100[0x20];
8239 u8 device_status[0x10];
8241 u8 reserved_at_138[0x8];
8243 u8 reserved_at_140[0x10];
8244 u8 receiver_detect_result[0x10];
8246 u8 reserved_at_160[0x20];
8249 struct mlx5_ifc_mpcnt_reg_bits {
8250 u8 reserved_at_0[0x8];
8252 u8 reserved_at_10[0xa];
8256 u8 reserved_at_21[0x1f];
8258 union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set;
8261 struct mlx5_ifc_ppad_reg_bits {
8262 u8 reserved_at_0[0x3];
8264 u8 reserved_at_4[0x4];
8270 u8 reserved_at_40[0x40];
8273 struct mlx5_ifc_pmtu_reg_bits {
8274 u8 reserved_at_0[0x8];
8276 u8 reserved_at_10[0x10];
8279 u8 reserved_at_30[0x10];
8282 u8 reserved_at_50[0x10];
8285 u8 reserved_at_70[0x10];
8288 struct mlx5_ifc_pmpr_reg_bits {
8289 u8 reserved_at_0[0x8];
8291 u8 reserved_at_10[0x10];
8293 u8 reserved_at_20[0x18];
8294 u8 attenuation_5g[0x8];
8296 u8 reserved_at_40[0x18];
8297 u8 attenuation_7g[0x8];
8299 u8 reserved_at_60[0x18];
8300 u8 attenuation_12g[0x8];
8303 struct mlx5_ifc_pmpe_reg_bits {
8304 u8 reserved_at_0[0x8];
8306 u8 reserved_at_10[0xc];
8307 u8 module_status[0x4];
8309 u8 reserved_at_20[0x60];
8312 struct mlx5_ifc_pmpc_reg_bits {
8313 u8 module_state_updated[32][0x8];
8316 struct mlx5_ifc_pmlpn_reg_bits {
8317 u8 reserved_at_0[0x4];
8318 u8 mlpn_status[0x4];
8320 u8 reserved_at_10[0x10];
8323 u8 reserved_at_21[0x1f];
8326 struct mlx5_ifc_pmlp_reg_bits {
8328 u8 reserved_at_1[0x7];
8330 u8 reserved_at_10[0x8];
8333 u8 lane0_module_mapping[0x20];
8335 u8 lane1_module_mapping[0x20];
8337 u8 lane2_module_mapping[0x20];
8339 u8 lane3_module_mapping[0x20];
8341 u8 reserved_at_a0[0x160];
8344 struct mlx5_ifc_pmaos_reg_bits {
8345 u8 reserved_at_0[0x8];
8347 u8 reserved_at_10[0x4];
8348 u8 admin_status[0x4];
8349 u8 reserved_at_18[0x4];
8350 u8 oper_status[0x4];
8354 u8 reserved_at_22[0x1c];
8357 u8 reserved_at_40[0x40];
8360 struct mlx5_ifc_plpc_reg_bits {
8361 u8 reserved_at_0[0x4];
8363 u8 reserved_at_10[0x4];
8365 u8 reserved_at_18[0x8];
8367 u8 reserved_at_20[0x10];
8368 u8 lane_speed[0x10];
8370 u8 reserved_at_40[0x17];
8372 u8 fec_mode_policy[0x8];
8374 u8 retransmission_capability[0x8];
8375 u8 fec_mode_capability[0x18];
8377 u8 retransmission_support_admin[0x8];
8378 u8 fec_mode_support_admin[0x18];
8380 u8 retransmission_request_admin[0x8];
8381 u8 fec_mode_request_admin[0x18];
8383 u8 reserved_at_c0[0x80];
8386 struct mlx5_ifc_plib_reg_bits {
8387 u8 reserved_at_0[0x8];
8389 u8 reserved_at_10[0x8];
8392 u8 reserved_at_20[0x60];
8395 struct mlx5_ifc_plbf_reg_bits {
8396 u8 reserved_at_0[0x8];
8398 u8 reserved_at_10[0xd];
8401 u8 reserved_at_20[0x20];
8404 struct mlx5_ifc_pipg_reg_bits {
8405 u8 reserved_at_0[0x8];
8407 u8 reserved_at_10[0x10];
8410 u8 reserved_at_21[0x19];
8412 u8 reserved_at_3e[0x2];
8415 struct mlx5_ifc_pifr_reg_bits {
8416 u8 reserved_at_0[0x8];
8418 u8 reserved_at_10[0x10];
8420 u8 reserved_at_20[0xe0];
8422 u8 port_filter[8][0x20];
8424 u8 port_filter_update_en[8][0x20];
8427 struct mlx5_ifc_pfcc_reg_bits {
8428 u8 reserved_at_0[0x8];
8430 u8 reserved_at_10[0xb];
8431 u8 ppan_mask_n[0x1];
8432 u8 minor_stall_mask[0x1];
8433 u8 critical_stall_mask[0x1];
8434 u8 reserved_at_1e[0x2];
8437 u8 reserved_at_24[0x4];
8438 u8 prio_mask_tx[0x8];
8439 u8 reserved_at_30[0x8];
8440 u8 prio_mask_rx[0x8];
8444 u8 pptx_mask_n[0x1];
8445 u8 reserved_at_43[0x5];
8447 u8 reserved_at_50[0x10];
8451 u8 pprx_mask_n[0x1];
8452 u8 reserved_at_63[0x5];
8454 u8 reserved_at_70[0x10];
8456 u8 device_stall_minor_watermark[0x10];
8457 u8 device_stall_critical_watermark[0x10];
8459 u8 reserved_at_a0[0x60];
8462 struct mlx5_ifc_pelc_reg_bits {
8464 u8 reserved_at_4[0x4];
8466 u8 reserved_at_10[0x10];
8469 u8 op_capability[0x8];
8475 u8 capability[0x40];
8481 u8 reserved_at_140[0x80];
8484 struct mlx5_ifc_peir_reg_bits {
8485 u8 reserved_at_0[0x8];
8487 u8 reserved_at_10[0x10];
8489 u8 reserved_at_20[0xc];
8490 u8 error_count[0x4];
8491 u8 reserved_at_30[0x10];
8493 u8 reserved_at_40[0xc];
8495 u8 reserved_at_50[0x8];
8499 struct mlx5_ifc_mpegc_reg_bits {
8500 u8 reserved_at_0[0x30];
8501 u8 field_select[0x10];
8503 u8 tx_overflow_sense[0x1];
8506 u8 reserved_at_43[0x1b];
8507 u8 tx_lossy_overflow_oper[0x2];
8509 u8 reserved_at_60[0x100];
8512 struct mlx5_ifc_pcam_enhanced_features_bits {
8513 u8 reserved_at_0[0x6d];
8514 u8 rx_icrc_encapsulated_counter[0x1];
8515 u8 reserved_at_6e[0x4];
8516 u8 ptys_extended_ethernet[0x1];
8517 u8 reserved_at_73[0x3];
8519 u8 reserved_at_77[0x3];
8520 u8 per_lane_error_counters[0x1];
8521 u8 rx_buffer_fullness_counters[0x1];
8522 u8 ptys_connector_type[0x1];
8523 u8 reserved_at_7d[0x1];
8524 u8 ppcnt_discard_group[0x1];
8525 u8 ppcnt_statistical_group[0x1];
8528 struct mlx5_ifc_pcam_regs_5000_to_507f_bits {
8529 u8 port_access_reg_cap_mask_127_to_96[0x20];
8530 u8 port_access_reg_cap_mask_95_to_64[0x20];
8532 u8 port_access_reg_cap_mask_63_to_36[0x1c];
8534 u8 port_access_reg_cap_mask_34_to_32[0x3];
8536 u8 port_access_reg_cap_mask_31_to_13[0x13];
8539 u8 port_access_reg_cap_mask_10_to_09[0x2];
8541 u8 port_access_reg_cap_mask_07_to_00[0x8];
8544 struct mlx5_ifc_pcam_reg_bits {
8545 u8 reserved_at_0[0x8];
8546 u8 feature_group[0x8];
8547 u8 reserved_at_10[0x8];
8548 u8 access_reg_group[0x8];
8550 u8 reserved_at_20[0x20];
8553 struct mlx5_ifc_pcam_regs_5000_to_507f_bits regs_5000_to_507f;
8554 u8 reserved_at_0[0x80];
8555 } port_access_reg_cap_mask;
8557 u8 reserved_at_c0[0x80];
8560 struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features;
8561 u8 reserved_at_0[0x80];
8564 u8 reserved_at_1c0[0xc0];
8567 struct mlx5_ifc_mcam_enhanced_features_bits {
8568 u8 reserved_at_0[0x6e];
8569 u8 pci_status_and_power[0x1];
8570 u8 reserved_at_6f[0x5];
8571 u8 mark_tx_action_cnp[0x1];
8572 u8 mark_tx_action_cqe[0x1];
8573 u8 dynamic_tx_overflow[0x1];
8574 u8 reserved_at_77[0x4];
8575 u8 pcie_outbound_stalled[0x1];
8576 u8 tx_overflow_buffer_pkt[0x1];
8577 u8 mtpps_enh_out_per_adj[0x1];
8579 u8 pcie_performance_group[0x1];
8582 struct mlx5_ifc_mcam_access_reg_bits {
8583 u8 reserved_at_0[0x1c];
8589 u8 regs_95_to_87[0x9];
8591 u8 regs_85_to_68[0x12];
8592 u8 tracer_registers[0x4];
8594 u8 regs_63_to_32[0x20];
8595 u8 regs_31_to_0[0x20];
8598 struct mlx5_ifc_mcam_reg_bits {
8599 u8 reserved_at_0[0x8];
8600 u8 feature_group[0x8];
8601 u8 reserved_at_10[0x8];
8602 u8 access_reg_group[0x8];
8604 u8 reserved_at_20[0x20];
8607 struct mlx5_ifc_mcam_access_reg_bits access_regs;
8608 u8 reserved_at_0[0x80];
8609 } mng_access_reg_cap_mask;
8611 u8 reserved_at_c0[0x80];
8614 struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features;
8615 u8 reserved_at_0[0x80];
8616 } mng_feature_cap_mask;
8618 u8 reserved_at_1c0[0x80];
8621 struct mlx5_ifc_qcam_access_reg_cap_mask {
8622 u8 qcam_access_reg_cap_mask_127_to_20[0x6C];
8624 u8 qcam_access_reg_cap_mask_18_to_4[0x0F];
8628 u8 qcam_access_reg_cap_mask_0[0x1];
8631 struct mlx5_ifc_qcam_qos_feature_cap_mask {
8632 u8 qcam_qos_feature_cap_mask_127_to_1[0x7F];
8633 u8 qpts_trust_both[0x1];
8636 struct mlx5_ifc_qcam_reg_bits {
8637 u8 reserved_at_0[0x8];
8638 u8 feature_group[0x8];
8639 u8 reserved_at_10[0x8];
8640 u8 access_reg_group[0x8];
8641 u8 reserved_at_20[0x20];
8644 struct mlx5_ifc_qcam_access_reg_cap_mask reg_cap;
8645 u8 reserved_at_0[0x80];
8646 } qos_access_reg_cap_mask;
8648 u8 reserved_at_c0[0x80];
8651 struct mlx5_ifc_qcam_qos_feature_cap_mask feature_cap;
8652 u8 reserved_at_0[0x80];
8653 } qos_feature_cap_mask;
8655 u8 reserved_at_1c0[0x80];
8658 struct mlx5_ifc_core_dump_reg_bits {
8659 u8 reserved_at_0[0x18];
8660 u8 core_dump_type[0x8];
8662 u8 reserved_at_20[0x30];
8665 u8 reserved_at_60[0x8];
8667 u8 reserved_at_80[0x180];
8670 struct mlx5_ifc_pcap_reg_bits {
8671 u8 reserved_at_0[0x8];
8673 u8 reserved_at_10[0x10];
8675 u8 port_capability_mask[4][0x20];
8678 struct mlx5_ifc_paos_reg_bits {
8681 u8 reserved_at_10[0x4];
8682 u8 admin_status[0x4];
8683 u8 reserved_at_18[0x4];
8684 u8 oper_status[0x4];
8688 u8 reserved_at_22[0x1c];
8691 u8 reserved_at_40[0x40];
8694 struct mlx5_ifc_pamp_reg_bits {
8695 u8 reserved_at_0[0x8];
8696 u8 opamp_group[0x8];
8697 u8 reserved_at_10[0xc];
8698 u8 opamp_group_type[0x4];
8700 u8 start_index[0x10];
8701 u8 reserved_at_30[0x4];
8702 u8 num_of_indices[0xc];
8704 u8 index_data[18][0x10];
8707 struct mlx5_ifc_pcmr_reg_bits {
8708 u8 reserved_at_0[0x8];
8710 u8 reserved_at_10[0x10];
8711 u8 entropy_force_cap[0x1];
8712 u8 entropy_calc_cap[0x1];
8713 u8 entropy_gre_calc_cap[0x1];
8714 u8 reserved_at_23[0x1b];
8716 u8 reserved_at_3f[0x1];
8717 u8 entropy_force[0x1];
8718 u8 entropy_calc[0x1];
8719 u8 entropy_gre_calc[0x1];
8720 u8 reserved_at_43[0x1b];
8722 u8 reserved_at_5f[0x1];
8725 struct mlx5_ifc_lane_2_module_mapping_bits {
8726 u8 reserved_at_0[0x6];
8728 u8 reserved_at_8[0x6];
8730 u8 reserved_at_10[0x8];
8734 struct mlx5_ifc_bufferx_reg_bits {
8735 u8 reserved_at_0[0x6];
8738 u8 reserved_at_8[0xc];
8741 u8 xoff_threshold[0x10];
8742 u8 xon_threshold[0x10];
8745 struct mlx5_ifc_set_node_in_bits {
8746 u8 node_description[64][0x8];
8749 struct mlx5_ifc_register_power_settings_bits {
8750 u8 reserved_at_0[0x18];
8751 u8 power_settings_level[0x8];
8753 u8 reserved_at_20[0x60];
8756 struct mlx5_ifc_register_host_endianness_bits {
8758 u8 reserved_at_1[0x1f];
8760 u8 reserved_at_20[0x60];
8763 struct mlx5_ifc_umr_pointer_desc_argument_bits {
8764 u8 reserved_at_0[0x20];
8768 u8 addressh_63_32[0x20];
8770 u8 addressl_31_0[0x20];
8773 struct mlx5_ifc_ud_adrs_vector_bits {
8777 u8 reserved_at_41[0x7];
8778 u8 destination_qp_dct[0x18];
8780 u8 static_rate[0x4];
8781 u8 sl_eth_prio[0x4];
8784 u8 rlid_udp_sport[0x10];
8786 u8 reserved_at_80[0x20];
8788 u8 rmac_47_16[0x20];
8794 u8 reserved_at_e0[0x1];
8796 u8 reserved_at_e2[0x2];
8797 u8 src_addr_index[0x8];
8798 u8 flow_label[0x14];
8800 u8 rgid_rip[16][0x8];
8803 struct mlx5_ifc_pages_req_event_bits {
8804 u8 reserved_at_0[0x10];
8805 u8 function_id[0x10];
8809 u8 reserved_at_40[0xa0];
8812 struct mlx5_ifc_eqe_bits {
8813 u8 reserved_at_0[0x8];
8815 u8 reserved_at_10[0x8];
8816 u8 event_sub_type[0x8];
8818 u8 reserved_at_20[0xe0];
8820 union mlx5_ifc_event_auto_bits event_data;
8822 u8 reserved_at_1e0[0x10];
8824 u8 reserved_at_1f8[0x7];
8829 MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT = 0x7,
8832 struct mlx5_ifc_cmd_queue_entry_bits {
8834 u8 reserved_at_8[0x18];
8836 u8 input_length[0x20];
8838 u8 input_mailbox_pointer_63_32[0x20];
8840 u8 input_mailbox_pointer_31_9[0x17];
8841 u8 reserved_at_77[0x9];
8843 u8 command_input_inline_data[16][0x8];
8845 u8 command_output_inline_data[16][0x8];
8847 u8 output_mailbox_pointer_63_32[0x20];
8849 u8 output_mailbox_pointer_31_9[0x17];
8850 u8 reserved_at_1b7[0x9];
8852 u8 output_length[0x20];
8856 u8 reserved_at_1f0[0x8];
8861 struct mlx5_ifc_cmd_out_bits {
8863 u8 reserved_at_8[0x18];
8867 u8 command_output[0x20];
8870 struct mlx5_ifc_cmd_in_bits {
8872 u8 reserved_at_10[0x10];
8874 u8 reserved_at_20[0x10];
8877 u8 command[0][0x20];
8880 struct mlx5_ifc_cmd_if_box_bits {
8881 u8 mailbox_data[512][0x8];
8883 u8 reserved_at_1000[0x180];
8885 u8 next_pointer_63_32[0x20];
8887 u8 next_pointer_31_10[0x16];
8888 u8 reserved_at_11b6[0xa];
8890 u8 block_number[0x20];
8892 u8 reserved_at_11e0[0x8];
8894 u8 ctrl_signature[0x8];
8898 struct mlx5_ifc_mtt_bits {
8899 u8 ptag_63_32[0x20];
8902 u8 reserved_at_38[0x6];
8907 struct mlx5_ifc_query_wol_rol_out_bits {
8909 u8 reserved_at_8[0x18];
8913 u8 reserved_at_40[0x10];
8917 u8 reserved_at_60[0x20];
8920 struct mlx5_ifc_query_wol_rol_in_bits {
8922 u8 reserved_at_10[0x10];
8924 u8 reserved_at_20[0x10];
8927 u8 reserved_at_40[0x40];
8930 struct mlx5_ifc_set_wol_rol_out_bits {
8932 u8 reserved_at_8[0x18];
8936 u8 reserved_at_40[0x40];
8939 struct mlx5_ifc_set_wol_rol_in_bits {
8941 u8 reserved_at_10[0x10];
8943 u8 reserved_at_20[0x10];
8946 u8 rol_mode_valid[0x1];
8947 u8 wol_mode_valid[0x1];
8948 u8 reserved_at_42[0xe];
8952 u8 reserved_at_60[0x20];
8956 MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER = 0x0,
8957 MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED = 0x1,
8958 MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC = 0x2,
8962 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER = 0x0,
8963 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED = 0x1,
8964 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC = 0x2,
8968 MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR = 0x1,
8969 MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC = 0x7,
8970 MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR = 0x8,
8971 MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR = 0x9,
8972 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR = 0xa,
8973 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR = 0xb,
8974 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN = 0xc,
8975 MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR = 0xd,
8976 MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV = 0xe,
8977 MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR = 0xf,
8978 MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR = 0x10,
8981 struct mlx5_ifc_initial_seg_bits {
8982 u8 fw_rev_minor[0x10];
8983 u8 fw_rev_major[0x10];
8985 u8 cmd_interface_rev[0x10];
8986 u8 fw_rev_subminor[0x10];
8988 u8 reserved_at_40[0x40];
8990 u8 cmdq_phy_addr_63_32[0x20];
8992 u8 cmdq_phy_addr_31_12[0x14];
8993 u8 reserved_at_b4[0x2];
8994 u8 nic_interface[0x2];
8995 u8 log_cmdq_size[0x4];
8996 u8 log_cmdq_stride[0x4];
8998 u8 command_doorbell_vector[0x20];
9000 u8 reserved_at_e0[0xf00];
9002 u8 initializing[0x1];
9003 u8 reserved_at_fe1[0x4];
9004 u8 nic_interface_supported[0x3];
9005 u8 embedded_cpu[0x1];
9006 u8 reserved_at_fe9[0x17];
9008 struct mlx5_ifc_health_buffer_bits health_buffer;
9010 u8 no_dram_nic_offset[0x20];
9012 u8 reserved_at_1220[0x6e40];
9014 u8 reserved_at_8060[0x1f];
9017 u8 health_syndrome[0x8];
9018 u8 health_counter[0x18];
9020 u8 reserved_at_80a0[0x17fc0];
9023 struct mlx5_ifc_mtpps_reg_bits {
9024 u8 reserved_at_0[0xc];
9025 u8 cap_number_of_pps_pins[0x4];
9026 u8 reserved_at_10[0x4];
9027 u8 cap_max_num_of_pps_in_pins[0x4];
9028 u8 reserved_at_18[0x4];
9029 u8 cap_max_num_of_pps_out_pins[0x4];
9031 u8 reserved_at_20[0x24];
9032 u8 cap_pin_3_mode[0x4];
9033 u8 reserved_at_48[0x4];
9034 u8 cap_pin_2_mode[0x4];
9035 u8 reserved_at_50[0x4];
9036 u8 cap_pin_1_mode[0x4];
9037 u8 reserved_at_58[0x4];
9038 u8 cap_pin_0_mode[0x4];
9040 u8 reserved_at_60[0x4];
9041 u8 cap_pin_7_mode[0x4];
9042 u8 reserved_at_68[0x4];
9043 u8 cap_pin_6_mode[0x4];
9044 u8 reserved_at_70[0x4];
9045 u8 cap_pin_5_mode[0x4];
9046 u8 reserved_at_78[0x4];
9047 u8 cap_pin_4_mode[0x4];
9049 u8 field_select[0x20];
9050 u8 reserved_at_a0[0x60];
9053 u8 reserved_at_101[0xb];
9055 u8 reserved_at_110[0x4];
9059 u8 reserved_at_120[0x20];
9061 u8 time_stamp[0x40];
9063 u8 out_pulse_duration[0x10];
9064 u8 out_periodic_adjustment[0x10];
9065 u8 enhanced_out_periodic_adjustment[0x20];
9067 u8 reserved_at_1c0[0x20];
9070 struct mlx5_ifc_mtppse_reg_bits {
9071 u8 reserved_at_0[0x18];
9074 u8 reserved_at_21[0x1b];
9075 u8 event_generation_mode[0x4];
9076 u8 reserved_at_40[0x40];
9079 struct mlx5_ifc_mcqs_reg_bits {
9080 u8 last_index_flag[0x1];
9081 u8 reserved_at_1[0x7];
9083 u8 component_index[0x10];
9085 u8 reserved_at_20[0x10];
9086 u8 identifier[0x10];
9088 u8 reserved_at_40[0x17];
9089 u8 component_status[0x5];
9090 u8 component_update_state[0x4];
9092 u8 last_update_state_changer_type[0x4];
9093 u8 last_update_state_changer_host_id[0x4];
9094 u8 reserved_at_68[0x18];
9097 struct mlx5_ifc_mcqi_cap_bits {
9098 u8 supported_info_bitmask[0x20];
9100 u8 component_size[0x20];
9102 u8 max_component_size[0x20];
9104 u8 log_mcda_word_size[0x4];
9105 u8 reserved_at_64[0xc];
9106 u8 mcda_max_write_size[0x10];
9109 u8 reserved_at_81[0x1];
9110 u8 match_chip_id[0x1];
9112 u8 check_user_timestamp[0x1];
9113 u8 match_base_guid_mac[0x1];
9114 u8 reserved_at_86[0x1a];
9117 struct mlx5_ifc_mcqi_version_bits {
9118 u8 reserved_at_0[0x2];
9119 u8 build_time_valid[0x1];
9120 u8 user_defined_time_valid[0x1];
9121 u8 reserved_at_4[0x14];
9122 u8 version_string_length[0x8];
9126 u8 build_time[0x40];
9128 u8 user_defined_time[0x40];
9130 u8 build_tool_version[0x20];
9132 u8 reserved_at_e0[0x20];
9134 u8 version_string[92][0x8];
9137 struct mlx5_ifc_mcqi_activation_method_bits {
9138 u8 pending_server_ac_power_cycle[0x1];
9139 u8 pending_server_dc_power_cycle[0x1];
9140 u8 pending_server_reboot[0x1];
9141 u8 pending_fw_reset[0x1];
9142 u8 auto_activate[0x1];
9143 u8 all_hosts_sync[0x1];
9144 u8 device_hw_reset[0x1];
9145 u8 reserved_at_7[0x19];
9148 union mlx5_ifc_mcqi_reg_data_bits {
9149 struct mlx5_ifc_mcqi_cap_bits mcqi_caps;
9150 struct mlx5_ifc_mcqi_version_bits mcqi_version;
9151 struct mlx5_ifc_mcqi_activation_method_bits mcqi_activation_mathod;
9154 struct mlx5_ifc_mcqi_reg_bits {
9155 u8 read_pending_component[0x1];
9156 u8 reserved_at_1[0xf];
9157 u8 component_index[0x10];
9159 u8 reserved_at_20[0x20];
9161 u8 reserved_at_40[0x1b];
9168 u8 reserved_at_a0[0x10];
9171 union mlx5_ifc_mcqi_reg_data_bits data[0];
9174 struct mlx5_ifc_mcc_reg_bits {
9175 u8 reserved_at_0[0x4];
9176 u8 time_elapsed_since_last_cmd[0xc];
9177 u8 reserved_at_10[0x8];
9178 u8 instruction[0x8];
9180 u8 reserved_at_20[0x10];
9181 u8 component_index[0x10];
9183 u8 reserved_at_40[0x8];
9184 u8 update_handle[0x18];
9186 u8 handle_owner_type[0x4];
9187 u8 handle_owner_host_id[0x4];
9188 u8 reserved_at_68[0x1];
9189 u8 control_progress[0x7];
9191 u8 reserved_at_78[0x4];
9192 u8 control_state[0x4];
9194 u8 component_size[0x20];
9196 u8 reserved_at_a0[0x60];
9199 struct mlx5_ifc_mcda_reg_bits {
9200 u8 reserved_at_0[0x8];
9201 u8 update_handle[0x18];
9205 u8 reserved_at_40[0x10];
9208 u8 reserved_at_60[0x20];
9213 union mlx5_ifc_ports_control_registers_document_bits {
9214 struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
9215 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
9216 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
9217 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
9218 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
9219 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
9220 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
9221 struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
9222 struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
9223 struct mlx5_ifc_pamp_reg_bits pamp_reg;
9224 struct mlx5_ifc_paos_reg_bits paos_reg;
9225 struct mlx5_ifc_pcap_reg_bits pcap_reg;
9226 struct mlx5_ifc_peir_reg_bits peir_reg;
9227 struct mlx5_ifc_pelc_reg_bits pelc_reg;
9228 struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
9229 struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
9230 struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
9231 struct mlx5_ifc_pifr_reg_bits pifr_reg;
9232 struct mlx5_ifc_pipg_reg_bits pipg_reg;
9233 struct mlx5_ifc_plbf_reg_bits plbf_reg;
9234 struct mlx5_ifc_plib_reg_bits plib_reg;
9235 struct mlx5_ifc_plpc_reg_bits plpc_reg;
9236 struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
9237 struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
9238 struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
9239 struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
9240 struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
9241 struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
9242 struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
9243 struct mlx5_ifc_ppad_reg_bits ppad_reg;
9244 struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
9245 struct mlx5_ifc_mpein_reg_bits mpein_reg;
9246 struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg;
9247 struct mlx5_ifc_pplm_reg_bits pplm_reg;
9248 struct mlx5_ifc_pplr_reg_bits pplr_reg;
9249 struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
9250 struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
9251 struct mlx5_ifc_pspa_reg_bits pspa_reg;
9252 struct mlx5_ifc_ptas_reg_bits ptas_reg;
9253 struct mlx5_ifc_ptys_reg_bits ptys_reg;
9254 struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
9255 struct mlx5_ifc_pude_reg_bits pude_reg;
9256 struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
9257 struct mlx5_ifc_slrg_reg_bits slrg_reg;
9258 struct mlx5_ifc_sltp_reg_bits sltp_reg;
9259 struct mlx5_ifc_mtpps_reg_bits mtpps_reg;
9260 struct mlx5_ifc_mtppse_reg_bits mtppse_reg;
9261 struct mlx5_ifc_fpga_access_reg_bits fpga_access_reg;
9262 struct mlx5_ifc_fpga_ctrl_bits fpga_ctrl_bits;
9263 struct mlx5_ifc_fpga_cap_bits fpga_cap_bits;
9264 struct mlx5_ifc_mcqi_reg_bits mcqi_reg;
9265 struct mlx5_ifc_mcc_reg_bits mcc_reg;
9266 struct mlx5_ifc_mcda_reg_bits mcda_reg;
9267 u8 reserved_at_0[0x60e0];
9270 union mlx5_ifc_debug_enhancements_document_bits {
9271 struct mlx5_ifc_health_buffer_bits health_buffer;
9272 u8 reserved_at_0[0x200];
9275 union mlx5_ifc_uplink_pci_interface_document_bits {
9276 struct mlx5_ifc_initial_seg_bits initial_seg;
9277 u8 reserved_at_0[0x20060];
9280 struct mlx5_ifc_set_flow_table_root_out_bits {
9282 u8 reserved_at_8[0x18];
9286 u8 reserved_at_40[0x40];
9289 struct mlx5_ifc_set_flow_table_root_in_bits {
9291 u8 reserved_at_10[0x10];
9293 u8 reserved_at_20[0x10];
9296 u8 other_vport[0x1];
9297 u8 reserved_at_41[0xf];
9298 u8 vport_number[0x10];
9300 u8 reserved_at_60[0x20];
9303 u8 reserved_at_88[0x18];
9305 u8 reserved_at_a0[0x8];
9308 u8 reserved_at_c0[0x8];
9309 u8 underlay_qpn[0x18];
9310 u8 reserved_at_e0[0x120];
9314 MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = (1UL << 0),
9315 MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15),
9318 struct mlx5_ifc_modify_flow_table_out_bits {
9320 u8 reserved_at_8[0x18];
9324 u8 reserved_at_40[0x40];
9327 struct mlx5_ifc_modify_flow_table_in_bits {
9329 u8 reserved_at_10[0x10];
9331 u8 reserved_at_20[0x10];
9334 u8 other_vport[0x1];
9335 u8 reserved_at_41[0xf];
9336 u8 vport_number[0x10];
9338 u8 reserved_at_60[0x10];
9339 u8 modify_field_select[0x10];
9342 u8 reserved_at_88[0x18];
9344 u8 reserved_at_a0[0x8];
9347 struct mlx5_ifc_flow_table_context_bits flow_table_context;
9350 struct mlx5_ifc_ets_tcn_config_reg_bits {
9354 u8 reserved_at_3[0x9];
9356 u8 reserved_at_10[0x9];
9357 u8 bw_allocation[0x7];
9359 u8 reserved_at_20[0xc];
9360 u8 max_bw_units[0x4];
9361 u8 reserved_at_30[0x8];
9362 u8 max_bw_value[0x8];
9365 struct mlx5_ifc_ets_global_config_reg_bits {
9366 u8 reserved_at_0[0x2];
9368 u8 reserved_at_3[0x1d];
9370 u8 reserved_at_20[0xc];
9371 u8 max_bw_units[0x4];
9372 u8 reserved_at_30[0x8];
9373 u8 max_bw_value[0x8];
9376 struct mlx5_ifc_qetc_reg_bits {
9377 u8 reserved_at_0[0x8];
9378 u8 port_number[0x8];
9379 u8 reserved_at_10[0x30];
9381 struct mlx5_ifc_ets_tcn_config_reg_bits tc_configuration[0x8];
9382 struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
9385 struct mlx5_ifc_qpdpm_dscp_reg_bits {
9387 u8 reserved_at_01[0x0b];
9391 struct mlx5_ifc_qpdpm_reg_bits {
9392 u8 reserved_at_0[0x8];
9394 u8 reserved_at_10[0x10];
9395 struct mlx5_ifc_qpdpm_dscp_reg_bits dscp[64];
9398 struct mlx5_ifc_qpts_reg_bits {
9399 u8 reserved_at_0[0x8];
9401 u8 reserved_at_10[0x2d];
9402 u8 trust_state[0x3];
9405 struct mlx5_ifc_pptb_reg_bits {
9406 u8 reserved_at_0[0x2];
9408 u8 reserved_at_4[0x4];
9410 u8 reserved_at_10[0x6];
9415 u8 prio_x_buff[0x20];
9418 u8 reserved_at_48[0x10];
9420 u8 untagged_buff[0x4];
9423 struct mlx5_ifc_pbmc_reg_bits {
9424 u8 reserved_at_0[0x8];
9426 u8 reserved_at_10[0x10];
9428 u8 xoff_timer_value[0x10];
9429 u8 xoff_refresh[0x10];
9431 u8 reserved_at_40[0x9];
9432 u8 fullness_threshold[0x7];
9433 u8 port_buffer_size[0x10];
9435 struct mlx5_ifc_bufferx_reg_bits buffer[10];
9437 u8 reserved_at_2e0[0x40];
9440 struct mlx5_ifc_qtct_reg_bits {
9441 u8 reserved_at_0[0x8];
9442 u8 port_number[0x8];
9443 u8 reserved_at_10[0xd];
9446 u8 reserved_at_20[0x1d];
9450 struct mlx5_ifc_mcia_reg_bits {
9452 u8 reserved_at_1[0x7];
9454 u8 reserved_at_10[0x8];
9457 u8 i2c_device_address[0x8];
9458 u8 page_number[0x8];
9459 u8 device_address[0x10];
9461 u8 reserved_at_40[0x10];
9464 u8 reserved_at_60[0x20];
9480 struct mlx5_ifc_dcbx_param_bits {
9481 u8 dcbx_cee_cap[0x1];
9482 u8 dcbx_ieee_cap[0x1];
9483 u8 dcbx_standby_cap[0x1];
9484 u8 reserved_at_3[0x5];
9485 u8 port_number[0x8];
9486 u8 reserved_at_10[0xa];
9487 u8 max_application_table_size[6];
9488 u8 reserved_at_20[0x15];
9489 u8 version_oper[0x3];
9490 u8 reserved_at_38[5];
9491 u8 version_admin[0x3];
9492 u8 willing_admin[0x1];
9493 u8 reserved_at_41[0x3];
9494 u8 pfc_cap_oper[0x4];
9495 u8 reserved_at_48[0x4];
9496 u8 pfc_cap_admin[0x4];
9497 u8 reserved_at_50[0x4];
9498 u8 num_of_tc_oper[0x4];
9499 u8 reserved_at_58[0x4];
9500 u8 num_of_tc_admin[0x4];
9501 u8 remote_willing[0x1];
9502 u8 reserved_at_61[3];
9503 u8 remote_pfc_cap[4];
9504 u8 reserved_at_68[0x14];
9505 u8 remote_num_of_tc[0x4];
9506 u8 reserved_at_80[0x18];
9508 u8 reserved_at_a0[0x160];
9511 struct mlx5_ifc_lagc_bits {
9512 u8 reserved_at_0[0x1d];
9515 u8 reserved_at_20[0x14];
9516 u8 tx_remap_affinity_2[0x4];
9517 u8 reserved_at_38[0x4];
9518 u8 tx_remap_affinity_1[0x4];
9521 struct mlx5_ifc_create_lag_out_bits {
9523 u8 reserved_at_8[0x18];
9527 u8 reserved_at_40[0x40];
9530 struct mlx5_ifc_create_lag_in_bits {
9532 u8 reserved_at_10[0x10];
9534 u8 reserved_at_20[0x10];
9537 struct mlx5_ifc_lagc_bits ctx;
9540 struct mlx5_ifc_modify_lag_out_bits {
9542 u8 reserved_at_8[0x18];
9546 u8 reserved_at_40[0x40];
9549 struct mlx5_ifc_modify_lag_in_bits {
9551 u8 reserved_at_10[0x10];
9553 u8 reserved_at_20[0x10];
9556 u8 reserved_at_40[0x20];
9557 u8 field_select[0x20];
9559 struct mlx5_ifc_lagc_bits ctx;
9562 struct mlx5_ifc_query_lag_out_bits {
9564 u8 reserved_at_8[0x18];
9568 u8 reserved_at_40[0x40];
9570 struct mlx5_ifc_lagc_bits ctx;
9573 struct mlx5_ifc_query_lag_in_bits {
9575 u8 reserved_at_10[0x10];
9577 u8 reserved_at_20[0x10];
9580 u8 reserved_at_40[0x40];
9583 struct mlx5_ifc_destroy_lag_out_bits {
9585 u8 reserved_at_8[0x18];
9589 u8 reserved_at_40[0x40];
9592 struct mlx5_ifc_destroy_lag_in_bits {
9594 u8 reserved_at_10[0x10];
9596 u8 reserved_at_20[0x10];
9599 u8 reserved_at_40[0x40];
9602 struct mlx5_ifc_create_vport_lag_out_bits {
9604 u8 reserved_at_8[0x18];
9608 u8 reserved_at_40[0x40];
9611 struct mlx5_ifc_create_vport_lag_in_bits {
9613 u8 reserved_at_10[0x10];
9615 u8 reserved_at_20[0x10];
9618 u8 reserved_at_40[0x40];
9621 struct mlx5_ifc_destroy_vport_lag_out_bits {
9623 u8 reserved_at_8[0x18];
9627 u8 reserved_at_40[0x40];
9630 struct mlx5_ifc_destroy_vport_lag_in_bits {
9632 u8 reserved_at_10[0x10];
9634 u8 reserved_at_20[0x10];
9637 u8 reserved_at_40[0x40];
9640 struct mlx5_ifc_alloc_memic_in_bits {
9642 u8 reserved_at_10[0x10];
9644 u8 reserved_at_20[0x10];
9647 u8 reserved_at_30[0x20];
9649 u8 reserved_at_40[0x18];
9650 u8 log_memic_addr_alignment[0x8];
9652 u8 range_start_addr[0x40];
9654 u8 range_size[0x20];
9656 u8 memic_size[0x20];
9659 struct mlx5_ifc_alloc_memic_out_bits {
9661 u8 reserved_at_8[0x18];
9665 u8 memic_start_addr[0x40];
9668 struct mlx5_ifc_dealloc_memic_in_bits {
9670 u8 reserved_at_10[0x10];
9672 u8 reserved_at_20[0x10];
9675 u8 reserved_at_40[0x40];
9677 u8 memic_start_addr[0x40];
9679 u8 memic_size[0x20];
9681 u8 reserved_at_e0[0x20];
9684 struct mlx5_ifc_dealloc_memic_out_bits {
9686 u8 reserved_at_8[0x18];
9690 u8 reserved_at_40[0x40];
9693 struct mlx5_ifc_general_obj_in_cmd_hdr_bits {
9697 u8 reserved_at_20[0x10];
9702 u8 reserved_at_60[0x20];
9705 struct mlx5_ifc_general_obj_out_cmd_hdr_bits {
9707 u8 reserved_at_8[0x18];
9713 u8 reserved_at_60[0x20];
9716 struct mlx5_ifc_umem_bits {
9717 u8 reserved_at_0[0x80];
9719 u8 reserved_at_80[0x1b];
9720 u8 log_page_size[0x5];
9722 u8 page_offset[0x20];
9724 u8 num_of_mtt[0x40];
9726 struct mlx5_ifc_mtt_bits mtt[0];
9729 struct mlx5_ifc_uctx_bits {
9732 u8 reserved_at_20[0x160];
9735 struct mlx5_ifc_sw_icm_bits {
9736 u8 modify_field_select[0x40];
9738 u8 reserved_at_40[0x18];
9739 u8 log_sw_icm_size[0x8];
9741 u8 reserved_at_60[0x20];
9743 u8 sw_icm_start_addr[0x40];
9745 u8 reserved_at_c0[0x140];
9748 struct mlx5_ifc_geneve_tlv_option_bits {
9749 u8 modify_field_select[0x40];
9751 u8 reserved_at_40[0x18];
9752 u8 geneve_option_fte_index[0x8];
9754 u8 option_class[0x10];
9755 u8 option_type[0x8];
9756 u8 reserved_at_78[0x3];
9757 u8 option_data_length[0x5];
9759 u8 reserved_at_80[0x180];
9762 struct mlx5_ifc_create_umem_in_bits {
9766 u8 reserved_at_20[0x10];
9769 u8 reserved_at_40[0x40];
9771 struct mlx5_ifc_umem_bits umem;
9774 struct mlx5_ifc_create_uctx_in_bits {
9776 u8 reserved_at_10[0x10];
9778 u8 reserved_at_20[0x10];
9781 u8 reserved_at_40[0x40];
9783 struct mlx5_ifc_uctx_bits uctx;
9786 struct mlx5_ifc_destroy_uctx_in_bits {
9788 u8 reserved_at_10[0x10];
9790 u8 reserved_at_20[0x10];
9793 u8 reserved_at_40[0x10];
9796 u8 reserved_at_60[0x20];
9799 struct mlx5_ifc_create_sw_icm_in_bits {
9800 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
9801 struct mlx5_ifc_sw_icm_bits sw_icm;
9804 struct mlx5_ifc_create_geneve_tlv_option_in_bits {
9805 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
9806 struct mlx5_ifc_geneve_tlv_option_bits geneve_tlv_opt;
9809 struct mlx5_ifc_mtrc_string_db_param_bits {
9810 u8 string_db_base_address[0x20];
9812 u8 reserved_at_20[0x8];
9813 u8 string_db_size[0x18];
9816 struct mlx5_ifc_mtrc_cap_bits {
9817 u8 trace_owner[0x1];
9818 u8 trace_to_memory[0x1];
9819 u8 reserved_at_2[0x4];
9821 u8 reserved_at_8[0x14];
9822 u8 num_string_db[0x4];
9824 u8 first_string_trace[0x8];
9825 u8 num_string_trace[0x8];
9826 u8 reserved_at_30[0x28];
9828 u8 log_max_trace_buffer_size[0x8];
9830 u8 reserved_at_60[0x20];
9832 struct mlx5_ifc_mtrc_string_db_param_bits string_db_param[8];
9834 u8 reserved_at_280[0x180];
9837 struct mlx5_ifc_mtrc_conf_bits {
9838 u8 reserved_at_0[0x1c];
9840 u8 reserved_at_20[0x18];
9841 u8 log_trace_buffer_size[0x8];
9842 u8 trace_mkey[0x20];
9843 u8 reserved_at_60[0x3a0];
9846 struct mlx5_ifc_mtrc_stdb_bits {
9847 u8 string_db_index[0x4];
9848 u8 reserved_at_4[0x4];
9850 u8 start_offset[0x20];
9851 u8 string_db_data[0];
9854 struct mlx5_ifc_mtrc_ctrl_bits {
9855 u8 trace_status[0x2];
9856 u8 reserved_at_2[0x2];
9858 u8 reserved_at_5[0xb];
9859 u8 modify_field_select[0x10];
9860 u8 reserved_at_20[0x2b];
9861 u8 current_timestamp52_32[0x15];
9862 u8 current_timestamp31_0[0x20];
9863 u8 reserved_at_80[0x180];
9866 struct mlx5_ifc_host_params_context_bits {
9867 u8 host_number[0x8];
9868 u8 reserved_at_8[0x7];
9869 u8 host_pf_disabled[0x1];
9870 u8 host_num_of_vfs[0x10];
9872 u8 host_total_vfs[0x10];
9873 u8 host_pci_bus[0x10];
9875 u8 reserved_at_40[0x10];
9876 u8 host_pci_device[0x10];
9878 u8 reserved_at_60[0x10];
9879 u8 host_pci_function[0x10];
9881 u8 reserved_at_80[0x180];
9884 struct mlx5_ifc_query_esw_functions_in_bits {
9886 u8 reserved_at_10[0x10];
9888 u8 reserved_at_20[0x10];
9891 u8 reserved_at_40[0x40];
9894 struct mlx5_ifc_query_esw_functions_out_bits {
9896 u8 reserved_at_8[0x18];
9900 u8 reserved_at_40[0x40];
9902 struct mlx5_ifc_host_params_context_bits host_params_context;
9904 u8 reserved_at_280[0x180];
9905 u8 host_sf_enable[0][0x40];
9908 struct mlx5_ifc_sf_partition_bits {
9909 u8 reserved_at_0[0x10];
9911 u8 log_sf_bar_size[0x8];
9914 struct mlx5_ifc_query_sf_partitions_out_bits {
9916 u8 reserved_at_8[0x18];
9920 u8 reserved_at_40[0x18];
9921 u8 num_sf_partitions[0x8];
9923 u8 reserved_at_60[0x20];
9925 struct mlx5_ifc_sf_partition_bits sf_partition[0];
9928 struct mlx5_ifc_query_sf_partitions_in_bits {
9930 u8 reserved_at_10[0x10];
9932 u8 reserved_at_20[0x10];
9935 u8 reserved_at_40[0x40];
9938 struct mlx5_ifc_dealloc_sf_out_bits {
9940 u8 reserved_at_8[0x18];
9944 u8 reserved_at_40[0x40];
9947 struct mlx5_ifc_dealloc_sf_in_bits {
9949 u8 reserved_at_10[0x10];
9951 u8 reserved_at_20[0x10];
9954 u8 reserved_at_40[0x10];
9955 u8 function_id[0x10];
9957 u8 reserved_at_60[0x20];
9960 struct mlx5_ifc_alloc_sf_out_bits {
9962 u8 reserved_at_8[0x18];
9966 u8 reserved_at_40[0x40];
9969 struct mlx5_ifc_alloc_sf_in_bits {
9971 u8 reserved_at_10[0x10];
9973 u8 reserved_at_20[0x10];
9976 u8 reserved_at_40[0x10];
9977 u8 function_id[0x10];
9979 u8 reserved_at_60[0x20];
9982 struct mlx5_ifc_affiliated_event_header_bits {
9983 u8 reserved_at_0[0x10];
9990 MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_ENCRYPTION_KEY = BIT(0xc),
9994 MLX5_GENERAL_OBJECT_TYPES_ENCRYPTION_KEY = 0xc,
9997 struct mlx5_ifc_encryption_key_obj_bits {
9998 u8 modify_field_select[0x40];
10000 u8 reserved_at_40[0x14];
10002 u8 reserved_at_58[0x4];
10005 u8 reserved_at_60[0x8];
10008 u8 reserved_at_80[0x180];
10011 u8 reserved_at_300[0x500];
10014 struct mlx5_ifc_create_encryption_key_in_bits {
10015 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
10016 struct mlx5_ifc_encryption_key_obj_bits encryption_key_object;
10020 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_KEY_SIZE_128 = 0x0,
10021 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_KEY_SIZE_256 = 0x1,
10025 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_TYPE_DEK = 0x1,
10028 struct mlx5_ifc_tls_static_params_bits {
10030 u8 tls_version[0x4];
10032 u8 reserved_at_8[0x14];
10033 u8 encryption_standard[0x4];
10035 u8 reserved_at_20[0x20];
10037 u8 initial_record_number[0x40];
10039 u8 resync_tcp_sn[0x20];
10043 u8 implicit_iv[0x40];
10045 u8 reserved_at_100[0x8];
10046 u8 dek_index[0x18];
10048 u8 reserved_at_120[0xe0];
10051 struct mlx5_ifc_tls_progress_params_bits {
10053 u8 reserved_at_1[0x7];
10056 u8 next_record_tcp_sn[0x20];
10058 u8 hw_resync_tcp_sn[0x20];
10060 u8 record_tracker_state[0x2];
10061 u8 auth_state[0x2];
10062 u8 reserved_at_64[0x4];
10063 u8 hw_offset_record_number[0x18];
10066 #endif /* MLX5_IFC_H */