1 // SPDX-License-Identifier: GPL-1.0+
3 * $Id: synclink.c,v 4.38 2005/11/07 16:30:34 paulkf Exp $
5 * Device driver for Microgate SyncLink ISA and PCI
6 * high speed multiprotocol serial adapters.
8 * written by Paul Fulghum for Microgate Corporation
11 * Microgate and SyncLink are trademarks of Microgate Corporation
13 * Derived from serial.c written by Theodore Ts'o and Linus Torvalds
15 * Original release 01/11/99
17 * This driver is primarily intended for use in synchronous
18 * HDLC mode. Asynchronous mode is also provided.
20 * When operating in synchronous mode, each call to mgsl_write()
21 * contains exactly one complete HDLC frame. Calling mgsl_put_char
22 * will start assembling an HDLC frame that will not be sent until
23 * mgsl_flush_chars or mgsl_write is called.
25 * Synchronous receive data is reported as complete frames. To accomplish
26 * this, the TTY flip buffer is bypassed (too small to hold largest
27 * frame and may fragment frames) and the line discipline
28 * receive entry point is called directly.
30 * This driver has been tested with a slightly modified ppp.c driver
31 * for synchronous PPP.
34 * Added interface for syncppp.c driver (an alternate synchronous PPP
35 * implementation that also supports Cisco HDLC). Each device instance
36 * registers as a tty device AND a network device (if dosyncppp option
37 * is set for the device). The functionality is determined by which
38 * device interface is opened.
40 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
41 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
42 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
43 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
44 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
45 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
46 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
47 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
48 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
49 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
50 * OF THE POSSIBILITY OF SUCH DAMAGE.
54 # define BREAKPOINT() asm(" int $3");
56 # define BREAKPOINT() { }
59 #define MAX_ISA_DEVICES 10
60 #define MAX_PCI_DEVICES 10
61 #define MAX_TOTAL_DEVICES 20
63 #include <linux/module.h>
64 #include <linux/errno.h>
65 #include <linux/signal.h>
66 #include <linux/sched.h>
67 #include <linux/timer.h>
68 #include <linux/interrupt.h>
69 #include <linux/pci.h>
70 #include <linux/tty.h>
71 #include <linux/tty_flip.h>
72 #include <linux/serial.h>
73 #include <linux/major.h>
74 #include <linux/string.h>
75 #include <linux/fcntl.h>
76 #include <linux/ptrace.h>
77 #include <linux/ioport.h>
79 #include <linux/seq_file.h>
80 #include <linux/slab.h>
81 #include <linux/delay.h>
82 #include <linux/netdevice.h>
83 #include <linux/vmalloc.h>
84 #include <linux/init.h>
85 #include <linux/ioctl.h>
86 #include <linux/synclink.h>
91 #include <linux/bitops.h>
92 #include <asm/types.h>
93 #include <linux/termios.h>
94 #include <linux/workqueue.h>
95 #include <linux/hdlc.h>
96 #include <linux/dma-mapping.h>
98 #if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINK_MODULE))
99 #define SYNCLINK_GENERIC_HDLC 1
101 #define SYNCLINK_GENERIC_HDLC 0
104 #define GET_USER(error,value,addr) error = get_user(value,addr)
105 #define COPY_FROM_USER(error,dest,src,size) error = copy_from_user(dest,src,size) ? -EFAULT : 0
106 #define PUT_USER(error,value,addr) error = put_user(value,addr)
107 #define COPY_TO_USER(error,dest,src,size) error = copy_to_user(dest,src,size) ? -EFAULT : 0
109 #include <linux/uaccess.h>
111 #define RCLRVALUE 0xffff
113 static MGSL_PARAMS default_params = {
114 MGSL_MODE_HDLC, /* unsigned long mode */
115 0, /* unsigned char loopback; */
116 HDLC_FLAG_UNDERRUN_ABORT15, /* unsigned short flags; */
117 HDLC_ENCODING_NRZI_SPACE, /* unsigned char encoding; */
118 0, /* unsigned long clock_speed; */
119 0xff, /* unsigned char addr_filter; */
120 HDLC_CRC_16_CCITT, /* unsigned short crc_type; */
121 HDLC_PREAMBLE_LENGTH_8BITS, /* unsigned char preamble_length; */
122 HDLC_PREAMBLE_PATTERN_NONE, /* unsigned char preamble; */
123 9600, /* unsigned long data_rate; */
124 8, /* unsigned char data_bits; */
125 1, /* unsigned char stop_bits; */
126 ASYNC_PARITY_NONE /* unsigned char parity; */
129 #define SHARED_MEM_ADDRESS_SIZE 0x40000
130 #define BUFFERLISTSIZE 4096
131 #define DMABUFFERSIZE 4096
132 #define MAXRXFRAMES 7
134 typedef struct _DMABUFFERENTRY
136 u32 phys_addr; /* 32-bit flat physical address of data buffer */
137 volatile u16 count; /* buffer size/data count */
138 volatile u16 status; /* Control/status field */
139 volatile u16 rcc; /* character count field */
140 u16 reserved; /* padding required by 16C32 */
141 u32 link; /* 32-bit flat link to next buffer entry */
142 char *virt_addr; /* virtual address of data buffer */
143 u32 phys_entry; /* physical address of this buffer entry */
145 } DMABUFFERENTRY, *DMAPBUFFERENTRY;
147 /* The queue of BH actions to be performed */
150 #define BH_TRANSMIT 2
153 #define IO_PIN_SHUTDOWN_LIMIT 100
155 struct _input_signal_events {
166 /* transmit holding buffer definitions*/
167 #define MAX_TX_HOLDING_BUFFERS 5
168 struct tx_holding_buffer {
170 unsigned char * buffer;
175 * Device instance data structure
180 struct tty_port port;
184 struct mgsl_icount icount;
187 int x_char; /* xon/xoff character */
188 u16 read_status_mask;
189 u16 ignore_status_mask;
190 unsigned char *xmit_buf;
195 wait_queue_head_t status_event_wait_q;
196 wait_queue_head_t event_wait_q;
197 struct timer_list tx_timer; /* HDLC transmit timeout timer */
198 struct mgsl_struct *next_device; /* device list link */
200 spinlock_t irq_spinlock; /* spinlock for synchronizing with ISR */
201 struct work_struct task; /* task structure for scheduling bh */
203 u32 EventMask; /* event trigger mask */
204 u32 RecordedEvents; /* pending events */
206 u32 max_frame_size; /* as set by device config */
210 bool bh_running; /* Protection from multiple */
214 int dcd_chkcount; /* check counts to prevent */
215 int cts_chkcount; /* too many IRQs if a signal */
216 int dsr_chkcount; /* is floating */
219 char *buffer_list; /* virtual address of Rx & Tx buffer lists */
220 u32 buffer_list_phys;
221 dma_addr_t buffer_list_dma_addr;
223 unsigned int rx_buffer_count; /* count of total allocated Rx buffers */
224 DMABUFFERENTRY *rx_buffer_list; /* list of receive buffer entries */
225 unsigned int current_rx_buffer;
227 int num_tx_dma_buffers; /* number of tx dma frames required */
228 int tx_dma_buffers_used;
229 unsigned int tx_buffer_count; /* count of total allocated Tx buffers */
230 DMABUFFERENTRY *tx_buffer_list; /* list of transmit buffer entries */
231 int start_tx_dma_buffer; /* tx dma buffer to start tx dma operation */
232 int current_tx_buffer; /* next tx dma buffer to be loaded */
234 unsigned char *intermediate_rxbuffer;
236 int num_tx_holding_buffers; /* number of tx holding buffer allocated */
237 int get_tx_holding_index; /* next tx holding buffer for adapter to load */
238 int put_tx_holding_index; /* next tx holding buffer to store user request */
239 int tx_holding_count; /* number of tx holding buffers waiting */
240 struct tx_holding_buffer tx_holding_buffers[MAX_TX_HOLDING_BUFFERS];
244 bool rx_rcc_underrun;
253 char device_name[25]; /* device instance name */
255 unsigned char bus; /* expansion bus number (zero based) */
256 unsigned char function; /* PCI device number */
258 unsigned int io_base; /* base I/O address of adapter */
259 unsigned int io_addr_size; /* size of the I/O address range */
260 bool io_addr_requested; /* true if I/O address requested */
262 unsigned int irq_level; /* interrupt level */
263 unsigned long irq_flags;
264 bool irq_requested; /* true if IRQ requested */
266 unsigned int dma_level; /* DMA channel */
267 bool dma_requested; /* true if dma channel requested */
273 MGSL_PARAMS params; /* communications parameters */
275 unsigned char serial_signals; /* current serial signal states */
277 bool irq_occurred; /* for diagnostics use */
278 unsigned int init_error; /* Initialization startup error (DIAGS) */
279 int fDiagnosticsmode; /* Driver in Diagnostic mode? (DIAGS) */
282 unsigned char* memory_base; /* shared memory address (PCI only) */
283 u32 phys_memory_base;
284 bool shared_mem_requested;
286 unsigned char* lcr_base; /* local config registers (PCI only) */
289 bool lcr_mem_requested;
293 bool drop_rts_on_tx_done;
295 bool loopmode_insert_requested;
296 bool loopmode_send_done_requested;
298 struct _input_signal_events input_signal_events;
300 /* generic HDLC device parts */
304 #if SYNCLINK_GENERIC_HDLC
305 struct net_device *netdev;
309 #define MGSL_MAGIC 0x5401
312 * The size of the serial xmit buffer is 1 page, or 4096 bytes
314 #ifndef SERIAL_XMIT_SIZE
315 #define SERIAL_XMIT_SIZE 4096
319 * These macros define the offsets used in calculating the
320 * I/O address of the specified USC registers.
324 #define DCPIN 2 /* Bit 1 of I/O address */
325 #define SDPIN 4 /* Bit 2 of I/O address */
327 #define DCAR 0 /* DMA command/address register */
328 #define CCAR SDPIN /* channel command/address register */
329 #define DATAREG DCPIN + SDPIN /* serial data register */
334 * These macros define the register address (ordinal number)
335 * used for writing address/value pairs to the USC.
338 #define CMR 0x02 /* Channel mode Register */
339 #define CCSR 0x04 /* Channel Command/status Register */
340 #define CCR 0x06 /* Channel Control Register */
341 #define PSR 0x08 /* Port status Register */
342 #define PCR 0x0a /* Port Control Register */
343 #define TMDR 0x0c /* Test mode Data Register */
344 #define TMCR 0x0e /* Test mode Control Register */
345 #define CMCR 0x10 /* Clock mode Control Register */
346 #define HCR 0x12 /* Hardware Configuration Register */
347 #define IVR 0x14 /* Interrupt Vector Register */
348 #define IOCR 0x16 /* Input/Output Control Register */
349 #define ICR 0x18 /* Interrupt Control Register */
350 #define DCCR 0x1a /* Daisy Chain Control Register */
351 #define MISR 0x1c /* Misc Interrupt status Register */
352 #define SICR 0x1e /* status Interrupt Control Register */
353 #define RDR 0x20 /* Receive Data Register */
354 #define RMR 0x22 /* Receive mode Register */
355 #define RCSR 0x24 /* Receive Command/status Register */
356 #define RICR 0x26 /* Receive Interrupt Control Register */
357 #define RSR 0x28 /* Receive Sync Register */
358 #define RCLR 0x2a /* Receive count Limit Register */
359 #define RCCR 0x2c /* Receive Character count Register */
360 #define TC0R 0x2e /* Time Constant 0 Register */
361 #define TDR 0x30 /* Transmit Data Register */
362 #define TMR 0x32 /* Transmit mode Register */
363 #define TCSR 0x34 /* Transmit Command/status Register */
364 #define TICR 0x36 /* Transmit Interrupt Control Register */
365 #define TSR 0x38 /* Transmit Sync Register */
366 #define TCLR 0x3a /* Transmit count Limit Register */
367 #define TCCR 0x3c /* Transmit Character count Register */
368 #define TC1R 0x3e /* Time Constant 1 Register */
372 * MACRO DEFINITIONS FOR DMA REGISTERS
375 #define DCR 0x06 /* DMA Control Register (shared) */
376 #define DACR 0x08 /* DMA Array count Register (shared) */
377 #define BDCR 0x12 /* Burst/Dwell Control Register (shared) */
378 #define DIVR 0x14 /* DMA Interrupt Vector Register (shared) */
379 #define DICR 0x18 /* DMA Interrupt Control Register (shared) */
380 #define CDIR 0x1a /* Clear DMA Interrupt Register (shared) */
381 #define SDIR 0x1c /* Set DMA Interrupt Register (shared) */
383 #define TDMR 0x02 /* Transmit DMA mode Register */
384 #define TDIAR 0x1e /* Transmit DMA Interrupt Arm Register */
385 #define TBCR 0x2a /* Transmit Byte count Register */
386 #define TARL 0x2c /* Transmit Address Register (low) */
387 #define TARU 0x2e /* Transmit Address Register (high) */
388 #define NTBCR 0x3a /* Next Transmit Byte count Register */
389 #define NTARL 0x3c /* Next Transmit Address Register (low) */
390 #define NTARU 0x3e /* Next Transmit Address Register (high) */
392 #define RDMR 0x82 /* Receive DMA mode Register (non-shared) */
393 #define RDIAR 0x9e /* Receive DMA Interrupt Arm Register */
394 #define RBCR 0xaa /* Receive Byte count Register */
395 #define RARL 0xac /* Receive Address Register (low) */
396 #define RARU 0xae /* Receive Address Register (high) */
397 #define NRBCR 0xba /* Next Receive Byte count Register */
398 #define NRARL 0xbc /* Next Receive Address Register (low) */
399 #define NRARU 0xbe /* Next Receive Address Register (high) */
403 * MACRO DEFINITIONS FOR MODEM STATUS BITS
406 #define MODEMSTATUS_DTR 0x80
407 #define MODEMSTATUS_DSR 0x40
408 #define MODEMSTATUS_RTS 0x20
409 #define MODEMSTATUS_CTS 0x10
410 #define MODEMSTATUS_RI 0x04
411 #define MODEMSTATUS_DCD 0x01
415 * Channel Command/Address Register (CCAR) Command Codes
418 #define RTCmd_Null 0x0000
419 #define RTCmd_ResetHighestIus 0x1000
420 #define RTCmd_TriggerChannelLoadDma 0x2000
421 #define RTCmd_TriggerRxDma 0x2800
422 #define RTCmd_TriggerTxDma 0x3000
423 #define RTCmd_TriggerRxAndTxDma 0x3800
424 #define RTCmd_PurgeRxFifo 0x4800
425 #define RTCmd_PurgeTxFifo 0x5000
426 #define RTCmd_PurgeRxAndTxFifo 0x5800
427 #define RTCmd_LoadRcc 0x6800
428 #define RTCmd_LoadTcc 0x7000
429 #define RTCmd_LoadRccAndTcc 0x7800
430 #define RTCmd_LoadTC0 0x8800
431 #define RTCmd_LoadTC1 0x9000
432 #define RTCmd_LoadTC0AndTC1 0x9800
433 #define RTCmd_SerialDataLSBFirst 0xa000
434 #define RTCmd_SerialDataMSBFirst 0xa800
435 #define RTCmd_SelectBigEndian 0xb000
436 #define RTCmd_SelectLittleEndian 0xb800
440 * DMA Command/Address Register (DCAR) Command Codes
443 #define DmaCmd_Null 0x0000
444 #define DmaCmd_ResetTxChannel 0x1000
445 #define DmaCmd_ResetRxChannel 0x1200
446 #define DmaCmd_StartTxChannel 0x2000
447 #define DmaCmd_StartRxChannel 0x2200
448 #define DmaCmd_ContinueTxChannel 0x3000
449 #define DmaCmd_ContinueRxChannel 0x3200
450 #define DmaCmd_PauseTxChannel 0x4000
451 #define DmaCmd_PauseRxChannel 0x4200
452 #define DmaCmd_AbortTxChannel 0x5000
453 #define DmaCmd_AbortRxChannel 0x5200
454 #define DmaCmd_InitTxChannel 0x7000
455 #define DmaCmd_InitRxChannel 0x7200
456 #define DmaCmd_ResetHighestDmaIus 0x8000
457 #define DmaCmd_ResetAllChannels 0x9000
458 #define DmaCmd_StartAllChannels 0xa000
459 #define DmaCmd_ContinueAllChannels 0xb000
460 #define DmaCmd_PauseAllChannels 0xc000
461 #define DmaCmd_AbortAllChannels 0xd000
462 #define DmaCmd_InitAllChannels 0xf000
464 #define TCmd_Null 0x0000
465 #define TCmd_ClearTxCRC 0x2000
466 #define TCmd_SelectTicrTtsaData 0x4000
467 #define TCmd_SelectTicrTxFifostatus 0x5000
468 #define TCmd_SelectTicrIntLevel 0x6000
469 #define TCmd_SelectTicrdma_level 0x7000
470 #define TCmd_SendFrame 0x8000
471 #define TCmd_SendAbort 0x9000
472 #define TCmd_EnableDleInsertion 0xc000
473 #define TCmd_DisableDleInsertion 0xd000
474 #define TCmd_ClearEofEom 0xe000
475 #define TCmd_SetEofEom 0xf000
477 #define RCmd_Null 0x0000
478 #define RCmd_ClearRxCRC 0x2000
479 #define RCmd_EnterHuntmode 0x3000
480 #define RCmd_SelectRicrRtsaData 0x4000
481 #define RCmd_SelectRicrRxFifostatus 0x5000
482 #define RCmd_SelectRicrIntLevel 0x6000
483 #define RCmd_SelectRicrdma_level 0x7000
486 * Bits for enabling and disabling IRQs in Interrupt Control Register (ICR)
489 #define RECEIVE_STATUS BIT5
490 #define RECEIVE_DATA BIT4
491 #define TRANSMIT_STATUS BIT3
492 #define TRANSMIT_DATA BIT2
498 * Receive status Bits in Receive Command/status Register RCSR
501 #define RXSTATUS_SHORT_FRAME BIT8
502 #define RXSTATUS_CODE_VIOLATION BIT8
503 #define RXSTATUS_EXITED_HUNT BIT7
504 #define RXSTATUS_IDLE_RECEIVED BIT6
505 #define RXSTATUS_BREAK_RECEIVED BIT5
506 #define RXSTATUS_ABORT_RECEIVED BIT5
507 #define RXSTATUS_RXBOUND BIT4
508 #define RXSTATUS_CRC_ERROR BIT3
509 #define RXSTATUS_FRAMING_ERROR BIT3
510 #define RXSTATUS_ABORT BIT2
511 #define RXSTATUS_PARITY_ERROR BIT2
512 #define RXSTATUS_OVERRUN BIT1
513 #define RXSTATUS_DATA_AVAILABLE BIT0
514 #define RXSTATUS_ALL 0x01f6
515 #define usc_UnlatchRxstatusBits(a,b) usc_OutReg( (a), RCSR, (u16)((b) & RXSTATUS_ALL) )
518 * Values for setting transmit idle mode in
519 * Transmit Control/status Register (TCSR)
521 #define IDLEMODE_FLAGS 0x0000
522 #define IDLEMODE_ALT_ONE_ZERO 0x0100
523 #define IDLEMODE_ZERO 0x0200
524 #define IDLEMODE_ONE 0x0300
525 #define IDLEMODE_ALT_MARK_SPACE 0x0500
526 #define IDLEMODE_SPACE 0x0600
527 #define IDLEMODE_MARK 0x0700
528 #define IDLEMODE_MASK 0x0700
531 * IUSC revision identifiers
533 #define IUSC_SL1660 0x4d44
534 #define IUSC_PRE_SL1660 0x4553
537 * Transmit status Bits in Transmit Command/status Register (TCSR)
540 #define TCSR_PRESERVE 0x0F00
542 #define TCSR_UNDERWAIT BIT11
543 #define TXSTATUS_PREAMBLE_SENT BIT7
544 #define TXSTATUS_IDLE_SENT BIT6
545 #define TXSTATUS_ABORT_SENT BIT5
546 #define TXSTATUS_EOF_SENT BIT4
547 #define TXSTATUS_EOM_SENT BIT4
548 #define TXSTATUS_CRC_SENT BIT3
549 #define TXSTATUS_ALL_SENT BIT2
550 #define TXSTATUS_UNDERRUN BIT1
551 #define TXSTATUS_FIFO_EMPTY BIT0
552 #define TXSTATUS_ALL 0x00fa
553 #define usc_UnlatchTxstatusBits(a,b) usc_OutReg( (a), TCSR, (u16)((a)->tcsr_value + ((b) & 0x00FF)) )
556 #define MISCSTATUS_RXC_LATCHED BIT15
557 #define MISCSTATUS_RXC BIT14
558 #define MISCSTATUS_TXC_LATCHED BIT13
559 #define MISCSTATUS_TXC BIT12
560 #define MISCSTATUS_RI_LATCHED BIT11
561 #define MISCSTATUS_RI BIT10
562 #define MISCSTATUS_DSR_LATCHED BIT9
563 #define MISCSTATUS_DSR BIT8
564 #define MISCSTATUS_DCD_LATCHED BIT7
565 #define MISCSTATUS_DCD BIT6
566 #define MISCSTATUS_CTS_LATCHED BIT5
567 #define MISCSTATUS_CTS BIT4
568 #define MISCSTATUS_RCC_UNDERRUN BIT3
569 #define MISCSTATUS_DPLL_NO_SYNC BIT2
570 #define MISCSTATUS_BRG1_ZERO BIT1
571 #define MISCSTATUS_BRG0_ZERO BIT0
573 #define usc_UnlatchIostatusBits(a,b) usc_OutReg((a),MISR,(u16)((b) & 0xaaa0))
574 #define usc_UnlatchMiscstatusBits(a,b) usc_OutReg((a),MISR,(u16)((b) & 0x000f))
576 #define SICR_RXC_ACTIVE BIT15
577 #define SICR_RXC_INACTIVE BIT14
578 #define SICR_RXC (BIT15|BIT14)
579 #define SICR_TXC_ACTIVE BIT13
580 #define SICR_TXC_INACTIVE BIT12
581 #define SICR_TXC (BIT13|BIT12)
582 #define SICR_RI_ACTIVE BIT11
583 #define SICR_RI_INACTIVE BIT10
584 #define SICR_RI (BIT11|BIT10)
585 #define SICR_DSR_ACTIVE BIT9
586 #define SICR_DSR_INACTIVE BIT8
587 #define SICR_DSR (BIT9|BIT8)
588 #define SICR_DCD_ACTIVE BIT7
589 #define SICR_DCD_INACTIVE BIT6
590 #define SICR_DCD (BIT7|BIT6)
591 #define SICR_CTS_ACTIVE BIT5
592 #define SICR_CTS_INACTIVE BIT4
593 #define SICR_CTS (BIT5|BIT4)
594 #define SICR_RCC_UNDERFLOW BIT3
595 #define SICR_DPLL_NO_SYNC BIT2
596 #define SICR_BRG1_ZERO BIT1
597 #define SICR_BRG0_ZERO BIT0
599 void usc_DisableMasterIrqBit( struct mgsl_struct *info );
600 void usc_EnableMasterIrqBit( struct mgsl_struct *info );
601 void usc_EnableInterrupts( struct mgsl_struct *info, u16 IrqMask );
602 void usc_DisableInterrupts( struct mgsl_struct *info, u16 IrqMask );
603 void usc_ClearIrqPendingBits( struct mgsl_struct *info, u16 IrqMask );
605 #define usc_EnableInterrupts( a, b ) \
606 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0xff00) + 0xc0 + (b)) )
608 #define usc_DisableInterrupts( a, b ) \
609 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0xff00) + 0x80 + (b)) )
611 #define usc_EnableMasterIrqBit(a) \
612 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0x0f00) + 0xb000) )
614 #define usc_DisableMasterIrqBit(a) \
615 usc_OutReg( (a), ICR, (u16)(usc_InReg((a),ICR) & 0x7f00) )
617 #define usc_ClearIrqPendingBits( a, b ) usc_OutReg( (a), DCCR, 0x40 + (b) )
620 * Transmit status Bits in Transmit Control status Register (TCSR)
621 * and Transmit Interrupt Control Register (TICR) (except BIT2, BIT0)
624 #define TXSTATUS_PREAMBLE_SENT BIT7
625 #define TXSTATUS_IDLE_SENT BIT6
626 #define TXSTATUS_ABORT_SENT BIT5
627 #define TXSTATUS_EOF BIT4
628 #define TXSTATUS_CRC_SENT BIT3
629 #define TXSTATUS_ALL_SENT BIT2
630 #define TXSTATUS_UNDERRUN BIT1
631 #define TXSTATUS_FIFO_EMPTY BIT0
633 #define DICR_MASTER BIT15
634 #define DICR_TRANSMIT BIT0
635 #define DICR_RECEIVE BIT1
637 #define usc_EnableDmaInterrupts(a,b) \
638 usc_OutDmaReg( (a), DICR, (u16)(usc_InDmaReg((a),DICR) | (b)) )
640 #define usc_DisableDmaInterrupts(a,b) \
641 usc_OutDmaReg( (a), DICR, (u16)(usc_InDmaReg((a),DICR) & ~(b)) )
643 #define usc_EnableStatusIrqs(a,b) \
644 usc_OutReg( (a), SICR, (u16)(usc_InReg((a),SICR) | (b)) )
646 #define usc_DisablestatusIrqs(a,b) \
647 usc_OutReg( (a), SICR, (u16)(usc_InReg((a),SICR) & ~(b)) )
649 /* Transmit status Bits in Transmit Control status Register (TCSR) */
650 /* and Transmit Interrupt Control Register (TICR) (except BIT2, BIT0) */
653 #define DISABLE_UNCONDITIONAL 0
654 #define DISABLE_END_OF_FRAME 1
655 #define ENABLE_UNCONDITIONAL 2
656 #define ENABLE_AUTO_CTS 3
657 #define ENABLE_AUTO_DCD 3
658 #define usc_EnableTransmitter(a,b) \
659 usc_OutReg( (a), TMR, (u16)((usc_InReg((a),TMR) & 0xfffc) | (b)) )
660 #define usc_EnableReceiver(a,b) \
661 usc_OutReg( (a), RMR, (u16)((usc_InReg((a),RMR) & 0xfffc) | (b)) )
663 static u16 usc_InDmaReg( struct mgsl_struct *info, u16 Port );
664 static void usc_OutDmaReg( struct mgsl_struct *info, u16 Port, u16 Value );
665 static void usc_DmaCmd( struct mgsl_struct *info, u16 Cmd );
667 static u16 usc_InReg( struct mgsl_struct *info, u16 Port );
668 static void usc_OutReg( struct mgsl_struct *info, u16 Port, u16 Value );
669 static void usc_RTCmd( struct mgsl_struct *info, u16 Cmd );
670 void usc_RCmd( struct mgsl_struct *info, u16 Cmd );
671 void usc_TCmd( struct mgsl_struct *info, u16 Cmd );
673 #define usc_TCmd(a,b) usc_OutReg((a), TCSR, (u16)((a)->tcsr_value + (b)))
674 #define usc_RCmd(a,b) usc_OutReg((a), RCSR, (b))
676 #define usc_SetTransmitSyncChars(a,s0,s1) usc_OutReg((a), TSR, (u16)(((u16)s0<<8)|(u16)s1))
678 static void usc_process_rxoverrun_sync( struct mgsl_struct *info );
679 static void usc_start_receiver( struct mgsl_struct *info );
680 static void usc_stop_receiver( struct mgsl_struct *info );
682 static void usc_start_transmitter( struct mgsl_struct *info );
683 static void usc_stop_transmitter( struct mgsl_struct *info );
684 static void usc_set_txidle( struct mgsl_struct *info );
685 static void usc_load_txfifo( struct mgsl_struct *info );
687 static void usc_enable_aux_clock( struct mgsl_struct *info, u32 DataRate );
688 static void usc_enable_loopback( struct mgsl_struct *info, int enable );
690 static void usc_get_serial_signals( struct mgsl_struct *info );
691 static void usc_set_serial_signals( struct mgsl_struct *info );
693 static void usc_reset( struct mgsl_struct *info );
695 static void usc_set_sync_mode( struct mgsl_struct *info );
696 static void usc_set_sdlc_mode( struct mgsl_struct *info );
697 static void usc_set_async_mode( struct mgsl_struct *info );
698 static void usc_enable_async_clock( struct mgsl_struct *info, u32 DataRate );
700 static void usc_loopback_frame( struct mgsl_struct *info );
702 static void mgsl_tx_timeout(struct timer_list *t);
705 static void usc_loopmode_cancel_transmit( struct mgsl_struct * info );
706 static void usc_loopmode_insert_request( struct mgsl_struct * info );
707 static int usc_loopmode_active( struct mgsl_struct * info);
708 static void usc_loopmode_send_done( struct mgsl_struct * info );
710 static int mgsl_ioctl_common(struct mgsl_struct *info, unsigned int cmd, unsigned long arg);
712 #if SYNCLINK_GENERIC_HDLC
713 #define dev_to_port(D) (dev_to_hdlc(D)->priv)
714 static void hdlcdev_tx_done(struct mgsl_struct *info);
715 static void hdlcdev_rx(struct mgsl_struct *info, char *buf, int size);
716 static int hdlcdev_init(struct mgsl_struct *info);
717 static void hdlcdev_exit(struct mgsl_struct *info);
721 * Defines a BUS descriptor value for the PCI adapter
722 * local bus address ranges.
725 #define BUS_DESCRIPTOR( WrHold, WrDly, RdDly, Nwdd, Nwad, Nxda, Nrdd, Nrad ) \
736 static void mgsl_trace_block(struct mgsl_struct *info,const char* data, int count, int xmit);
739 * Adapter diagnostic routines
741 static bool mgsl_register_test( struct mgsl_struct *info );
742 static bool mgsl_irq_test( struct mgsl_struct *info );
743 static bool mgsl_dma_test( struct mgsl_struct *info );
744 static bool mgsl_memory_test( struct mgsl_struct *info );
745 static int mgsl_adapter_test( struct mgsl_struct *info );
748 * device and resource management routines
750 static int mgsl_claim_resources(struct mgsl_struct *info);
751 static void mgsl_release_resources(struct mgsl_struct *info);
752 static void mgsl_add_device(struct mgsl_struct *info);
753 static struct mgsl_struct* mgsl_allocate_device(void);
756 * DMA buffer manupulation functions.
758 static void mgsl_free_rx_frame_buffers( struct mgsl_struct *info, unsigned int StartIndex, unsigned int EndIndex );
759 static bool mgsl_get_rx_frame( struct mgsl_struct *info );
760 static bool mgsl_get_raw_rx_frame( struct mgsl_struct *info );
761 static void mgsl_reset_rx_dma_buffers( struct mgsl_struct *info );
762 static void mgsl_reset_tx_dma_buffers( struct mgsl_struct *info );
763 static int num_free_tx_dma_buffers(struct mgsl_struct *info);
764 static void mgsl_load_tx_dma_buffer( struct mgsl_struct *info, const char *Buffer, unsigned int BufferSize);
765 static void mgsl_load_pci_memory(char* TargetPtr, const char* SourcePtr, unsigned short count);
768 * DMA and Shared Memory buffer allocation and formatting
770 static int mgsl_allocate_dma_buffers(struct mgsl_struct *info);
771 static void mgsl_free_dma_buffers(struct mgsl_struct *info);
772 static int mgsl_alloc_frame_memory(struct mgsl_struct *info, DMABUFFERENTRY *BufferList,int Buffercount);
773 static void mgsl_free_frame_memory(struct mgsl_struct *info, DMABUFFERENTRY *BufferList,int Buffercount);
774 static int mgsl_alloc_buffer_list_memory(struct mgsl_struct *info);
775 static void mgsl_free_buffer_list_memory(struct mgsl_struct *info);
776 static int mgsl_alloc_intermediate_rxbuffer_memory(struct mgsl_struct *info);
777 static void mgsl_free_intermediate_rxbuffer_memory(struct mgsl_struct *info);
778 static int mgsl_alloc_intermediate_txbuffer_memory(struct mgsl_struct *info);
779 static void mgsl_free_intermediate_txbuffer_memory(struct mgsl_struct *info);
780 static bool load_next_tx_holding_buffer(struct mgsl_struct *info);
781 static int save_tx_buffer_request(struct mgsl_struct *info,const char *Buffer, unsigned int BufferSize);
784 * Bottom half interrupt handlers
786 static void mgsl_bh_handler(struct work_struct *work);
787 static void mgsl_bh_receive(struct mgsl_struct *info);
788 static void mgsl_bh_transmit(struct mgsl_struct *info);
789 static void mgsl_bh_status(struct mgsl_struct *info);
792 * Interrupt handler routines and dispatch table.
794 static void mgsl_isr_null( struct mgsl_struct *info );
795 static void mgsl_isr_transmit_data( struct mgsl_struct *info );
796 static void mgsl_isr_receive_data( struct mgsl_struct *info );
797 static void mgsl_isr_receive_status( struct mgsl_struct *info );
798 static void mgsl_isr_transmit_status( struct mgsl_struct *info );
799 static void mgsl_isr_io_pin( struct mgsl_struct *info );
800 static void mgsl_isr_misc( struct mgsl_struct *info );
801 static void mgsl_isr_receive_dma( struct mgsl_struct *info );
802 static void mgsl_isr_transmit_dma( struct mgsl_struct *info );
804 typedef void (*isr_dispatch_func)(struct mgsl_struct *);
806 static isr_dispatch_func UscIsrTable[7] =
811 mgsl_isr_transmit_data,
812 mgsl_isr_transmit_status,
813 mgsl_isr_receive_data,
814 mgsl_isr_receive_status
818 * ioctl call handlers
820 static int tiocmget(struct tty_struct *tty);
821 static int tiocmset(struct tty_struct *tty,
822 unsigned int set, unsigned int clear);
823 static int mgsl_get_stats(struct mgsl_struct * info, struct mgsl_icount
824 __user *user_icount);
825 static int mgsl_get_params(struct mgsl_struct * info, MGSL_PARAMS __user *user_params);
826 static int mgsl_set_params(struct mgsl_struct * info, MGSL_PARAMS __user *new_params);
827 static int mgsl_get_txidle(struct mgsl_struct * info, int __user *idle_mode);
828 static int mgsl_set_txidle(struct mgsl_struct * info, int idle_mode);
829 static int mgsl_txenable(struct mgsl_struct * info, int enable);
830 static int mgsl_txabort(struct mgsl_struct * info);
831 static int mgsl_rxenable(struct mgsl_struct * info, int enable);
832 static int mgsl_wait_event(struct mgsl_struct * info, int __user *mask);
833 static int mgsl_loopmode_send_done( struct mgsl_struct * info );
835 /* set non-zero on successful registration with PCI subsystem */
836 static bool pci_registered;
839 * Global linked list of SyncLink devices
841 static struct mgsl_struct *mgsl_device_list;
842 static int mgsl_device_count;
845 * Set this param to non-zero to load eax with the
846 * .text section address and breakpoint on module load.
847 * This is useful for use with gdb and add-symbol-file command.
849 static bool break_on_load;
852 * Driver major number, defaults to zero to get auto
853 * assigned major number. May be forced as module parameter.
858 * Array of user specified options for ISA adapters.
860 static int io[MAX_ISA_DEVICES];
861 static int irq[MAX_ISA_DEVICES];
862 static int dma[MAX_ISA_DEVICES];
863 static int debug_level;
864 static int maxframe[MAX_TOTAL_DEVICES];
865 static int txdmabufs[MAX_TOTAL_DEVICES];
866 static int txholdbufs[MAX_TOTAL_DEVICES];
868 module_param(break_on_load, bool, 0);
869 module_param(ttymajor, int, 0);
870 module_param_hw_array(io, int, ioport, NULL, 0);
871 module_param_hw_array(irq, int, irq, NULL, 0);
872 module_param_hw_array(dma, int, dma, NULL, 0);
873 module_param(debug_level, int, 0);
874 module_param_array(maxframe, int, NULL, 0);
875 module_param_array(txdmabufs, int, NULL, 0);
876 module_param_array(txholdbufs, int, NULL, 0);
878 static char *driver_name = "SyncLink serial driver";
879 static char *driver_version = "$Revision: 4.38 $";
881 static int synclink_init_one (struct pci_dev *dev,
882 const struct pci_device_id *ent);
883 static void synclink_remove_one (struct pci_dev *dev);
885 static const struct pci_device_id synclink_pci_tbl[] = {
886 { PCI_VENDOR_ID_MICROGATE, PCI_DEVICE_ID_MICROGATE_USC, PCI_ANY_ID, PCI_ANY_ID, },
887 { PCI_VENDOR_ID_MICROGATE, 0x0210, PCI_ANY_ID, PCI_ANY_ID, },
888 { 0, }, /* terminate list */
890 MODULE_DEVICE_TABLE(pci, synclink_pci_tbl);
892 MODULE_LICENSE("GPL");
894 static struct pci_driver synclink_pci_driver = {
896 .id_table = synclink_pci_tbl,
897 .probe = synclink_init_one,
898 .remove = synclink_remove_one,
901 static struct tty_driver *serial_driver;
903 /* number of characters left in xmit buffer before we ask for more */
904 #define WAKEUP_CHARS 256
907 static void mgsl_change_params(struct mgsl_struct *info);
908 static void mgsl_wait_until_sent(struct tty_struct *tty, int timeout);
911 * 1st function defined in .text section. Calling this function in
912 * init_module() followed by a breakpoint allows a remote debugger
913 * (gdb) to get the .text address for the add-symbol-file command.
914 * This allows remote debugging of dynamically loadable modules.
916 static void* mgsl_get_text_ptr(void)
918 return mgsl_get_text_ptr;
921 static inline int mgsl_paranoia_check(struct mgsl_struct *info,
922 char *name, const char *routine)
924 #ifdef MGSL_PARANOIA_CHECK
925 static const char *badmagic =
926 "Warning: bad magic number for mgsl struct (%s) in %s\n";
927 static const char *badinfo =
928 "Warning: null mgsl_struct for (%s) in %s\n";
931 printk(badinfo, name, routine);
934 if (info->magic != MGSL_MAGIC) {
935 printk(badmagic, name, routine);
946 * line discipline callback wrappers
948 * The wrappers maintain line discipline references
949 * while calling into the line discipline.
951 * ldisc_receive_buf - pass receive data to line discipline
954 static void ldisc_receive_buf(struct tty_struct *tty,
955 const __u8 *data, char *flags, int count)
957 struct tty_ldisc *ld;
960 ld = tty_ldisc_ref(tty);
962 if (ld->ops->receive_buf)
963 ld->ops->receive_buf(tty, data, flags, count);
968 /* mgsl_stop() throttle (stop) transmitter
970 * Arguments: tty pointer to tty info structure
973 static void mgsl_stop(struct tty_struct *tty)
975 struct mgsl_struct *info = tty->driver_data;
978 if (mgsl_paranoia_check(info, tty->name, "mgsl_stop"))
981 if ( debug_level >= DEBUG_LEVEL_INFO )
982 printk("mgsl_stop(%s)\n",info->device_name);
984 spin_lock_irqsave(&info->irq_spinlock,flags);
985 if (info->tx_enabled)
986 usc_stop_transmitter(info);
987 spin_unlock_irqrestore(&info->irq_spinlock,flags);
989 } /* end of mgsl_stop() */
991 /* mgsl_start() release (start) transmitter
993 * Arguments: tty pointer to tty info structure
996 static void mgsl_start(struct tty_struct *tty)
998 struct mgsl_struct *info = tty->driver_data;
1001 if (mgsl_paranoia_check(info, tty->name, "mgsl_start"))
1004 if ( debug_level >= DEBUG_LEVEL_INFO )
1005 printk("mgsl_start(%s)\n",info->device_name);
1007 spin_lock_irqsave(&info->irq_spinlock,flags);
1008 if (!info->tx_enabled)
1009 usc_start_transmitter(info);
1010 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1012 } /* end of mgsl_start() */
1015 * Bottom half work queue access functions
1018 /* mgsl_bh_action() Return next bottom half action to perform.
1019 * Return Value: BH action code or 0 if nothing to do.
1021 static int mgsl_bh_action(struct mgsl_struct *info)
1023 unsigned long flags;
1026 spin_lock_irqsave(&info->irq_spinlock,flags);
1028 if (info->pending_bh & BH_RECEIVE) {
1029 info->pending_bh &= ~BH_RECEIVE;
1031 } else if (info->pending_bh & BH_TRANSMIT) {
1032 info->pending_bh &= ~BH_TRANSMIT;
1034 } else if (info->pending_bh & BH_STATUS) {
1035 info->pending_bh &= ~BH_STATUS;
1040 /* Mark BH routine as complete */
1041 info->bh_running = false;
1042 info->bh_requested = false;
1045 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1051 * Perform bottom half processing of work items queued by ISR.
1053 static void mgsl_bh_handler(struct work_struct *work)
1055 struct mgsl_struct *info =
1056 container_of(work, struct mgsl_struct, task);
1059 if ( debug_level >= DEBUG_LEVEL_BH )
1060 printk( "%s(%d):mgsl_bh_handler(%s) entry\n",
1061 __FILE__,__LINE__,info->device_name);
1063 info->bh_running = true;
1065 while((action = mgsl_bh_action(info)) != 0) {
1067 /* Process work item */
1068 if ( debug_level >= DEBUG_LEVEL_BH )
1069 printk( "%s(%d):mgsl_bh_handler() work item action=%d\n",
1070 __FILE__,__LINE__,action);
1075 mgsl_bh_receive(info);
1078 mgsl_bh_transmit(info);
1081 mgsl_bh_status(info);
1084 /* unknown work item ID */
1085 printk("Unknown work item ID=%08X!\n", action);
1090 if ( debug_level >= DEBUG_LEVEL_BH )
1091 printk( "%s(%d):mgsl_bh_handler(%s) exit\n",
1092 __FILE__,__LINE__,info->device_name);
1095 static void mgsl_bh_receive(struct mgsl_struct *info)
1097 bool (*get_rx_frame)(struct mgsl_struct *info) =
1098 (info->params.mode == MGSL_MODE_HDLC ? mgsl_get_rx_frame : mgsl_get_raw_rx_frame);
1100 if ( debug_level >= DEBUG_LEVEL_BH )
1101 printk( "%s(%d):mgsl_bh_receive(%s)\n",
1102 __FILE__,__LINE__,info->device_name);
1106 if (info->rx_rcc_underrun) {
1107 unsigned long flags;
1108 spin_lock_irqsave(&info->irq_spinlock,flags);
1109 usc_start_receiver(info);
1110 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1113 } while(get_rx_frame(info));
1116 static void mgsl_bh_transmit(struct mgsl_struct *info)
1118 struct tty_struct *tty = info->port.tty;
1119 unsigned long flags;
1121 if ( debug_level >= DEBUG_LEVEL_BH )
1122 printk( "%s(%d):mgsl_bh_transmit() entry on %s\n",
1123 __FILE__,__LINE__,info->device_name);
1128 /* if transmitter idle and loopmode_send_done_requested
1129 * then start echoing RxD to TxD
1131 spin_lock_irqsave(&info->irq_spinlock,flags);
1132 if ( !info->tx_active && info->loopmode_send_done_requested )
1133 usc_loopmode_send_done( info );
1134 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1137 static void mgsl_bh_status(struct mgsl_struct *info)
1139 if ( debug_level >= DEBUG_LEVEL_BH )
1140 printk( "%s(%d):mgsl_bh_status() entry on %s\n",
1141 __FILE__,__LINE__,info->device_name);
1143 info->ri_chkcount = 0;
1144 info->dsr_chkcount = 0;
1145 info->dcd_chkcount = 0;
1146 info->cts_chkcount = 0;
1149 /* mgsl_isr_receive_status()
1151 * Service a receive status interrupt. The type of status
1152 * interrupt is indicated by the state of the RCSR.
1153 * This is only used for HDLC mode.
1155 * Arguments: info pointer to device instance data
1156 * Return Value: None
1158 static void mgsl_isr_receive_status( struct mgsl_struct *info )
1160 u16 status = usc_InReg( info, RCSR );
1162 if ( debug_level >= DEBUG_LEVEL_ISR )
1163 printk("%s(%d):mgsl_isr_receive_status status=%04X\n",
1164 __FILE__,__LINE__,status);
1166 if ( (status & RXSTATUS_ABORT_RECEIVED) &&
1167 info->loopmode_insert_requested &&
1168 usc_loopmode_active(info) )
1170 ++info->icount.rxabort;
1171 info->loopmode_insert_requested = false;
1173 /* clear CMR:13 to start echoing RxD to TxD */
1174 info->cmr_value &= ~BIT13;
1175 usc_OutReg(info, CMR, info->cmr_value);
1177 /* disable received abort irq (no longer required) */
1178 usc_OutReg(info, RICR,
1179 (usc_InReg(info, RICR) & ~RXSTATUS_ABORT_RECEIVED));
1182 if (status & (RXSTATUS_EXITED_HUNT | RXSTATUS_IDLE_RECEIVED)) {
1183 if (status & RXSTATUS_EXITED_HUNT)
1184 info->icount.exithunt++;
1185 if (status & RXSTATUS_IDLE_RECEIVED)
1186 info->icount.rxidle++;
1187 wake_up_interruptible(&info->event_wait_q);
1190 if (status & RXSTATUS_OVERRUN){
1191 info->icount.rxover++;
1192 usc_process_rxoverrun_sync( info );
1195 usc_ClearIrqPendingBits( info, RECEIVE_STATUS );
1196 usc_UnlatchRxstatusBits( info, status );
1198 } /* end of mgsl_isr_receive_status() */
1200 /* mgsl_isr_transmit_status()
1202 * Service a transmit status interrupt
1203 * HDLC mode :end of transmit frame
1204 * Async mode:all data is sent
1205 * transmit status is indicated by bits in the TCSR.
1207 * Arguments: info pointer to device instance data
1208 * Return Value: None
1210 static void mgsl_isr_transmit_status( struct mgsl_struct *info )
1212 u16 status = usc_InReg( info, TCSR );
1214 if ( debug_level >= DEBUG_LEVEL_ISR )
1215 printk("%s(%d):mgsl_isr_transmit_status status=%04X\n",
1216 __FILE__,__LINE__,status);
1218 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
1219 usc_UnlatchTxstatusBits( info, status );
1221 if ( status & (TXSTATUS_UNDERRUN | TXSTATUS_ABORT_SENT) )
1223 /* finished sending HDLC abort. This may leave */
1224 /* the TxFifo with data from the aborted frame */
1225 /* so purge the TxFifo. Also shutdown the DMA */
1226 /* channel in case there is data remaining in */
1227 /* the DMA buffer */
1228 usc_DmaCmd( info, DmaCmd_ResetTxChannel );
1229 usc_RTCmd( info, RTCmd_PurgeTxFifo );
1232 if ( status & TXSTATUS_EOF_SENT )
1233 info->icount.txok++;
1234 else if ( status & TXSTATUS_UNDERRUN )
1235 info->icount.txunder++;
1236 else if ( status & TXSTATUS_ABORT_SENT )
1237 info->icount.txabort++;
1239 info->icount.txunder++;
1241 info->tx_active = false;
1242 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
1243 del_timer(&info->tx_timer);
1245 if ( info->drop_rts_on_tx_done ) {
1246 usc_get_serial_signals( info );
1247 if ( info->serial_signals & SerialSignal_RTS ) {
1248 info->serial_signals &= ~SerialSignal_RTS;
1249 usc_set_serial_signals( info );
1251 info->drop_rts_on_tx_done = false;
1254 #if SYNCLINK_GENERIC_HDLC
1256 hdlcdev_tx_done(info);
1260 if (info->port.tty->stopped || info->port.tty->hw_stopped) {
1261 usc_stop_transmitter(info);
1264 info->pending_bh |= BH_TRANSMIT;
1267 } /* end of mgsl_isr_transmit_status() */
1269 /* mgsl_isr_io_pin()
1271 * Service an Input/Output pin interrupt. The type of
1272 * interrupt is indicated by bits in the MISR
1274 * Arguments: info pointer to device instance data
1275 * Return Value: None
1277 static void mgsl_isr_io_pin( struct mgsl_struct *info )
1279 struct mgsl_icount *icount;
1280 u16 status = usc_InReg( info, MISR );
1282 if ( debug_level >= DEBUG_LEVEL_ISR )
1283 printk("%s(%d):mgsl_isr_io_pin status=%04X\n",
1284 __FILE__,__LINE__,status);
1286 usc_ClearIrqPendingBits( info, IO_PIN );
1287 usc_UnlatchIostatusBits( info, status );
1289 if (status & (MISCSTATUS_CTS_LATCHED | MISCSTATUS_DCD_LATCHED |
1290 MISCSTATUS_DSR_LATCHED | MISCSTATUS_RI_LATCHED) ) {
1291 icount = &info->icount;
1292 /* update input line counters */
1293 if (status & MISCSTATUS_RI_LATCHED) {
1294 if ((info->ri_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
1295 usc_DisablestatusIrqs(info,SICR_RI);
1297 if ( status & MISCSTATUS_RI )
1298 info->input_signal_events.ri_up++;
1300 info->input_signal_events.ri_down++;
1302 if (status & MISCSTATUS_DSR_LATCHED) {
1303 if ((info->dsr_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
1304 usc_DisablestatusIrqs(info,SICR_DSR);
1306 if ( status & MISCSTATUS_DSR )
1307 info->input_signal_events.dsr_up++;
1309 info->input_signal_events.dsr_down++;
1311 if (status & MISCSTATUS_DCD_LATCHED) {
1312 if ((info->dcd_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
1313 usc_DisablestatusIrqs(info,SICR_DCD);
1315 if (status & MISCSTATUS_DCD) {
1316 info->input_signal_events.dcd_up++;
1318 info->input_signal_events.dcd_down++;
1319 #if SYNCLINK_GENERIC_HDLC
1320 if (info->netcount) {
1321 if (status & MISCSTATUS_DCD)
1322 netif_carrier_on(info->netdev);
1324 netif_carrier_off(info->netdev);
1328 if (status & MISCSTATUS_CTS_LATCHED)
1330 if ((info->cts_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
1331 usc_DisablestatusIrqs(info,SICR_CTS);
1333 if ( status & MISCSTATUS_CTS )
1334 info->input_signal_events.cts_up++;
1336 info->input_signal_events.cts_down++;
1338 wake_up_interruptible(&info->status_event_wait_q);
1339 wake_up_interruptible(&info->event_wait_q);
1341 if (tty_port_check_carrier(&info->port) &&
1342 (status & MISCSTATUS_DCD_LATCHED) ) {
1343 if ( debug_level >= DEBUG_LEVEL_ISR )
1344 printk("%s CD now %s...", info->device_name,
1345 (status & MISCSTATUS_DCD) ? "on" : "off");
1346 if (status & MISCSTATUS_DCD)
1347 wake_up_interruptible(&info->port.open_wait);
1349 if ( debug_level >= DEBUG_LEVEL_ISR )
1350 printk("doing serial hangup...");
1352 tty_hangup(info->port.tty);
1356 if (tty_port_cts_enabled(&info->port) &&
1357 (status & MISCSTATUS_CTS_LATCHED) ) {
1358 if (info->port.tty->hw_stopped) {
1359 if (status & MISCSTATUS_CTS) {
1360 if ( debug_level >= DEBUG_LEVEL_ISR )
1361 printk("CTS tx start...");
1362 info->port.tty->hw_stopped = 0;
1363 usc_start_transmitter(info);
1364 info->pending_bh |= BH_TRANSMIT;
1368 if (!(status & MISCSTATUS_CTS)) {
1369 if ( debug_level >= DEBUG_LEVEL_ISR )
1370 printk("CTS tx stop...");
1372 info->port.tty->hw_stopped = 1;
1373 usc_stop_transmitter(info);
1379 info->pending_bh |= BH_STATUS;
1381 /* for diagnostics set IRQ flag */
1382 if ( status & MISCSTATUS_TXC_LATCHED ){
1383 usc_OutReg( info, SICR,
1384 (unsigned short)(usc_InReg(info,SICR) & ~(SICR_TXC_ACTIVE+SICR_TXC_INACTIVE)) );
1385 usc_UnlatchIostatusBits( info, MISCSTATUS_TXC_LATCHED );
1386 info->irq_occurred = true;
1389 } /* end of mgsl_isr_io_pin() */
1391 /* mgsl_isr_transmit_data()
1393 * Service a transmit data interrupt (async mode only).
1395 * Arguments: info pointer to device instance data
1396 * Return Value: None
1398 static void mgsl_isr_transmit_data( struct mgsl_struct *info )
1400 if ( debug_level >= DEBUG_LEVEL_ISR )
1401 printk("%s(%d):mgsl_isr_transmit_data xmit_cnt=%d\n",
1402 __FILE__,__LINE__,info->xmit_cnt);
1404 usc_ClearIrqPendingBits( info, TRANSMIT_DATA );
1406 if (info->port.tty->stopped || info->port.tty->hw_stopped) {
1407 usc_stop_transmitter(info);
1411 if ( info->xmit_cnt )
1412 usc_load_txfifo( info );
1414 info->tx_active = false;
1416 if (info->xmit_cnt < WAKEUP_CHARS)
1417 info->pending_bh |= BH_TRANSMIT;
1419 } /* end of mgsl_isr_transmit_data() */
1421 /* mgsl_isr_receive_data()
1423 * Service a receive data interrupt. This occurs
1424 * when operating in asynchronous interrupt transfer mode.
1425 * The receive data FIFO is flushed to the receive data buffers.
1427 * Arguments: info pointer to device instance data
1428 * Return Value: None
1430 static void mgsl_isr_receive_data( struct mgsl_struct *info )
1435 unsigned char DataByte;
1436 struct mgsl_icount *icount = &info->icount;
1438 if ( debug_level >= DEBUG_LEVEL_ISR )
1439 printk("%s(%d):mgsl_isr_receive_data\n",
1442 usc_ClearIrqPendingBits( info, RECEIVE_DATA );
1444 /* select FIFO status for RICR readback */
1445 usc_RCmd( info, RCmd_SelectRicrRxFifostatus );
1447 /* clear the Wordstatus bit so that status readback */
1448 /* only reflects the status of this byte */
1449 usc_OutReg( info, RICR+LSBONLY, (u16)(usc_InReg(info, RICR+LSBONLY) & ~BIT3 ));
1451 /* flush the receive FIFO */
1453 while( (Fifocount = (usc_InReg(info,RICR) >> 8)) ) {
1456 /* read one byte from RxFIFO */
1457 outw( (inw(info->io_base + CCAR) & 0x0780) | (RDR+LSBONLY),
1458 info->io_base + CCAR );
1459 DataByte = inb( info->io_base + CCAR );
1461 /* get the status of the received byte */
1462 status = usc_InReg(info, RCSR);
1463 if ( status & (RXSTATUS_FRAMING_ERROR | RXSTATUS_PARITY_ERROR |
1464 RXSTATUS_OVERRUN | RXSTATUS_BREAK_RECEIVED) )
1465 usc_UnlatchRxstatusBits(info,RXSTATUS_ALL);
1470 if ( status & (RXSTATUS_FRAMING_ERROR | RXSTATUS_PARITY_ERROR |
1471 RXSTATUS_OVERRUN | RXSTATUS_BREAK_RECEIVED) ) {
1472 printk("rxerr=%04X\n",status);
1473 /* update error statistics */
1474 if ( status & RXSTATUS_BREAK_RECEIVED ) {
1475 status &= ~(RXSTATUS_FRAMING_ERROR | RXSTATUS_PARITY_ERROR);
1477 } else if (status & RXSTATUS_PARITY_ERROR)
1479 else if (status & RXSTATUS_FRAMING_ERROR)
1481 else if (status & RXSTATUS_OVERRUN) {
1482 /* must issue purge fifo cmd before */
1483 /* 16C32 accepts more receive chars */
1484 usc_RTCmd(info,RTCmd_PurgeRxFifo);
1488 /* discard char if tty control flags say so */
1489 if (status & info->ignore_status_mask)
1492 status &= info->read_status_mask;
1494 if (status & RXSTATUS_BREAK_RECEIVED) {
1496 if (info->port.flags & ASYNC_SAK)
1497 do_SAK(info->port.tty);
1498 } else if (status & RXSTATUS_PARITY_ERROR)
1500 else if (status & RXSTATUS_FRAMING_ERROR)
1502 } /* end of if (error) */
1503 tty_insert_flip_char(&info->port, DataByte, flag);
1504 if (status & RXSTATUS_OVERRUN) {
1505 /* Overrun is special, since it's
1506 * reported immediately, and doesn't
1507 * affect the current character
1509 work += tty_insert_flip_char(&info->port, 0, TTY_OVERRUN);
1513 if ( debug_level >= DEBUG_LEVEL_ISR ) {
1514 printk("%s(%d):rx=%d brk=%d parity=%d frame=%d overrun=%d\n",
1515 __FILE__,__LINE__,icount->rx,icount->brk,
1516 icount->parity,icount->frame,icount->overrun);
1520 tty_flip_buffer_push(&info->port);
1525 * Service a miscellaneous interrupt source.
1527 * Arguments: info pointer to device extension (instance data)
1528 * Return Value: None
1530 static void mgsl_isr_misc( struct mgsl_struct *info )
1532 u16 status = usc_InReg( info, MISR );
1534 if ( debug_level >= DEBUG_LEVEL_ISR )
1535 printk("%s(%d):mgsl_isr_misc status=%04X\n",
1536 __FILE__,__LINE__,status);
1538 if ((status & MISCSTATUS_RCC_UNDERRUN) &&
1539 (info->params.mode == MGSL_MODE_HDLC)) {
1541 /* turn off receiver and rx DMA */
1542 usc_EnableReceiver(info,DISABLE_UNCONDITIONAL);
1543 usc_DmaCmd(info, DmaCmd_ResetRxChannel);
1544 usc_UnlatchRxstatusBits(info, RXSTATUS_ALL);
1545 usc_ClearIrqPendingBits(info, RECEIVE_DATA | RECEIVE_STATUS);
1546 usc_DisableInterrupts(info, RECEIVE_DATA | RECEIVE_STATUS);
1548 /* schedule BH handler to restart receiver */
1549 info->pending_bh |= BH_RECEIVE;
1550 info->rx_rcc_underrun = true;
1553 usc_ClearIrqPendingBits( info, MISC );
1554 usc_UnlatchMiscstatusBits( info, status );
1556 } /* end of mgsl_isr_misc() */
1560 * Services undefined interrupt vectors from the
1561 * USC. (hence this function SHOULD never be called)
1563 * Arguments: info pointer to device extension (instance data)
1564 * Return Value: None
1566 static void mgsl_isr_null( struct mgsl_struct *info )
1569 } /* end of mgsl_isr_null() */
1571 /* mgsl_isr_receive_dma()
1573 * Service a receive DMA channel interrupt.
1574 * For this driver there are two sources of receive DMA interrupts
1575 * as identified in the Receive DMA mode Register (RDMR):
1577 * BIT3 EOA/EOL End of List, all receive buffers in receive
1578 * buffer list have been filled (no more free buffers
1579 * available). The DMA controller has shut down.
1581 * BIT2 EOB End of Buffer. This interrupt occurs when a receive
1582 * DMA buffer is terminated in response to completion
1583 * of a good frame or a frame with errors. The status
1584 * of the frame is stored in the buffer entry in the
1585 * list of receive buffer entries.
1587 * Arguments: info pointer to device instance data
1588 * Return Value: None
1590 static void mgsl_isr_receive_dma( struct mgsl_struct *info )
1594 /* clear interrupt pending and IUS bit for Rx DMA IRQ */
1595 usc_OutDmaReg( info, CDIR, BIT9 | BIT1 );
1597 /* Read the receive DMA status to identify interrupt type. */
1598 /* This also clears the status bits. */
1599 status = usc_InDmaReg( info, RDMR );
1601 if ( debug_level >= DEBUG_LEVEL_ISR )
1602 printk("%s(%d):mgsl_isr_receive_dma(%s) status=%04X\n",
1603 __FILE__,__LINE__,info->device_name,status);
1605 info->pending_bh |= BH_RECEIVE;
1607 if ( status & BIT3 ) {
1608 info->rx_overflow = true;
1609 info->icount.buf_overrun++;
1612 } /* end of mgsl_isr_receive_dma() */
1614 /* mgsl_isr_transmit_dma()
1616 * This function services a transmit DMA channel interrupt.
1618 * For this driver there is one source of transmit DMA interrupts
1619 * as identified in the Transmit DMA Mode Register (TDMR):
1621 * BIT2 EOB End of Buffer. This interrupt occurs when a
1622 * transmit DMA buffer has been emptied.
1624 * The driver maintains enough transmit DMA buffers to hold at least
1625 * one max frame size transmit frame. When operating in a buffered
1626 * transmit mode, there may be enough transmit DMA buffers to hold at
1627 * least two or more max frame size frames. On an EOB condition,
1628 * determine if there are any queued transmit buffers and copy into
1629 * transmit DMA buffers if we have room.
1631 * Arguments: info pointer to device instance data
1632 * Return Value: None
1634 static void mgsl_isr_transmit_dma( struct mgsl_struct *info )
1638 /* clear interrupt pending and IUS bit for Tx DMA IRQ */
1639 usc_OutDmaReg(info, CDIR, BIT8 | BIT0 );
1641 /* Read the transmit DMA status to identify interrupt type. */
1642 /* This also clears the status bits. */
1644 status = usc_InDmaReg( info, TDMR );
1646 if ( debug_level >= DEBUG_LEVEL_ISR )
1647 printk("%s(%d):mgsl_isr_transmit_dma(%s) status=%04X\n",
1648 __FILE__,__LINE__,info->device_name,status);
1650 if ( status & BIT2 ) {
1651 --info->tx_dma_buffers_used;
1653 /* if there are transmit frames queued,
1654 * try to load the next one
1656 if ( load_next_tx_holding_buffer(info) ) {
1657 /* if call returns non-zero value, we have
1658 * at least one free tx holding buffer
1660 info->pending_bh |= BH_TRANSMIT;
1664 } /* end of mgsl_isr_transmit_dma() */
1668 * Interrupt service routine entry point.
1672 * irq interrupt number that caused interrupt
1673 * dev_id device ID supplied during interrupt registration
1675 * Return Value: None
1677 static irqreturn_t mgsl_interrupt(int dummy, void *dev_id)
1679 struct mgsl_struct *info = dev_id;
1683 if ( debug_level >= DEBUG_LEVEL_ISR )
1684 printk(KERN_DEBUG "%s(%d):mgsl_interrupt(%d)entry.\n",
1685 __FILE__, __LINE__, info->irq_level);
1687 spin_lock(&info->irq_spinlock);
1690 /* Read the interrupt vectors from hardware. */
1691 UscVector = usc_InReg(info, IVR) >> 9;
1692 DmaVector = usc_InDmaReg(info, DIVR);
1694 if ( debug_level >= DEBUG_LEVEL_ISR )
1695 printk("%s(%d):%s UscVector=%08X DmaVector=%08X\n",
1696 __FILE__,__LINE__,info->device_name,UscVector,DmaVector);
1698 if ( !UscVector && !DmaVector )
1701 /* Dispatch interrupt vector */
1703 (*UscIsrTable[UscVector])(info);
1704 else if ( (DmaVector&(BIT10|BIT9)) == BIT10)
1705 mgsl_isr_transmit_dma(info);
1707 mgsl_isr_receive_dma(info);
1709 if ( info->isr_overflow ) {
1710 printk(KERN_ERR "%s(%d):%s isr overflow irq=%d\n",
1711 __FILE__, __LINE__, info->device_name, info->irq_level);
1712 usc_DisableMasterIrqBit(info);
1713 usc_DisableDmaInterrupts(info,DICR_MASTER);
1718 /* Request bottom half processing if there's something
1719 * for it to do and the bh is not already running
1722 if ( info->pending_bh && !info->bh_running && !info->bh_requested ) {
1723 if ( debug_level >= DEBUG_LEVEL_ISR )
1724 printk("%s(%d):%s queueing bh task.\n",
1725 __FILE__,__LINE__,info->device_name);
1726 schedule_work(&info->task);
1727 info->bh_requested = true;
1730 spin_unlock(&info->irq_spinlock);
1732 if ( debug_level >= DEBUG_LEVEL_ISR )
1733 printk(KERN_DEBUG "%s(%d):mgsl_interrupt(%d)exit.\n",
1734 __FILE__, __LINE__, info->irq_level);
1737 } /* end of mgsl_interrupt() */
1741 * Initialize and start device.
1743 * Arguments: info pointer to device instance data
1744 * Return Value: 0 if success, otherwise error code
1746 static int startup(struct mgsl_struct * info)
1750 if ( debug_level >= DEBUG_LEVEL_INFO )
1751 printk("%s(%d):mgsl_startup(%s)\n",__FILE__,__LINE__,info->device_name);
1753 if (tty_port_initialized(&info->port))
1756 if (!info->xmit_buf) {
1757 /* allocate a page of memory for a transmit buffer */
1758 info->xmit_buf = (unsigned char *)get_zeroed_page(GFP_KERNEL);
1759 if (!info->xmit_buf) {
1760 printk(KERN_ERR"%s(%d):%s can't allocate transmit buffer\n",
1761 __FILE__,__LINE__,info->device_name);
1766 info->pending_bh = 0;
1768 memset(&info->icount, 0, sizeof(info->icount));
1770 timer_setup(&info->tx_timer, mgsl_tx_timeout, 0);
1772 /* Allocate and claim adapter resources */
1773 retval = mgsl_claim_resources(info);
1775 /* perform existence check and diagnostics */
1777 retval = mgsl_adapter_test(info);
1780 if (capable(CAP_SYS_ADMIN) && info->port.tty)
1781 set_bit(TTY_IO_ERROR, &info->port.tty->flags);
1782 mgsl_release_resources(info);
1786 /* program hardware for current parameters */
1787 mgsl_change_params(info);
1790 clear_bit(TTY_IO_ERROR, &info->port.tty->flags);
1792 tty_port_set_initialized(&info->port, 1);
1795 } /* end of startup() */
1799 * Called by mgsl_close() and mgsl_hangup() to shutdown hardware
1801 * Arguments: info pointer to device instance data
1802 * Return Value: None
1804 static void shutdown(struct mgsl_struct * info)
1806 unsigned long flags;
1808 if (!tty_port_initialized(&info->port))
1811 if (debug_level >= DEBUG_LEVEL_INFO)
1812 printk("%s(%d):mgsl_shutdown(%s)\n",
1813 __FILE__,__LINE__, info->device_name );
1815 /* clear status wait queue because status changes */
1816 /* can't happen after shutting down the hardware */
1817 wake_up_interruptible(&info->status_event_wait_q);
1818 wake_up_interruptible(&info->event_wait_q);
1820 del_timer_sync(&info->tx_timer);
1822 if (info->xmit_buf) {
1823 free_page((unsigned long) info->xmit_buf);
1824 info->xmit_buf = NULL;
1827 spin_lock_irqsave(&info->irq_spinlock,flags);
1828 usc_DisableMasterIrqBit(info);
1829 usc_stop_receiver(info);
1830 usc_stop_transmitter(info);
1831 usc_DisableInterrupts(info,RECEIVE_DATA | RECEIVE_STATUS |
1832 TRANSMIT_DATA | TRANSMIT_STATUS | IO_PIN | MISC );
1833 usc_DisableDmaInterrupts(info,DICR_MASTER + DICR_TRANSMIT + DICR_RECEIVE);
1835 /* Disable DMAEN (Port 7, Bit 14) */
1836 /* This disconnects the DMA request signal from the ISA bus */
1837 /* on the ISA adapter. This has no effect for the PCI adapter */
1838 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT15) | BIT14));
1840 /* Disable INTEN (Port 6, Bit12) */
1841 /* This disconnects the IRQ request signal to the ISA bus */
1842 /* on the ISA adapter. This has no effect for the PCI adapter */
1843 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) | BIT12));
1845 if (!info->port.tty || info->port.tty->termios.c_cflag & HUPCL) {
1846 info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
1847 usc_set_serial_signals(info);
1850 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1852 mgsl_release_resources(info);
1855 set_bit(TTY_IO_ERROR, &info->port.tty->flags);
1857 tty_port_set_initialized(&info->port, 0);
1858 } /* end of shutdown() */
1860 static void mgsl_program_hw(struct mgsl_struct *info)
1862 unsigned long flags;
1864 spin_lock_irqsave(&info->irq_spinlock,flags);
1866 usc_stop_receiver(info);
1867 usc_stop_transmitter(info);
1868 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
1870 if (info->params.mode == MGSL_MODE_HDLC ||
1871 info->params.mode == MGSL_MODE_RAW ||
1873 usc_set_sync_mode(info);
1875 usc_set_async_mode(info);
1877 usc_set_serial_signals(info);
1879 info->dcd_chkcount = 0;
1880 info->cts_chkcount = 0;
1881 info->ri_chkcount = 0;
1882 info->dsr_chkcount = 0;
1884 usc_EnableStatusIrqs(info,SICR_CTS+SICR_DSR+SICR_DCD+SICR_RI);
1885 usc_EnableInterrupts(info, IO_PIN);
1886 usc_get_serial_signals(info);
1888 if (info->netcount || info->port.tty->termios.c_cflag & CREAD)
1889 usc_start_receiver(info);
1891 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1894 /* Reconfigure adapter based on new parameters
1896 static void mgsl_change_params(struct mgsl_struct *info)
1901 if (!info->port.tty)
1904 if (debug_level >= DEBUG_LEVEL_INFO)
1905 printk("%s(%d):mgsl_change_params(%s)\n",
1906 __FILE__,__LINE__, info->device_name );
1908 cflag = info->port.tty->termios.c_cflag;
1910 /* if B0 rate (hangup) specified then negate RTS and DTR */
1911 /* otherwise assert RTS and DTR */
1913 info->serial_signals |= SerialSignal_RTS | SerialSignal_DTR;
1915 info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
1917 /* byte size and parity */
1919 switch (cflag & CSIZE) {
1920 case CS5: info->params.data_bits = 5; break;
1921 case CS6: info->params.data_bits = 6; break;
1922 case CS7: info->params.data_bits = 7; break;
1923 case CS8: info->params.data_bits = 8; break;
1924 /* Never happens, but GCC is too dumb to figure it out */
1925 default: info->params.data_bits = 7; break;
1929 info->params.stop_bits = 2;
1931 info->params.stop_bits = 1;
1933 info->params.parity = ASYNC_PARITY_NONE;
1934 if (cflag & PARENB) {
1936 info->params.parity = ASYNC_PARITY_ODD;
1938 info->params.parity = ASYNC_PARITY_EVEN;
1941 info->params.parity = ASYNC_PARITY_SPACE;
1945 /* calculate number of jiffies to transmit a full
1946 * FIFO (32 bytes) at specified data rate
1948 bits_per_char = info->params.data_bits +
1949 info->params.stop_bits + 1;
1951 /* if port data rate is set to 460800 or less then
1952 * allow tty settings to override, otherwise keep the
1953 * current data rate.
1955 if (info->params.data_rate <= 460800)
1956 info->params.data_rate = tty_get_baud_rate(info->port.tty);
1958 if ( info->params.data_rate ) {
1959 info->timeout = (32*HZ*bits_per_char) /
1960 info->params.data_rate;
1962 info->timeout += HZ/50; /* Add .02 seconds of slop */
1964 tty_port_set_cts_flow(&info->port, cflag & CRTSCTS);
1965 tty_port_set_check_carrier(&info->port, ~cflag & CLOCAL);
1967 /* process tty input control flags */
1969 info->read_status_mask = RXSTATUS_OVERRUN;
1970 if (I_INPCK(info->port.tty))
1971 info->read_status_mask |= RXSTATUS_PARITY_ERROR | RXSTATUS_FRAMING_ERROR;
1972 if (I_BRKINT(info->port.tty) || I_PARMRK(info->port.tty))
1973 info->read_status_mask |= RXSTATUS_BREAK_RECEIVED;
1975 if (I_IGNPAR(info->port.tty))
1976 info->ignore_status_mask |= RXSTATUS_PARITY_ERROR | RXSTATUS_FRAMING_ERROR;
1977 if (I_IGNBRK(info->port.tty)) {
1978 info->ignore_status_mask |= RXSTATUS_BREAK_RECEIVED;
1979 /* If ignoring parity and break indicators, ignore
1980 * overruns too. (For real raw support).
1982 if (I_IGNPAR(info->port.tty))
1983 info->ignore_status_mask |= RXSTATUS_OVERRUN;
1986 mgsl_program_hw(info);
1988 } /* end of mgsl_change_params() */
1992 * Add a character to the transmit buffer.
1994 * Arguments: tty pointer to tty information structure
1995 * ch character to add to transmit buffer
1997 * Return Value: None
1999 static int mgsl_put_char(struct tty_struct *tty, unsigned char ch)
2001 struct mgsl_struct *info = tty->driver_data;
2002 unsigned long flags;
2005 if (debug_level >= DEBUG_LEVEL_INFO) {
2006 printk(KERN_DEBUG "%s(%d):mgsl_put_char(%d) on %s\n",
2007 __FILE__, __LINE__, ch, info->device_name);
2010 if (mgsl_paranoia_check(info, tty->name, "mgsl_put_char"))
2013 if (!info->xmit_buf)
2016 spin_lock_irqsave(&info->irq_spinlock, flags);
2018 if ((info->params.mode == MGSL_MODE_ASYNC ) || !info->tx_active) {
2019 if (info->xmit_cnt < SERIAL_XMIT_SIZE - 1) {
2020 info->xmit_buf[info->xmit_head++] = ch;
2021 info->xmit_head &= SERIAL_XMIT_SIZE-1;
2026 spin_unlock_irqrestore(&info->irq_spinlock, flags);
2029 } /* end of mgsl_put_char() */
2031 /* mgsl_flush_chars()
2033 * Enable transmitter so remaining characters in the
2034 * transmit buffer are sent.
2036 * Arguments: tty pointer to tty information structure
2037 * Return Value: None
2039 static void mgsl_flush_chars(struct tty_struct *tty)
2041 struct mgsl_struct *info = tty->driver_data;
2042 unsigned long flags;
2044 if ( debug_level >= DEBUG_LEVEL_INFO )
2045 printk( "%s(%d):mgsl_flush_chars() entry on %s xmit_cnt=%d\n",
2046 __FILE__,__LINE__,info->device_name,info->xmit_cnt);
2048 if (mgsl_paranoia_check(info, tty->name, "mgsl_flush_chars"))
2051 if (info->xmit_cnt <= 0 || tty->stopped || tty->hw_stopped ||
2055 if ( debug_level >= DEBUG_LEVEL_INFO )
2056 printk( "%s(%d):mgsl_flush_chars() entry on %s starting transmitter\n",
2057 __FILE__,__LINE__,info->device_name );
2059 spin_lock_irqsave(&info->irq_spinlock,flags);
2061 if (!info->tx_active) {
2062 if ( (info->params.mode == MGSL_MODE_HDLC ||
2063 info->params.mode == MGSL_MODE_RAW) && info->xmit_cnt ) {
2064 /* operating in synchronous (frame oriented) mode */
2065 /* copy data from circular xmit_buf to */
2066 /* transmit DMA buffer. */
2067 mgsl_load_tx_dma_buffer(info,
2068 info->xmit_buf,info->xmit_cnt);
2070 usc_start_transmitter(info);
2073 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2075 } /* end of mgsl_flush_chars() */
2079 * Send a block of data
2083 * tty pointer to tty information structure
2084 * buf pointer to buffer containing send data
2085 * count size of send data in bytes
2087 * Return Value: number of characters written
2089 static int mgsl_write(struct tty_struct * tty,
2090 const unsigned char *buf, int count)
2093 struct mgsl_struct *info = tty->driver_data;
2094 unsigned long flags;
2096 if ( debug_level >= DEBUG_LEVEL_INFO )
2097 printk( "%s(%d):mgsl_write(%s) count=%d\n",
2098 __FILE__,__LINE__,info->device_name,count);
2100 if (mgsl_paranoia_check(info, tty->name, "mgsl_write"))
2103 if (!info->xmit_buf)
2106 if ( info->params.mode == MGSL_MODE_HDLC ||
2107 info->params.mode == MGSL_MODE_RAW ) {
2108 /* operating in synchronous (frame oriented) mode */
2109 if (info->tx_active) {
2111 if ( info->params.mode == MGSL_MODE_HDLC ) {
2115 /* transmitter is actively sending data -
2116 * if we have multiple transmit dma and
2117 * holding buffers, attempt to queue this
2118 * frame for transmission at a later time.
2120 if (info->tx_holding_count >= info->num_tx_holding_buffers ) {
2121 /* no tx holding buffers available */
2126 /* queue transmit frame request */
2128 save_tx_buffer_request(info,buf,count);
2130 /* if we have sufficient tx dma buffers,
2131 * load the next buffered tx request
2133 spin_lock_irqsave(&info->irq_spinlock,flags);
2134 load_next_tx_holding_buffer(info);
2135 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2139 /* if operating in HDLC LoopMode and the adapter */
2140 /* has yet to be inserted into the loop, we can't */
2143 if ( (info->params.flags & HDLC_FLAG_HDLC_LOOPMODE) &&
2144 !usc_loopmode_active(info) )
2150 if ( info->xmit_cnt ) {
2151 /* Send accumulated from send_char() calls */
2152 /* as frame and wait before accepting more data. */
2155 /* copy data from circular xmit_buf to */
2156 /* transmit DMA buffer. */
2157 mgsl_load_tx_dma_buffer(info,
2158 info->xmit_buf,info->xmit_cnt);
2159 if ( debug_level >= DEBUG_LEVEL_INFO )
2160 printk( "%s(%d):mgsl_write(%s) sync xmit_cnt flushing\n",
2161 __FILE__,__LINE__,info->device_name);
2163 if ( debug_level >= DEBUG_LEVEL_INFO )
2164 printk( "%s(%d):mgsl_write(%s) sync transmit accepted\n",
2165 __FILE__,__LINE__,info->device_name);
2167 info->xmit_cnt = count;
2168 mgsl_load_tx_dma_buffer(info,buf,count);
2172 spin_lock_irqsave(&info->irq_spinlock,flags);
2173 c = min_t(int, count,
2174 min(SERIAL_XMIT_SIZE - info->xmit_cnt - 1,
2175 SERIAL_XMIT_SIZE - info->xmit_head));
2177 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2180 memcpy(info->xmit_buf + info->xmit_head, buf, c);
2181 info->xmit_head = ((info->xmit_head + c) &
2182 (SERIAL_XMIT_SIZE-1));
2183 info->xmit_cnt += c;
2184 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2191 if (info->xmit_cnt && !tty->stopped && !tty->hw_stopped) {
2192 spin_lock_irqsave(&info->irq_spinlock,flags);
2193 if (!info->tx_active)
2194 usc_start_transmitter(info);
2195 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2198 if ( debug_level >= DEBUG_LEVEL_INFO )
2199 printk( "%s(%d):mgsl_write(%s) returning=%d\n",
2200 __FILE__,__LINE__,info->device_name,ret);
2204 } /* end of mgsl_write() */
2206 /* mgsl_write_room()
2208 * Return the count of free bytes in transmit buffer
2210 * Arguments: tty pointer to tty info structure
2211 * Return Value: None
2213 static int mgsl_write_room(struct tty_struct *tty)
2215 struct mgsl_struct *info = tty->driver_data;
2218 if (mgsl_paranoia_check(info, tty->name, "mgsl_write_room"))
2220 ret = SERIAL_XMIT_SIZE - info->xmit_cnt - 1;
2224 if (debug_level >= DEBUG_LEVEL_INFO)
2225 printk("%s(%d):mgsl_write_room(%s)=%d\n",
2226 __FILE__,__LINE__, info->device_name,ret );
2228 if ( info->params.mode == MGSL_MODE_HDLC ||
2229 info->params.mode == MGSL_MODE_RAW ) {
2230 /* operating in synchronous (frame oriented) mode */
2231 if ( info->tx_active )
2234 return HDLC_MAX_FRAME_SIZE;
2239 } /* end of mgsl_write_room() */
2241 /* mgsl_chars_in_buffer()
2243 * Return the count of bytes in transmit buffer
2245 * Arguments: tty pointer to tty info structure
2246 * Return Value: None
2248 static int mgsl_chars_in_buffer(struct tty_struct *tty)
2250 struct mgsl_struct *info = tty->driver_data;
2252 if (debug_level >= DEBUG_LEVEL_INFO)
2253 printk("%s(%d):mgsl_chars_in_buffer(%s)\n",
2254 __FILE__,__LINE__, info->device_name );
2256 if (mgsl_paranoia_check(info, tty->name, "mgsl_chars_in_buffer"))
2259 if (debug_level >= DEBUG_LEVEL_INFO)
2260 printk("%s(%d):mgsl_chars_in_buffer(%s)=%d\n",
2261 __FILE__,__LINE__, info->device_name,info->xmit_cnt );
2263 if ( info->params.mode == MGSL_MODE_HDLC ||
2264 info->params.mode == MGSL_MODE_RAW ) {
2265 /* operating in synchronous (frame oriented) mode */
2266 if ( info->tx_active )
2267 return info->max_frame_size;
2272 return info->xmit_cnt;
2273 } /* end of mgsl_chars_in_buffer() */
2275 /* mgsl_flush_buffer()
2277 * Discard all data in the send buffer
2279 * Arguments: tty pointer to tty info structure
2280 * Return Value: None
2282 static void mgsl_flush_buffer(struct tty_struct *tty)
2284 struct mgsl_struct *info = tty->driver_data;
2285 unsigned long flags;
2287 if (debug_level >= DEBUG_LEVEL_INFO)
2288 printk("%s(%d):mgsl_flush_buffer(%s) entry\n",
2289 __FILE__,__LINE__, info->device_name );
2291 if (mgsl_paranoia_check(info, tty->name, "mgsl_flush_buffer"))
2294 spin_lock_irqsave(&info->irq_spinlock,flags);
2295 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
2296 del_timer(&info->tx_timer);
2297 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2302 /* mgsl_send_xchar()
2304 * Send a high-priority XON/XOFF character
2306 * Arguments: tty pointer to tty info structure
2307 * ch character to send
2308 * Return Value: None
2310 static void mgsl_send_xchar(struct tty_struct *tty, char ch)
2312 struct mgsl_struct *info = tty->driver_data;
2313 unsigned long flags;
2315 if (debug_level >= DEBUG_LEVEL_INFO)
2316 printk("%s(%d):mgsl_send_xchar(%s,%d)\n",
2317 __FILE__,__LINE__, info->device_name, ch );
2319 if (mgsl_paranoia_check(info, tty->name, "mgsl_send_xchar"))
2324 /* Make sure transmit interrupts are on */
2325 spin_lock_irqsave(&info->irq_spinlock,flags);
2326 if (!info->tx_enabled)
2327 usc_start_transmitter(info);
2328 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2330 } /* end of mgsl_send_xchar() */
2334 * Signal remote device to throttle send data (our receive data)
2336 * Arguments: tty pointer to tty info structure
2337 * Return Value: None
2339 static void mgsl_throttle(struct tty_struct * tty)
2341 struct mgsl_struct *info = tty->driver_data;
2342 unsigned long flags;
2344 if (debug_level >= DEBUG_LEVEL_INFO)
2345 printk("%s(%d):mgsl_throttle(%s) entry\n",
2346 __FILE__,__LINE__, info->device_name );
2348 if (mgsl_paranoia_check(info, tty->name, "mgsl_throttle"))
2352 mgsl_send_xchar(tty, STOP_CHAR(tty));
2354 if (C_CRTSCTS(tty)) {
2355 spin_lock_irqsave(&info->irq_spinlock,flags);
2356 info->serial_signals &= ~SerialSignal_RTS;
2357 usc_set_serial_signals(info);
2358 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2360 } /* end of mgsl_throttle() */
2362 /* mgsl_unthrottle()
2364 * Signal remote device to stop throttling send data (our receive data)
2366 * Arguments: tty pointer to tty info structure
2367 * Return Value: None
2369 static void mgsl_unthrottle(struct tty_struct * tty)
2371 struct mgsl_struct *info = tty->driver_data;
2372 unsigned long flags;
2374 if (debug_level >= DEBUG_LEVEL_INFO)
2375 printk("%s(%d):mgsl_unthrottle(%s) entry\n",
2376 __FILE__,__LINE__, info->device_name );
2378 if (mgsl_paranoia_check(info, tty->name, "mgsl_unthrottle"))
2385 mgsl_send_xchar(tty, START_CHAR(tty));
2388 if (C_CRTSCTS(tty)) {
2389 spin_lock_irqsave(&info->irq_spinlock,flags);
2390 info->serial_signals |= SerialSignal_RTS;
2391 usc_set_serial_signals(info);
2392 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2395 } /* end of mgsl_unthrottle() */
2399 * get the current serial parameters information
2401 * Arguments: info pointer to device instance data
2402 * user_icount pointer to buffer to hold returned stats
2404 * Return Value: 0 if success, otherwise error code
2406 static int mgsl_get_stats(struct mgsl_struct * info, struct mgsl_icount __user *user_icount)
2410 if (debug_level >= DEBUG_LEVEL_INFO)
2411 printk("%s(%d):mgsl_get_params(%s)\n",
2412 __FILE__,__LINE__, info->device_name);
2415 memset(&info->icount, 0, sizeof(info->icount));
2417 mutex_lock(&info->port.mutex);
2418 COPY_TO_USER(err, user_icount, &info->icount, sizeof(struct mgsl_icount));
2419 mutex_unlock(&info->port.mutex);
2426 } /* end of mgsl_get_stats() */
2428 /* mgsl_get_params()
2430 * get the current serial parameters information
2432 * Arguments: info pointer to device instance data
2433 * user_params pointer to buffer to hold returned params
2435 * Return Value: 0 if success, otherwise error code
2437 static int mgsl_get_params(struct mgsl_struct * info, MGSL_PARAMS __user *user_params)
2440 if (debug_level >= DEBUG_LEVEL_INFO)
2441 printk("%s(%d):mgsl_get_params(%s)\n",
2442 __FILE__,__LINE__, info->device_name);
2444 mutex_lock(&info->port.mutex);
2445 COPY_TO_USER(err,user_params, &info->params, sizeof(MGSL_PARAMS));
2446 mutex_unlock(&info->port.mutex);
2448 if ( debug_level >= DEBUG_LEVEL_INFO )
2449 printk( "%s(%d):mgsl_get_params(%s) user buffer copy failed\n",
2450 __FILE__,__LINE__,info->device_name);
2456 } /* end of mgsl_get_params() */
2458 /* mgsl_set_params()
2460 * set the serial parameters
2464 * info pointer to device instance data
2465 * new_params user buffer containing new serial params
2467 * Return Value: 0 if success, otherwise error code
2469 static int mgsl_set_params(struct mgsl_struct * info, MGSL_PARAMS __user *new_params)
2471 unsigned long flags;
2472 MGSL_PARAMS tmp_params;
2475 if (debug_level >= DEBUG_LEVEL_INFO)
2476 printk("%s(%d):mgsl_set_params %s\n", __FILE__,__LINE__,
2477 info->device_name );
2478 COPY_FROM_USER(err,&tmp_params, new_params, sizeof(MGSL_PARAMS));
2480 if ( debug_level >= DEBUG_LEVEL_INFO )
2481 printk( "%s(%d):mgsl_set_params(%s) user buffer copy failed\n",
2482 __FILE__,__LINE__,info->device_name);
2486 mutex_lock(&info->port.mutex);
2487 spin_lock_irqsave(&info->irq_spinlock,flags);
2488 memcpy(&info->params,&tmp_params,sizeof(MGSL_PARAMS));
2489 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2491 mgsl_change_params(info);
2492 mutex_unlock(&info->port.mutex);
2496 } /* end of mgsl_set_params() */
2498 /* mgsl_get_txidle()
2500 * get the current transmit idle mode
2502 * Arguments: info pointer to device instance data
2503 * idle_mode pointer to buffer to hold returned idle mode
2505 * Return Value: 0 if success, otherwise error code
2507 static int mgsl_get_txidle(struct mgsl_struct * info, int __user *idle_mode)
2511 if (debug_level >= DEBUG_LEVEL_INFO)
2512 printk("%s(%d):mgsl_get_txidle(%s)=%d\n",
2513 __FILE__,__LINE__, info->device_name, info->idle_mode);
2515 COPY_TO_USER(err,idle_mode, &info->idle_mode, sizeof(int));
2517 if ( debug_level >= DEBUG_LEVEL_INFO )
2518 printk( "%s(%d):mgsl_get_txidle(%s) user buffer copy failed\n",
2519 __FILE__,__LINE__,info->device_name);
2525 } /* end of mgsl_get_txidle() */
2527 /* mgsl_set_txidle() service ioctl to set transmit idle mode
2529 * Arguments: info pointer to device instance data
2530 * idle_mode new idle mode
2532 * Return Value: 0 if success, otherwise error code
2534 static int mgsl_set_txidle(struct mgsl_struct * info, int idle_mode)
2536 unsigned long flags;
2538 if (debug_level >= DEBUG_LEVEL_INFO)
2539 printk("%s(%d):mgsl_set_txidle(%s,%d)\n", __FILE__,__LINE__,
2540 info->device_name, idle_mode );
2542 spin_lock_irqsave(&info->irq_spinlock,flags);
2543 info->idle_mode = idle_mode;
2544 usc_set_txidle( info );
2545 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2548 } /* end of mgsl_set_txidle() */
2552 * enable or disable the transmitter
2556 * info pointer to device instance data
2557 * enable 1 = enable, 0 = disable
2559 * Return Value: 0 if success, otherwise error code
2561 static int mgsl_txenable(struct mgsl_struct * info, int enable)
2563 unsigned long flags;
2565 if (debug_level >= DEBUG_LEVEL_INFO)
2566 printk("%s(%d):mgsl_txenable(%s,%d)\n", __FILE__,__LINE__,
2567 info->device_name, enable);
2569 spin_lock_irqsave(&info->irq_spinlock,flags);
2571 if ( !info->tx_enabled ) {
2573 usc_start_transmitter(info);
2574 /*--------------------------------------------------
2575 * if HDLC/SDLC Loop mode, attempt to insert the
2576 * station in the 'loop' by setting CMR:13. Upon
2577 * receipt of the next GoAhead (RxAbort) sequence,
2578 * the OnLoop indicator (CCSR:7) should go active
2579 * to indicate that we are on the loop
2580 *--------------------------------------------------*/
2581 if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
2582 usc_loopmode_insert_request( info );
2585 if ( info->tx_enabled )
2586 usc_stop_transmitter(info);
2588 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2591 } /* end of mgsl_txenable() */
2593 /* mgsl_txabort() abort send HDLC frame
2595 * Arguments: info pointer to device instance data
2596 * Return Value: 0 if success, otherwise error code
2598 static int mgsl_txabort(struct mgsl_struct * info)
2600 unsigned long flags;
2602 if (debug_level >= DEBUG_LEVEL_INFO)
2603 printk("%s(%d):mgsl_txabort(%s)\n", __FILE__,__LINE__,
2606 spin_lock_irqsave(&info->irq_spinlock,flags);
2607 if ( info->tx_active && info->params.mode == MGSL_MODE_HDLC )
2609 if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
2610 usc_loopmode_cancel_transmit( info );
2612 usc_TCmd(info,TCmd_SendAbort);
2614 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2617 } /* end of mgsl_txabort() */
2619 /* mgsl_rxenable() enable or disable the receiver
2621 * Arguments: info pointer to device instance data
2622 * enable 1 = enable, 0 = disable
2623 * Return Value: 0 if success, otherwise error code
2625 static int mgsl_rxenable(struct mgsl_struct * info, int enable)
2627 unsigned long flags;
2629 if (debug_level >= DEBUG_LEVEL_INFO)
2630 printk("%s(%d):mgsl_rxenable(%s,%d)\n", __FILE__,__LINE__,
2631 info->device_name, enable);
2633 spin_lock_irqsave(&info->irq_spinlock,flags);
2635 if ( !info->rx_enabled )
2636 usc_start_receiver(info);
2638 if ( info->rx_enabled )
2639 usc_stop_receiver(info);
2641 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2644 } /* end of mgsl_rxenable() */
2646 /* mgsl_wait_event() wait for specified event to occur
2648 * Arguments: info pointer to device instance data
2649 * mask pointer to bitmask of events to wait for
2650 * Return Value: 0 if successful and bit mask updated with
2651 * of events triggerred,
2652 * otherwise error code
2654 static int mgsl_wait_event(struct mgsl_struct * info, int __user * mask_ptr)
2656 unsigned long flags;
2659 struct mgsl_icount cprev, cnow;
2662 struct _input_signal_events oldsigs, newsigs;
2663 DECLARE_WAITQUEUE(wait, current);
2665 COPY_FROM_USER(rc,&mask, mask_ptr, sizeof(int));
2670 if (debug_level >= DEBUG_LEVEL_INFO)
2671 printk("%s(%d):mgsl_wait_event(%s,%d)\n", __FILE__,__LINE__,
2672 info->device_name, mask);
2674 spin_lock_irqsave(&info->irq_spinlock,flags);
2676 /* return immediately if state matches requested events */
2677 usc_get_serial_signals(info);
2678 s = info->serial_signals;
2680 ( ((s & SerialSignal_DSR) ? MgslEvent_DsrActive:MgslEvent_DsrInactive) +
2681 ((s & SerialSignal_DCD) ? MgslEvent_DcdActive:MgslEvent_DcdInactive) +
2682 ((s & SerialSignal_CTS) ? MgslEvent_CtsActive:MgslEvent_CtsInactive) +
2683 ((s & SerialSignal_RI) ? MgslEvent_RiActive :MgslEvent_RiInactive) );
2685 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2689 /* save current irq counts */
2690 cprev = info->icount;
2691 oldsigs = info->input_signal_events;
2693 /* enable hunt and idle irqs if needed */
2694 if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
2695 u16 oldreg = usc_InReg(info,RICR);
2696 u16 newreg = oldreg +
2697 (mask & MgslEvent_ExitHuntMode ? RXSTATUS_EXITED_HUNT:0) +
2698 (mask & MgslEvent_IdleReceived ? RXSTATUS_IDLE_RECEIVED:0);
2699 if (oldreg != newreg)
2700 usc_OutReg(info, RICR, newreg);
2703 set_current_state(TASK_INTERRUPTIBLE);
2704 add_wait_queue(&info->event_wait_q, &wait);
2706 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2711 if (signal_pending(current)) {
2716 /* get current irq counts */
2717 spin_lock_irqsave(&info->irq_spinlock,flags);
2718 cnow = info->icount;
2719 newsigs = info->input_signal_events;
2720 set_current_state(TASK_INTERRUPTIBLE);
2721 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2723 /* if no change, wait aborted for some reason */
2724 if (newsigs.dsr_up == oldsigs.dsr_up &&
2725 newsigs.dsr_down == oldsigs.dsr_down &&
2726 newsigs.dcd_up == oldsigs.dcd_up &&
2727 newsigs.dcd_down == oldsigs.dcd_down &&
2728 newsigs.cts_up == oldsigs.cts_up &&
2729 newsigs.cts_down == oldsigs.cts_down &&
2730 newsigs.ri_up == oldsigs.ri_up &&
2731 newsigs.ri_down == oldsigs.ri_down &&
2732 cnow.exithunt == cprev.exithunt &&
2733 cnow.rxidle == cprev.rxidle) {
2739 ( (newsigs.dsr_up != oldsigs.dsr_up ? MgslEvent_DsrActive:0) +
2740 (newsigs.dsr_down != oldsigs.dsr_down ? MgslEvent_DsrInactive:0) +
2741 (newsigs.dcd_up != oldsigs.dcd_up ? MgslEvent_DcdActive:0) +
2742 (newsigs.dcd_down != oldsigs.dcd_down ? MgslEvent_DcdInactive:0) +
2743 (newsigs.cts_up != oldsigs.cts_up ? MgslEvent_CtsActive:0) +
2744 (newsigs.cts_down != oldsigs.cts_down ? MgslEvent_CtsInactive:0) +
2745 (newsigs.ri_up != oldsigs.ri_up ? MgslEvent_RiActive:0) +
2746 (newsigs.ri_down != oldsigs.ri_down ? MgslEvent_RiInactive:0) +
2747 (cnow.exithunt != cprev.exithunt ? MgslEvent_ExitHuntMode:0) +
2748 (cnow.rxidle != cprev.rxidle ? MgslEvent_IdleReceived:0) );
2756 remove_wait_queue(&info->event_wait_q, &wait);
2757 set_current_state(TASK_RUNNING);
2759 if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
2760 spin_lock_irqsave(&info->irq_spinlock,flags);
2761 if (!waitqueue_active(&info->event_wait_q)) {
2762 /* disable enable exit hunt mode/idle rcvd IRQs */
2763 usc_OutReg(info, RICR, usc_InReg(info,RICR) &
2764 ~(RXSTATUS_EXITED_HUNT | RXSTATUS_IDLE_RECEIVED));
2766 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2770 PUT_USER(rc, events, mask_ptr);
2774 } /* end of mgsl_wait_event() */
2776 static int modem_input_wait(struct mgsl_struct *info,int arg)
2778 unsigned long flags;
2780 struct mgsl_icount cprev, cnow;
2781 DECLARE_WAITQUEUE(wait, current);
2783 /* save current irq counts */
2784 spin_lock_irqsave(&info->irq_spinlock,flags);
2785 cprev = info->icount;
2786 add_wait_queue(&info->status_event_wait_q, &wait);
2787 set_current_state(TASK_INTERRUPTIBLE);
2788 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2792 if (signal_pending(current)) {
2797 /* get new irq counts */
2798 spin_lock_irqsave(&info->irq_spinlock,flags);
2799 cnow = info->icount;
2800 set_current_state(TASK_INTERRUPTIBLE);
2801 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2803 /* if no change, wait aborted for some reason */
2804 if (cnow.rng == cprev.rng && cnow.dsr == cprev.dsr &&
2805 cnow.dcd == cprev.dcd && cnow.cts == cprev.cts) {
2810 /* check for change in caller specified modem input */
2811 if ((arg & TIOCM_RNG && cnow.rng != cprev.rng) ||
2812 (arg & TIOCM_DSR && cnow.dsr != cprev.dsr) ||
2813 (arg & TIOCM_CD && cnow.dcd != cprev.dcd) ||
2814 (arg & TIOCM_CTS && cnow.cts != cprev.cts)) {
2821 remove_wait_queue(&info->status_event_wait_q, &wait);
2822 set_current_state(TASK_RUNNING);
2826 /* return the state of the serial control and status signals
2828 static int tiocmget(struct tty_struct *tty)
2830 struct mgsl_struct *info = tty->driver_data;
2831 unsigned int result;
2832 unsigned long flags;
2834 spin_lock_irqsave(&info->irq_spinlock,flags);
2835 usc_get_serial_signals(info);
2836 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2838 result = ((info->serial_signals & SerialSignal_RTS) ? TIOCM_RTS:0) +
2839 ((info->serial_signals & SerialSignal_DTR) ? TIOCM_DTR:0) +
2840 ((info->serial_signals & SerialSignal_DCD) ? TIOCM_CAR:0) +
2841 ((info->serial_signals & SerialSignal_RI) ? TIOCM_RNG:0) +
2842 ((info->serial_signals & SerialSignal_DSR) ? TIOCM_DSR:0) +
2843 ((info->serial_signals & SerialSignal_CTS) ? TIOCM_CTS:0);
2845 if (debug_level >= DEBUG_LEVEL_INFO)
2846 printk("%s(%d):%s tiocmget() value=%08X\n",
2847 __FILE__,__LINE__, info->device_name, result );
2851 /* set modem control signals (DTR/RTS)
2853 static int tiocmset(struct tty_struct *tty,
2854 unsigned int set, unsigned int clear)
2856 struct mgsl_struct *info = tty->driver_data;
2857 unsigned long flags;
2859 if (debug_level >= DEBUG_LEVEL_INFO)
2860 printk("%s(%d):%s tiocmset(%x,%x)\n",
2861 __FILE__,__LINE__,info->device_name, set, clear);
2863 if (set & TIOCM_RTS)
2864 info->serial_signals |= SerialSignal_RTS;
2865 if (set & TIOCM_DTR)
2866 info->serial_signals |= SerialSignal_DTR;
2867 if (clear & TIOCM_RTS)
2868 info->serial_signals &= ~SerialSignal_RTS;
2869 if (clear & TIOCM_DTR)
2870 info->serial_signals &= ~SerialSignal_DTR;
2872 spin_lock_irqsave(&info->irq_spinlock,flags);
2873 usc_set_serial_signals(info);
2874 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2879 /* mgsl_break() Set or clear transmit break condition
2881 * Arguments: tty pointer to tty instance data
2882 * break_state -1=set break condition, 0=clear
2883 * Return Value: error code
2885 static int mgsl_break(struct tty_struct *tty, int break_state)
2887 struct mgsl_struct * info = tty->driver_data;
2888 unsigned long flags;
2890 if (debug_level >= DEBUG_LEVEL_INFO)
2891 printk("%s(%d):mgsl_break(%s,%d)\n",
2892 __FILE__,__LINE__, info->device_name, break_state);
2894 if (mgsl_paranoia_check(info, tty->name, "mgsl_break"))
2897 spin_lock_irqsave(&info->irq_spinlock,flags);
2898 if (break_state == -1)
2899 usc_OutReg(info,IOCR,(u16)(usc_InReg(info,IOCR) | BIT7));
2901 usc_OutReg(info,IOCR,(u16)(usc_InReg(info,IOCR) & ~BIT7));
2902 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2905 } /* end of mgsl_break() */
2908 * Get counter of input serial line interrupts (DCD,RI,DSR,CTS)
2909 * Return: write counters to the user passed counter struct
2910 * NB: both 1->0 and 0->1 transitions are counted except for
2911 * RI where only 0->1 is counted.
2913 static int msgl_get_icount(struct tty_struct *tty,
2914 struct serial_icounter_struct *icount)
2917 struct mgsl_struct * info = tty->driver_data;
2918 struct mgsl_icount cnow; /* kernel counter temps */
2919 unsigned long flags;
2921 spin_lock_irqsave(&info->irq_spinlock,flags);
2922 cnow = info->icount;
2923 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2925 icount->cts = cnow.cts;
2926 icount->dsr = cnow.dsr;
2927 icount->rng = cnow.rng;
2928 icount->dcd = cnow.dcd;
2929 icount->rx = cnow.rx;
2930 icount->tx = cnow.tx;
2931 icount->frame = cnow.frame;
2932 icount->overrun = cnow.overrun;
2933 icount->parity = cnow.parity;
2934 icount->brk = cnow.brk;
2935 icount->buf_overrun = cnow.buf_overrun;
2939 /* mgsl_ioctl() Service an IOCTL request
2943 * tty pointer to tty instance data
2944 * cmd IOCTL command code
2945 * arg command argument/context
2947 * Return Value: 0 if success, otherwise error code
2949 static int mgsl_ioctl(struct tty_struct *tty,
2950 unsigned int cmd, unsigned long arg)
2952 struct mgsl_struct * info = tty->driver_data;
2954 if (debug_level >= DEBUG_LEVEL_INFO)
2955 printk("%s(%d):mgsl_ioctl %s cmd=%08X\n", __FILE__,__LINE__,
2956 info->device_name, cmd );
2958 if (mgsl_paranoia_check(info, tty->name, "mgsl_ioctl"))
2961 if (cmd != TIOCMIWAIT) {
2962 if (tty_io_error(tty))
2966 return mgsl_ioctl_common(info, cmd, arg);
2969 static int mgsl_ioctl_common(struct mgsl_struct *info, unsigned int cmd, unsigned long arg)
2971 void __user *argp = (void __user *)arg;
2974 case MGSL_IOCGPARAMS:
2975 return mgsl_get_params(info, argp);
2976 case MGSL_IOCSPARAMS:
2977 return mgsl_set_params(info, argp);
2978 case MGSL_IOCGTXIDLE:
2979 return mgsl_get_txidle(info, argp);
2980 case MGSL_IOCSTXIDLE:
2981 return mgsl_set_txidle(info,(int)arg);
2982 case MGSL_IOCTXENABLE:
2983 return mgsl_txenable(info,(int)arg);
2984 case MGSL_IOCRXENABLE:
2985 return mgsl_rxenable(info,(int)arg);
2986 case MGSL_IOCTXABORT:
2987 return mgsl_txabort(info);
2988 case MGSL_IOCGSTATS:
2989 return mgsl_get_stats(info, argp);
2990 case MGSL_IOCWAITEVENT:
2991 return mgsl_wait_event(info, argp);
2992 case MGSL_IOCLOOPTXDONE:
2993 return mgsl_loopmode_send_done(info);
2994 /* Wait for modem input (DCD,RI,DSR,CTS) change
2995 * as specified by mask in arg (TIOCM_RNG/DSR/CD/CTS)
2998 return modem_input_wait(info,(int)arg);
3001 return -ENOIOCTLCMD;
3006 /* mgsl_set_termios()
3008 * Set new termios settings
3012 * tty pointer to tty structure
3013 * termios pointer to buffer to hold returned old termios
3015 * Return Value: None
3017 static void mgsl_set_termios(struct tty_struct *tty, struct ktermios *old_termios)
3019 struct mgsl_struct *info = tty->driver_data;
3020 unsigned long flags;
3022 if (debug_level >= DEBUG_LEVEL_INFO)
3023 printk("%s(%d):mgsl_set_termios %s\n", __FILE__,__LINE__,
3024 tty->driver->name );
3026 mgsl_change_params(info);
3028 /* Handle transition to B0 status */
3029 if ((old_termios->c_cflag & CBAUD) && !C_BAUD(tty)) {
3030 info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
3031 spin_lock_irqsave(&info->irq_spinlock,flags);
3032 usc_set_serial_signals(info);
3033 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3036 /* Handle transition away from B0 status */
3037 if (!(old_termios->c_cflag & CBAUD) && C_BAUD(tty)) {
3038 info->serial_signals |= SerialSignal_DTR;
3039 if (!C_CRTSCTS(tty) || !tty_throttled(tty))
3040 info->serial_signals |= SerialSignal_RTS;
3041 spin_lock_irqsave(&info->irq_spinlock,flags);
3042 usc_set_serial_signals(info);
3043 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3046 /* Handle turning off CRTSCTS */
3047 if (old_termios->c_cflag & CRTSCTS && !C_CRTSCTS(tty)) {
3048 tty->hw_stopped = 0;
3052 } /* end of mgsl_set_termios() */
3056 * Called when port is closed. Wait for remaining data to be
3057 * sent. Disable port and free resources.
3061 * tty pointer to open tty structure
3062 * filp pointer to open file object
3064 * Return Value: None
3066 static void mgsl_close(struct tty_struct *tty, struct file * filp)
3068 struct mgsl_struct * info = tty->driver_data;
3070 if (mgsl_paranoia_check(info, tty->name, "mgsl_close"))
3073 if (debug_level >= DEBUG_LEVEL_INFO)
3074 printk("%s(%d):mgsl_close(%s) entry, count=%d\n",
3075 __FILE__,__LINE__, info->device_name, info->port.count);
3077 if (tty_port_close_start(&info->port, tty, filp) == 0)
3080 mutex_lock(&info->port.mutex);
3081 if (tty_port_initialized(&info->port))
3082 mgsl_wait_until_sent(tty, info->timeout);
3083 mgsl_flush_buffer(tty);
3084 tty_ldisc_flush(tty);
3086 mutex_unlock(&info->port.mutex);
3088 tty_port_close_end(&info->port, tty);
3089 info->port.tty = NULL;
3091 if (debug_level >= DEBUG_LEVEL_INFO)
3092 printk("%s(%d):mgsl_close(%s) exit, count=%d\n", __FILE__,__LINE__,
3093 tty->driver->name, info->port.count);
3095 } /* end of mgsl_close() */
3097 /* mgsl_wait_until_sent()
3099 * Wait until the transmitter is empty.
3103 * tty pointer to tty info structure
3104 * timeout time to wait for send completion
3106 * Return Value: None
3108 static void mgsl_wait_until_sent(struct tty_struct *tty, int timeout)
3110 struct mgsl_struct * info = tty->driver_data;
3111 unsigned long orig_jiffies, char_time;
3116 if (debug_level >= DEBUG_LEVEL_INFO)
3117 printk("%s(%d):mgsl_wait_until_sent(%s) entry\n",
3118 __FILE__,__LINE__, info->device_name );
3120 if (mgsl_paranoia_check(info, tty->name, "mgsl_wait_until_sent"))
3123 if (!tty_port_initialized(&info->port))
3126 orig_jiffies = jiffies;
3128 /* Set check interval to 1/5 of estimated time to
3129 * send a character, and make it at least 1. The check
3130 * interval should also be less than the timeout.
3131 * Note: use tight timings here to satisfy the NIST-PCTS.
3134 if ( info->params.data_rate ) {
3135 char_time = info->timeout/(32 * 5);
3142 char_time = min_t(unsigned long, char_time, timeout);
3144 if ( info->params.mode == MGSL_MODE_HDLC ||
3145 info->params.mode == MGSL_MODE_RAW ) {
3146 while (info->tx_active) {
3147 msleep_interruptible(jiffies_to_msecs(char_time));
3148 if (signal_pending(current))
3150 if (timeout && time_after(jiffies, orig_jiffies + timeout))
3154 while (!(usc_InReg(info,TCSR) & TXSTATUS_ALL_SENT) &&
3156 msleep_interruptible(jiffies_to_msecs(char_time));
3157 if (signal_pending(current))
3159 if (timeout && time_after(jiffies, orig_jiffies + timeout))
3165 if (debug_level >= DEBUG_LEVEL_INFO)
3166 printk("%s(%d):mgsl_wait_until_sent(%s) exit\n",
3167 __FILE__,__LINE__, info->device_name );
3169 } /* end of mgsl_wait_until_sent() */
3173 * Called by tty_hangup() when a hangup is signaled.
3174 * This is the same as to closing all open files for the port.
3176 * Arguments: tty pointer to associated tty object
3177 * Return Value: None
3179 static void mgsl_hangup(struct tty_struct *tty)
3181 struct mgsl_struct * info = tty->driver_data;
3183 if (debug_level >= DEBUG_LEVEL_INFO)
3184 printk("%s(%d):mgsl_hangup(%s)\n",
3185 __FILE__,__LINE__, info->device_name );
3187 if (mgsl_paranoia_check(info, tty->name, "mgsl_hangup"))
3190 mgsl_flush_buffer(tty);
3193 info->port.count = 0;
3194 tty_port_set_active(&info->port, 0);
3195 info->port.tty = NULL;
3197 wake_up_interruptible(&info->port.open_wait);
3199 } /* end of mgsl_hangup() */
3204 * Return true if carrier is raised
3207 static int carrier_raised(struct tty_port *port)
3209 unsigned long flags;
3210 struct mgsl_struct *info = container_of(port, struct mgsl_struct, port);
3212 spin_lock_irqsave(&info->irq_spinlock, flags);
3213 usc_get_serial_signals(info);
3214 spin_unlock_irqrestore(&info->irq_spinlock, flags);
3215 return (info->serial_signals & SerialSignal_DCD) ? 1 : 0;
3218 static void dtr_rts(struct tty_port *port, int on)
3220 struct mgsl_struct *info = container_of(port, struct mgsl_struct, port);
3221 unsigned long flags;
3223 spin_lock_irqsave(&info->irq_spinlock,flags);
3225 info->serial_signals |= SerialSignal_RTS | SerialSignal_DTR;
3227 info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
3228 usc_set_serial_signals(info);
3229 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3233 /* block_til_ready()
3235 * Block the current process until the specified port
3236 * is ready to be opened.
3240 * tty pointer to tty info structure
3241 * filp pointer to open file object
3242 * info pointer to device instance data
3244 * Return Value: 0 if success, otherwise error code
3246 static int block_til_ready(struct tty_struct *tty, struct file * filp,
3247 struct mgsl_struct *info)
3249 DECLARE_WAITQUEUE(wait, current);
3251 bool do_clocal = false;
3252 unsigned long flags;
3254 struct tty_port *port = &info->port;
3256 if (debug_level >= DEBUG_LEVEL_INFO)
3257 printk("%s(%d):block_til_ready on %s\n",
3258 __FILE__,__LINE__, tty->driver->name );
3260 if (filp->f_flags & O_NONBLOCK || tty_io_error(tty)) {
3261 /* nonblock mode is set or port is not enabled */
3262 tty_port_set_active(port, 1);
3269 /* Wait for carrier detect and the line to become
3270 * free (i.e., not in use by the callout). While we are in
3271 * this loop, port->count is dropped by one, so that
3272 * mgsl_close() knows when to free things. We restore it upon
3273 * exit, either normal or abnormal.
3277 add_wait_queue(&port->open_wait, &wait);
3279 if (debug_level >= DEBUG_LEVEL_INFO)
3280 printk("%s(%d):block_til_ready before block on %s count=%d\n",
3281 __FILE__,__LINE__, tty->driver->name, port->count );
3283 spin_lock_irqsave(&info->irq_spinlock, flags);
3285 spin_unlock_irqrestore(&info->irq_spinlock, flags);
3286 port->blocked_open++;
3289 if (C_BAUD(tty) && tty_port_initialized(port))
3290 tty_port_raise_dtr_rts(port);
3292 set_current_state(TASK_INTERRUPTIBLE);
3294 if (tty_hung_up_p(filp) || !tty_port_initialized(port)) {
3295 retval = (port->flags & ASYNC_HUP_NOTIFY) ?
3296 -EAGAIN : -ERESTARTSYS;
3300 dcd = tty_port_carrier_raised(&info->port);
3301 if (do_clocal || dcd)
3304 if (signal_pending(current)) {
3305 retval = -ERESTARTSYS;
3309 if (debug_level >= DEBUG_LEVEL_INFO)
3310 printk("%s(%d):block_til_ready blocking on %s count=%d\n",
3311 __FILE__,__LINE__, tty->driver->name, port->count );
3318 set_current_state(TASK_RUNNING);
3319 remove_wait_queue(&port->open_wait, &wait);
3321 /* FIXME: Racy on hangup during close wait */
3322 if (!tty_hung_up_p(filp))
3324 port->blocked_open--;
3326 if (debug_level >= DEBUG_LEVEL_INFO)
3327 printk("%s(%d):block_til_ready after blocking on %s count=%d\n",
3328 __FILE__,__LINE__, tty->driver->name, port->count );
3331 tty_port_set_active(port, 1);
3335 } /* end of block_til_ready() */
3337 static int mgsl_install(struct tty_driver *driver, struct tty_struct *tty)
3339 struct mgsl_struct *info;
3340 int line = tty->index;
3342 /* verify range of specified line number */
3343 if (line >= mgsl_device_count) {
3344 printk("%s(%d):mgsl_open with invalid line #%d.\n",
3345 __FILE__, __LINE__, line);
3349 /* find the info structure for the specified line */
3350 info = mgsl_device_list;
3351 while (info && info->line != line)
3352 info = info->next_device;
3353 if (mgsl_paranoia_check(info, tty->name, "mgsl_open"))
3355 tty->driver_data = info;
3357 return tty_port_install(&info->port, driver, tty);
3362 * Called when a port is opened. Init and enable port.
3363 * Perform serial-specific initialization for the tty structure.
3365 * Arguments: tty pointer to tty info structure
3366 * filp associated file pointer
3368 * Return Value: 0 if success, otherwise error code
3370 static int mgsl_open(struct tty_struct *tty, struct file * filp)
3372 struct mgsl_struct *info = tty->driver_data;
3373 unsigned long flags;
3376 info->port.tty = tty;
3378 if (debug_level >= DEBUG_LEVEL_INFO)
3379 printk("%s(%d):mgsl_open(%s), old ref count = %d\n",
3380 __FILE__,__LINE__,tty->driver->name, info->port.count);
3382 info->port.low_latency = (info->port.flags & ASYNC_LOW_LATENCY) ? 1 : 0;
3384 spin_lock_irqsave(&info->netlock, flags);
3385 if (info->netcount) {
3387 spin_unlock_irqrestore(&info->netlock, flags);
3391 spin_unlock_irqrestore(&info->netlock, flags);
3393 if (info->port.count == 1) {
3394 /* 1st open on this device, init hardware */
3395 retval = startup(info);
3400 retval = block_til_ready(tty, filp, info);
3402 if (debug_level >= DEBUG_LEVEL_INFO)
3403 printk("%s(%d):block_til_ready(%s) returned %d\n",
3404 __FILE__,__LINE__, info->device_name, retval);
3408 if (debug_level >= DEBUG_LEVEL_INFO)
3409 printk("%s(%d):mgsl_open(%s) success\n",
3410 __FILE__,__LINE__, info->device_name);
3415 if (tty->count == 1)
3416 info->port.tty = NULL; /* tty layer will release tty struct */
3417 if(info->port.count)
3423 } /* end of mgsl_open() */
3426 * /proc fs routines....
3429 static inline void line_info(struct seq_file *m, struct mgsl_struct *info)
3432 unsigned long flags;
3434 seq_printf(m, "%s:PCI io:%04X irq:%d mem:%08X lcr:%08X",
3435 info->device_name, info->io_base, info->irq_level,
3436 info->phys_memory_base, info->phys_lcr_base);
3438 /* output current serial signal states */
3439 spin_lock_irqsave(&info->irq_spinlock,flags);
3440 usc_get_serial_signals(info);
3441 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3445 if (info->serial_signals & SerialSignal_RTS)
3446 strcat(stat_buf, "|RTS");
3447 if (info->serial_signals & SerialSignal_CTS)
3448 strcat(stat_buf, "|CTS");
3449 if (info->serial_signals & SerialSignal_DTR)
3450 strcat(stat_buf, "|DTR");
3451 if (info->serial_signals & SerialSignal_DSR)
3452 strcat(stat_buf, "|DSR");
3453 if (info->serial_signals & SerialSignal_DCD)
3454 strcat(stat_buf, "|CD");
3455 if (info->serial_signals & SerialSignal_RI)
3456 strcat(stat_buf, "|RI");
3458 if (info->params.mode == MGSL_MODE_HDLC ||
3459 info->params.mode == MGSL_MODE_RAW ) {
3460 seq_printf(m, " HDLC txok:%d rxok:%d",
3461 info->icount.txok, info->icount.rxok);
3462 if (info->icount.txunder)
3463 seq_printf(m, " txunder:%d", info->icount.txunder);
3464 if (info->icount.txabort)
3465 seq_printf(m, " txabort:%d", info->icount.txabort);
3466 if (info->icount.rxshort)
3467 seq_printf(m, " rxshort:%d", info->icount.rxshort);
3468 if (info->icount.rxlong)
3469 seq_printf(m, " rxlong:%d", info->icount.rxlong);
3470 if (info->icount.rxover)
3471 seq_printf(m, " rxover:%d", info->icount.rxover);
3472 if (info->icount.rxcrc)
3473 seq_printf(m, " rxcrc:%d", info->icount.rxcrc);
3475 seq_printf(m, " ASYNC tx:%d rx:%d",
3476 info->icount.tx, info->icount.rx);
3477 if (info->icount.frame)
3478 seq_printf(m, " fe:%d", info->icount.frame);
3479 if (info->icount.parity)
3480 seq_printf(m, " pe:%d", info->icount.parity);
3481 if (info->icount.brk)
3482 seq_printf(m, " brk:%d", info->icount.brk);
3483 if (info->icount.overrun)
3484 seq_printf(m, " oe:%d", info->icount.overrun);
3487 /* Append serial signal status to end */
3488 seq_printf(m, " %s\n", stat_buf+1);
3490 seq_printf(m, "txactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
3491 info->tx_active,info->bh_requested,info->bh_running,
3494 spin_lock_irqsave(&info->irq_spinlock,flags);
3496 u16 Tcsr = usc_InReg( info, TCSR );
3497 u16 Tdmr = usc_InDmaReg( info, TDMR );
3498 u16 Ticr = usc_InReg( info, TICR );
3499 u16 Rscr = usc_InReg( info, RCSR );
3500 u16 Rdmr = usc_InDmaReg( info, RDMR );
3501 u16 Ricr = usc_InReg( info, RICR );
3502 u16 Icr = usc_InReg( info, ICR );
3503 u16 Dccr = usc_InReg( info, DCCR );
3504 u16 Tmr = usc_InReg( info, TMR );
3505 u16 Tccr = usc_InReg( info, TCCR );
3506 u16 Ccar = inw( info->io_base + CCAR );
3507 seq_printf(m, "tcsr=%04X tdmr=%04X ticr=%04X rcsr=%04X rdmr=%04X\n"
3508 "ricr=%04X icr =%04X dccr=%04X tmr=%04X tccr=%04X ccar=%04X\n",
3509 Tcsr,Tdmr,Ticr,Rscr,Rdmr,Ricr,Icr,Dccr,Tmr,Tccr,Ccar );
3511 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3514 /* Called to print information about devices */
3515 static int mgsl_proc_show(struct seq_file *m, void *v)
3517 struct mgsl_struct *info;
3519 seq_printf(m, "synclink driver:%s\n", driver_version);
3521 info = mgsl_device_list;
3524 info = info->next_device;
3529 /* mgsl_allocate_dma_buffers()
3531 * Allocate and format DMA buffers (ISA adapter)
3532 * or format shared memory buffers (PCI adapter).
3534 * Arguments: info pointer to device instance data
3535 * Return Value: 0 if success, otherwise error
3537 static int mgsl_allocate_dma_buffers(struct mgsl_struct *info)
3539 unsigned short BuffersPerFrame;
3541 info->last_mem_alloc = 0;
3543 /* Calculate the number of DMA buffers necessary to hold the */
3544 /* largest allowable frame size. Note: If the max frame size is */
3545 /* not an even multiple of the DMA buffer size then we need to */
3546 /* round the buffer count per frame up one. */
3548 BuffersPerFrame = (unsigned short)(info->max_frame_size/DMABUFFERSIZE);
3549 if ( info->max_frame_size % DMABUFFERSIZE )
3553 * The PCI adapter has 256KBytes of shared memory to use. This is 64
3554 * PAGE_SIZE buffers.
3556 * The first page is used for padding at this time so the buffer list
3557 * does not begin at offset 0 of the PCI adapter's shared memory.
3559 * The 2nd page is used for the buffer list. A 4K buffer list can hold
3560 * 128 DMA_BUFFER structures at 32 bytes each.
3562 * This leaves 62 4K pages.
3564 * The next N pages are used for transmit frame(s). We reserve enough
3565 * 4K page blocks to hold the required number of transmit dma buffers
3566 * (num_tx_dma_buffers), each of MaxFrameSize size.
3568 * Of the remaining pages (62-N), determine how many can be used to
3569 * receive full MaxFrameSize inbound frames
3571 info->tx_buffer_count = info->num_tx_dma_buffers * BuffersPerFrame;
3572 info->rx_buffer_count = 62 - info->tx_buffer_count;
3574 if ( debug_level >= DEBUG_LEVEL_INFO )
3575 printk("%s(%d):Allocating %d TX and %d RX DMA buffers.\n",
3576 __FILE__,__LINE__, info->tx_buffer_count,info->rx_buffer_count);
3578 if ( mgsl_alloc_buffer_list_memory( info ) < 0 ||
3579 mgsl_alloc_frame_memory(info, info->rx_buffer_list, info->rx_buffer_count) < 0 ||
3580 mgsl_alloc_frame_memory(info, info->tx_buffer_list, info->tx_buffer_count) < 0 ||
3581 mgsl_alloc_intermediate_rxbuffer_memory(info) < 0 ||
3582 mgsl_alloc_intermediate_txbuffer_memory(info) < 0 ) {
3583 printk("%s(%d):Can't allocate DMA buffer memory\n",__FILE__,__LINE__);
3587 mgsl_reset_rx_dma_buffers( info );
3588 mgsl_reset_tx_dma_buffers( info );
3592 } /* end of mgsl_allocate_dma_buffers() */
3595 * mgsl_alloc_buffer_list_memory()
3597 * Allocate a common DMA buffer for use as the
3598 * receive and transmit buffer lists.
3600 * A buffer list is a set of buffer entries where each entry contains
3601 * a pointer to an actual buffer and a pointer to the next buffer entry
3602 * (plus some other info about the buffer).
3604 * The buffer entries for a list are built to form a circular list so
3605 * that when the entire list has been traversed you start back at the
3608 * This function allocates memory for just the buffer entries.
3609 * The links (pointer to next entry) are filled in with the physical
3610 * address of the next entry so the adapter can navigate the list
3611 * using bus master DMA. The pointers to the actual buffers are filled
3612 * out later when the actual buffers are allocated.
3614 * Arguments: info pointer to device instance data
3615 * Return Value: 0 if success, otherwise error
3617 static int mgsl_alloc_buffer_list_memory( struct mgsl_struct *info )
3621 /* PCI adapter uses shared memory. */
3622 info->buffer_list = info->memory_base + info->last_mem_alloc;
3623 info->buffer_list_phys = info->last_mem_alloc;
3624 info->last_mem_alloc += BUFFERLISTSIZE;
3626 /* We got the memory for the buffer entry lists. */
3627 /* Initialize the memory block to all zeros. */
3628 memset( info->buffer_list, 0, BUFFERLISTSIZE );
3630 /* Save virtual address pointers to the receive and */
3631 /* transmit buffer lists. (Receive 1st). These pointers will */
3632 /* be used by the processor to access the lists. */
3633 info->rx_buffer_list = (DMABUFFERENTRY *)info->buffer_list;
3634 info->tx_buffer_list = (DMABUFFERENTRY *)info->buffer_list;
3635 info->tx_buffer_list += info->rx_buffer_count;
3638 * Build the links for the buffer entry lists such that
3639 * two circular lists are built. (Transmit and Receive).
3641 * Note: the links are physical addresses
3642 * which are read by the adapter to determine the next
3643 * buffer entry to use.
3646 for ( i = 0; i < info->rx_buffer_count; i++ ) {
3647 /* calculate and store physical address of this buffer entry */
3648 info->rx_buffer_list[i].phys_entry =
3649 info->buffer_list_phys + (i * sizeof(DMABUFFERENTRY));
3651 /* calculate and store physical address of */
3652 /* next entry in cirular list of entries */
3654 info->rx_buffer_list[i].link = info->buffer_list_phys;
3656 if ( i < info->rx_buffer_count - 1 )
3657 info->rx_buffer_list[i].link += (i + 1) * sizeof(DMABUFFERENTRY);
3660 for ( i = 0; i < info->tx_buffer_count; i++ ) {
3661 /* calculate and store physical address of this buffer entry */
3662 info->tx_buffer_list[i].phys_entry = info->buffer_list_phys +
3663 ((info->rx_buffer_count + i) * sizeof(DMABUFFERENTRY));
3665 /* calculate and store physical address of */
3666 /* next entry in cirular list of entries */
3668 info->tx_buffer_list[i].link = info->buffer_list_phys +
3669 info->rx_buffer_count * sizeof(DMABUFFERENTRY);
3671 if ( i < info->tx_buffer_count - 1 )
3672 info->tx_buffer_list[i].link += (i + 1) * sizeof(DMABUFFERENTRY);
3677 } /* end of mgsl_alloc_buffer_list_memory() */
3679 /* Free DMA buffers allocated for use as the
3680 * receive and transmit buffer lists.
3683 * The data transfer buffers associated with the buffer list
3684 * MUST be freed before freeing the buffer list itself because
3685 * the buffer list contains the information necessary to free
3686 * the individual buffers!
3688 static void mgsl_free_buffer_list_memory( struct mgsl_struct *info )
3690 info->buffer_list = NULL;
3691 info->rx_buffer_list = NULL;
3692 info->tx_buffer_list = NULL;
3694 } /* end of mgsl_free_buffer_list_memory() */
3697 * mgsl_alloc_frame_memory()
3699 * Allocate the frame DMA buffers used by the specified buffer list.
3700 * Each DMA buffer will be one memory page in size. This is necessary
3701 * because memory can fragment enough that it may be impossible
3706 * info pointer to device instance data
3707 * BufferList pointer to list of buffer entries
3708 * Buffercount count of buffer entries in buffer list
3710 * Return Value: 0 if success, otherwise -ENOMEM
3712 static int mgsl_alloc_frame_memory(struct mgsl_struct *info,DMABUFFERENTRY *BufferList,int Buffercount)
3716 /* Allocate page sized buffers for the receive buffer list */
3718 for ( i = 0; i < Buffercount; i++ ) {
3719 BufferList[i].virt_addr = info->memory_base + info->last_mem_alloc;
3720 BufferList[i].phys_addr = info->last_mem_alloc;
3721 info->last_mem_alloc += DMABUFFERSIZE;
3726 } /* end of mgsl_alloc_frame_memory() */
3729 * mgsl_free_frame_memory()
3731 * Free the buffers associated with
3732 * each buffer entry of a buffer list.
3736 * info pointer to device instance data
3737 * BufferList pointer to list of buffer entries
3738 * Buffercount count of buffer entries in buffer list
3740 * Return Value: None
3742 static void mgsl_free_frame_memory(struct mgsl_struct *info, DMABUFFERENTRY *BufferList, int Buffercount)
3747 for ( i = 0 ; i < Buffercount ; i++ ) {
3748 if ( BufferList[i].virt_addr ) {
3749 BufferList[i].virt_addr = NULL;
3754 } /* end of mgsl_free_frame_memory() */
3756 /* mgsl_free_dma_buffers()
3760 * Arguments: info pointer to device instance data
3761 * Return Value: None
3763 static void mgsl_free_dma_buffers( struct mgsl_struct *info )
3765 mgsl_free_frame_memory( info, info->rx_buffer_list, info->rx_buffer_count );
3766 mgsl_free_frame_memory( info, info->tx_buffer_list, info->tx_buffer_count );
3767 mgsl_free_buffer_list_memory( info );
3769 } /* end of mgsl_free_dma_buffers() */
3773 * mgsl_alloc_intermediate_rxbuffer_memory()
3775 * Allocate a buffer large enough to hold max_frame_size. This buffer
3776 * is used to pass an assembled frame to the line discipline.
3780 * info pointer to device instance data
3782 * Return Value: 0 if success, otherwise -ENOMEM
3784 static int mgsl_alloc_intermediate_rxbuffer_memory(struct mgsl_struct *info)
3786 info->intermediate_rxbuffer = kmalloc(info->max_frame_size, GFP_KERNEL | GFP_DMA);
3787 if ( info->intermediate_rxbuffer == NULL )
3789 /* unused flag buffer to satisfy receive_buf calling interface */
3790 info->flag_buf = kzalloc(info->max_frame_size, GFP_KERNEL);
3791 if (!info->flag_buf) {
3792 kfree(info->intermediate_rxbuffer);
3793 info->intermediate_rxbuffer = NULL;
3798 } /* end of mgsl_alloc_intermediate_rxbuffer_memory() */
3801 * mgsl_free_intermediate_rxbuffer_memory()
3806 * info pointer to device instance data
3808 * Return Value: None
3810 static void mgsl_free_intermediate_rxbuffer_memory(struct mgsl_struct *info)
3812 kfree(info->intermediate_rxbuffer);
3813 info->intermediate_rxbuffer = NULL;
3814 kfree(info->flag_buf);
3815 info->flag_buf = NULL;
3817 } /* end of mgsl_free_intermediate_rxbuffer_memory() */
3820 * mgsl_alloc_intermediate_txbuffer_memory()
3822 * Allocate intermdiate transmit buffer(s) large enough to hold max_frame_size.
3823 * This buffer is used to load transmit frames into the adapter's dma transfer
3824 * buffers when there is sufficient space.
3828 * info pointer to device instance data
3830 * Return Value: 0 if success, otherwise -ENOMEM
3832 static int mgsl_alloc_intermediate_txbuffer_memory(struct mgsl_struct *info)
3836 if ( debug_level >= DEBUG_LEVEL_INFO )
3837 printk("%s %s(%d) allocating %d tx holding buffers\n",
3838 info->device_name, __FILE__,__LINE__,info->num_tx_holding_buffers);
3840 memset(info->tx_holding_buffers,0,sizeof(info->tx_holding_buffers));
3842 for ( i=0; i<info->num_tx_holding_buffers; ++i) {
3843 info->tx_holding_buffers[i].buffer =
3844 kmalloc(info->max_frame_size, GFP_KERNEL);
3845 if (info->tx_holding_buffers[i].buffer == NULL) {
3846 for (--i; i >= 0; i--) {
3847 kfree(info->tx_holding_buffers[i].buffer);
3848 info->tx_holding_buffers[i].buffer = NULL;
3856 } /* end of mgsl_alloc_intermediate_txbuffer_memory() */
3859 * mgsl_free_intermediate_txbuffer_memory()
3864 * info pointer to device instance data
3866 * Return Value: None
3868 static void mgsl_free_intermediate_txbuffer_memory(struct mgsl_struct *info)
3872 for ( i=0; i<info->num_tx_holding_buffers; ++i ) {
3873 kfree(info->tx_holding_buffers[i].buffer);
3874 info->tx_holding_buffers[i].buffer = NULL;
3877 info->get_tx_holding_index = 0;
3878 info->put_tx_holding_index = 0;
3879 info->tx_holding_count = 0;
3881 } /* end of mgsl_free_intermediate_txbuffer_memory() */
3885 * load_next_tx_holding_buffer()
3887 * attempts to load the next buffered tx request into the
3892 * info pointer to device instance data
3894 * Return Value: true if next buffered tx request loaded
3895 * into adapter's tx dma buffer,
3898 static bool load_next_tx_holding_buffer(struct mgsl_struct *info)
3902 if ( info->tx_holding_count ) {
3903 /* determine if we have enough tx dma buffers
3904 * to accommodate the next tx frame
3906 struct tx_holding_buffer *ptx =
3907 &info->tx_holding_buffers[info->get_tx_holding_index];
3908 int num_free = num_free_tx_dma_buffers(info);
3909 int num_needed = ptx->buffer_size / DMABUFFERSIZE;
3910 if ( ptx->buffer_size % DMABUFFERSIZE )
3913 if (num_needed <= num_free) {
3914 info->xmit_cnt = ptx->buffer_size;
3915 mgsl_load_tx_dma_buffer(info,ptx->buffer,ptx->buffer_size);
3917 --info->tx_holding_count;
3918 if ( ++info->get_tx_holding_index >= info->num_tx_holding_buffers)
3919 info->get_tx_holding_index=0;
3921 /* restart transmit timer */
3922 mod_timer(&info->tx_timer, jiffies + msecs_to_jiffies(5000));
3932 * save_tx_buffer_request()
3934 * attempt to store transmit frame request for later transmission
3938 * info pointer to device instance data
3939 * Buffer pointer to buffer containing frame to load
3940 * BufferSize size in bytes of frame in Buffer
3942 * Return Value: 1 if able to store, 0 otherwise
3944 static int save_tx_buffer_request(struct mgsl_struct *info,const char *Buffer, unsigned int BufferSize)
3946 struct tx_holding_buffer *ptx;
3948 if ( info->tx_holding_count >= info->num_tx_holding_buffers ) {
3949 return 0; /* all buffers in use */
3952 ptx = &info->tx_holding_buffers[info->put_tx_holding_index];
3953 ptx->buffer_size = BufferSize;
3954 memcpy( ptx->buffer, Buffer, BufferSize);
3956 ++info->tx_holding_count;
3957 if ( ++info->put_tx_holding_index >= info->num_tx_holding_buffers)
3958 info->put_tx_holding_index=0;
3963 static int mgsl_claim_resources(struct mgsl_struct *info)
3965 if (request_region(info->io_base,info->io_addr_size,"synclink") == NULL) {
3966 printk( "%s(%d):I/O address conflict on device %s Addr=%08X\n",
3967 __FILE__,__LINE__,info->device_name, info->io_base);
3970 info->io_addr_requested = true;
3972 if ( request_irq(info->irq_level,mgsl_interrupt,info->irq_flags,
3973 info->device_name, info ) < 0 ) {
3974 printk( "%s(%d):Can't request interrupt on device %s IRQ=%d\n",
3975 __FILE__,__LINE__,info->device_name, info->irq_level );
3978 info->irq_requested = true;
3980 if (request_mem_region(info->phys_memory_base,0x40000,"synclink") == NULL) {
3981 printk( "%s(%d):mem addr conflict device %s Addr=%08X\n",
3982 __FILE__,__LINE__,info->device_name, info->phys_memory_base);
3985 info->shared_mem_requested = true;
3986 if (request_mem_region(info->phys_lcr_base + info->lcr_offset,128,"synclink") == NULL) {
3987 printk( "%s(%d):lcr mem addr conflict device %s Addr=%08X\n",
3988 __FILE__,__LINE__,info->device_name, info->phys_lcr_base + info->lcr_offset);
3991 info->lcr_mem_requested = true;
3993 info->memory_base = ioremap(info->phys_memory_base, 0x40000);
3994 if (!info->memory_base) {
3995 printk( "%s(%d):Can't map shared memory on device %s MemAddr=%08X\n",
3996 __FILE__,__LINE__,info->device_name, info->phys_memory_base );
4000 if ( !mgsl_memory_test(info) ) {
4001 printk( "%s(%d):Failed shared memory test %s MemAddr=%08X\n",
4002 __FILE__,__LINE__,info->device_name, info->phys_memory_base );
4006 info->lcr_base = ioremap(info->phys_lcr_base, PAGE_SIZE);
4007 if (!info->lcr_base) {
4008 printk( "%s(%d):Can't map LCR memory on device %s MemAddr=%08X\n",
4009 __FILE__,__LINE__,info->device_name, info->phys_lcr_base );
4012 info->lcr_base += info->lcr_offset;
4014 if ( mgsl_allocate_dma_buffers(info) < 0 ) {
4015 printk( "%s(%d):Can't allocate DMA buffers on device %s DMA=%d\n",
4016 __FILE__,__LINE__,info->device_name, info->dma_level );
4022 mgsl_release_resources(info);
4025 } /* end of mgsl_claim_resources() */
4027 static void mgsl_release_resources(struct mgsl_struct *info)
4029 if ( debug_level >= DEBUG_LEVEL_INFO )
4030 printk( "%s(%d):mgsl_release_resources(%s) entry\n",
4031 __FILE__,__LINE__,info->device_name );
4033 if ( info->irq_requested ) {
4034 free_irq(info->irq_level, info);
4035 info->irq_requested = false;
4037 if ( info->dma_requested ) {
4038 disable_dma(info->dma_level);
4039 free_dma(info->dma_level);
4040 info->dma_requested = false;
4042 mgsl_free_dma_buffers(info);
4043 mgsl_free_intermediate_rxbuffer_memory(info);
4044 mgsl_free_intermediate_txbuffer_memory(info);
4046 if ( info->io_addr_requested ) {
4047 release_region(info->io_base,info->io_addr_size);
4048 info->io_addr_requested = false;
4050 if ( info->shared_mem_requested ) {
4051 release_mem_region(info->phys_memory_base,0x40000);
4052 info->shared_mem_requested = false;
4054 if ( info->lcr_mem_requested ) {
4055 release_mem_region(info->phys_lcr_base + info->lcr_offset,128);
4056 info->lcr_mem_requested = false;
4058 if (info->memory_base){
4059 iounmap(info->memory_base);
4060 info->memory_base = NULL;
4062 if (info->lcr_base){
4063 iounmap(info->lcr_base - info->lcr_offset);
4064 info->lcr_base = NULL;
4067 if ( debug_level >= DEBUG_LEVEL_INFO )
4068 printk( "%s(%d):mgsl_release_resources(%s) exit\n",
4069 __FILE__,__LINE__,info->device_name );
4071 } /* end of mgsl_release_resources() */
4073 /* mgsl_add_device()
4075 * Add the specified device instance data structure to the
4076 * global linked list of devices and increment the device count.
4078 * Arguments: info pointer to device instance data
4079 * Return Value: None
4081 static void mgsl_add_device( struct mgsl_struct *info )
4083 info->next_device = NULL;
4084 info->line = mgsl_device_count;
4085 sprintf(info->device_name,"ttySL%d",info->line);
4087 if (info->line < MAX_TOTAL_DEVICES) {
4088 if (maxframe[info->line])
4089 info->max_frame_size = maxframe[info->line];
4091 if (txdmabufs[info->line]) {
4092 info->num_tx_dma_buffers = txdmabufs[info->line];
4093 if (info->num_tx_dma_buffers < 1)
4094 info->num_tx_dma_buffers = 1;
4097 if (txholdbufs[info->line]) {
4098 info->num_tx_holding_buffers = txholdbufs[info->line];
4099 if (info->num_tx_holding_buffers < 1)
4100 info->num_tx_holding_buffers = 1;
4101 else if (info->num_tx_holding_buffers > MAX_TX_HOLDING_BUFFERS)
4102 info->num_tx_holding_buffers = MAX_TX_HOLDING_BUFFERS;
4106 mgsl_device_count++;
4108 if ( !mgsl_device_list )
4109 mgsl_device_list = info;
4111 struct mgsl_struct *current_dev = mgsl_device_list;
4112 while( current_dev->next_device )
4113 current_dev = current_dev->next_device;
4114 current_dev->next_device = info;
4117 if ( info->max_frame_size < 4096 )
4118 info->max_frame_size = 4096;
4119 else if ( info->max_frame_size > 65535 )
4120 info->max_frame_size = 65535;
4122 printk( "SyncLink PCI v%d %s: IO=%04X IRQ=%d Mem=%08X,%08X MaxFrameSize=%u\n",
4123 info->hw_version + 1, info->device_name, info->io_base, info->irq_level,
4124 info->phys_memory_base, info->phys_lcr_base,
4125 info->max_frame_size );
4127 #if SYNCLINK_GENERIC_HDLC
4131 } /* end of mgsl_add_device() */
4133 static const struct tty_port_operations mgsl_port_ops = {
4134 .carrier_raised = carrier_raised,
4139 /* mgsl_allocate_device()
4141 * Allocate and initialize a device instance structure
4144 * Return Value: pointer to mgsl_struct if success, otherwise NULL
4146 static struct mgsl_struct* mgsl_allocate_device(void)
4148 struct mgsl_struct *info;
4150 info = kzalloc(sizeof(struct mgsl_struct),
4154 printk("Error can't allocate device instance data\n");
4156 tty_port_init(&info->port);
4157 info->port.ops = &mgsl_port_ops;
4158 info->magic = MGSL_MAGIC;
4159 INIT_WORK(&info->task, mgsl_bh_handler);
4160 info->max_frame_size = 4096;
4161 info->port.close_delay = 5*HZ/10;
4162 info->port.closing_wait = 30*HZ;
4163 init_waitqueue_head(&info->status_event_wait_q);
4164 init_waitqueue_head(&info->event_wait_q);
4165 spin_lock_init(&info->irq_spinlock);
4166 spin_lock_init(&info->netlock);
4167 memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
4168 info->idle_mode = HDLC_TXIDLE_FLAGS;
4169 info->num_tx_dma_buffers = 1;
4170 info->num_tx_holding_buffers = 0;
4175 } /* end of mgsl_allocate_device()*/
4177 static const struct tty_operations mgsl_ops = {
4178 .install = mgsl_install,
4180 .close = mgsl_close,
4181 .write = mgsl_write,
4182 .put_char = mgsl_put_char,
4183 .flush_chars = mgsl_flush_chars,
4184 .write_room = mgsl_write_room,
4185 .chars_in_buffer = mgsl_chars_in_buffer,
4186 .flush_buffer = mgsl_flush_buffer,
4187 .ioctl = mgsl_ioctl,
4188 .throttle = mgsl_throttle,
4189 .unthrottle = mgsl_unthrottle,
4190 .send_xchar = mgsl_send_xchar,
4191 .break_ctl = mgsl_break,
4192 .wait_until_sent = mgsl_wait_until_sent,
4193 .set_termios = mgsl_set_termios,
4195 .start = mgsl_start,
4196 .hangup = mgsl_hangup,
4197 .tiocmget = tiocmget,
4198 .tiocmset = tiocmset,
4199 .get_icount = msgl_get_icount,
4200 .proc_show = mgsl_proc_show,
4204 * perform tty device initialization
4206 static int mgsl_init_tty(void)
4210 serial_driver = alloc_tty_driver(128);
4214 serial_driver->driver_name = "synclink";
4215 serial_driver->name = "ttySL";
4216 serial_driver->major = ttymajor;
4217 serial_driver->minor_start = 64;
4218 serial_driver->type = TTY_DRIVER_TYPE_SERIAL;
4219 serial_driver->subtype = SERIAL_TYPE_NORMAL;
4220 serial_driver->init_termios = tty_std_termios;
4221 serial_driver->init_termios.c_cflag =
4222 B9600 | CS8 | CREAD | HUPCL | CLOCAL;
4223 serial_driver->init_termios.c_ispeed = 9600;
4224 serial_driver->init_termios.c_ospeed = 9600;
4225 serial_driver->flags = TTY_DRIVER_REAL_RAW;
4226 tty_set_operations(serial_driver, &mgsl_ops);
4227 if ((rc = tty_register_driver(serial_driver)) < 0) {
4228 printk("%s(%d):Couldn't register serial driver\n",
4230 put_tty_driver(serial_driver);
4231 serial_driver = NULL;
4235 printk("%s %s, tty major#%d\n",
4236 driver_name, driver_version,
4237 serial_driver->major);
4241 static void synclink_cleanup(void)
4244 struct mgsl_struct *info;
4245 struct mgsl_struct *tmp;
4247 printk("Unloading %s: %s\n", driver_name, driver_version);
4249 if (serial_driver) {
4250 rc = tty_unregister_driver(serial_driver);
4252 printk("%s(%d) failed to unregister tty driver err=%d\n",
4253 __FILE__,__LINE__,rc);
4254 put_tty_driver(serial_driver);
4257 info = mgsl_device_list;
4259 #if SYNCLINK_GENERIC_HDLC
4262 mgsl_release_resources(info);
4264 info = info->next_device;
4265 tty_port_destroy(&tmp->port);
4270 pci_unregister_driver(&synclink_pci_driver);
4273 static int __init synclink_init(void)
4277 if (break_on_load) {
4278 mgsl_get_text_ptr();
4282 printk("%s %s\n", driver_name, driver_version);
4284 if ((rc = pci_register_driver(&synclink_pci_driver)) < 0)
4285 printk("%s:failed to register PCI driver, error=%d\n",__FILE__,rc);
4287 pci_registered = true;
4289 if ((rc = mgsl_init_tty()) < 0)
4299 static void __exit synclink_exit(void)
4304 module_init(synclink_init);
4305 module_exit(synclink_exit);
4310 * Issue a USC Receive/Transmit command to the
4311 * Channel Command/Address Register (CCAR).
4315 * The command is encoded in the most significant 5 bits <15..11>
4316 * of the CCAR value. Bits <10..7> of the CCAR must be preserved
4317 * and Bits <6..0> must be written as zeros.
4321 * info pointer to device information structure
4322 * Cmd command mask (use symbolic macros)
4328 static void usc_RTCmd( struct mgsl_struct *info, u16 Cmd )
4330 /* output command to CCAR in bits <15..11> */
4331 /* preserve bits <10..7>, bits <6..0> must be zero */
4333 outw( Cmd + info->loopback_bits, info->io_base + CCAR );
4335 /* Read to flush write to CCAR */
4336 inw( info->io_base + CCAR );
4338 } /* end of usc_RTCmd() */
4343 * Issue a DMA command to the DMA Command/Address Register (DCAR).
4347 * info pointer to device information structure
4348 * Cmd DMA command mask (usc_DmaCmd_XX Macros)
4354 static void usc_DmaCmd( struct mgsl_struct *info, u16 Cmd )
4356 /* write command mask to DCAR */
4357 outw( Cmd + info->mbre_bit, info->io_base );
4359 /* Read to flush write to DCAR */
4360 inw( info->io_base );
4362 } /* end of usc_DmaCmd() */
4367 * Write a 16-bit value to a USC DMA register
4371 * info pointer to device info structure
4372 * RegAddr register address (number) for write
4373 * RegValue 16-bit value to write to register
4380 static void usc_OutDmaReg( struct mgsl_struct *info, u16 RegAddr, u16 RegValue )
4382 /* Note: The DCAR is located at the adapter base address */
4383 /* Note: must preserve state of BIT8 in DCAR */
4385 outw( RegAddr + info->mbre_bit, info->io_base );
4386 outw( RegValue, info->io_base );
4388 /* Read to flush write to DCAR */
4389 inw( info->io_base );
4391 } /* end of usc_OutDmaReg() */
4396 * Read a 16-bit value from a DMA register
4400 * info pointer to device info structure
4401 * RegAddr register address (number) to read from
4405 * The 16-bit value read from register
4408 static u16 usc_InDmaReg( struct mgsl_struct *info, u16 RegAddr )
4410 /* Note: The DCAR is located at the adapter base address */
4411 /* Note: must preserve state of BIT8 in DCAR */
4413 outw( RegAddr + info->mbre_bit, info->io_base );
4414 return inw( info->io_base );
4416 } /* end of usc_InDmaReg() */
4422 * Write a 16-bit value to a USC serial channel register
4426 * info pointer to device info structure
4427 * RegAddr register address (number) to write to
4428 * RegValue 16-bit value to write to register
4435 static void usc_OutReg( struct mgsl_struct *info, u16 RegAddr, u16 RegValue )
4437 outw( RegAddr + info->loopback_bits, info->io_base + CCAR );
4438 outw( RegValue, info->io_base + CCAR );
4440 /* Read to flush write to CCAR */
4441 inw( info->io_base + CCAR );
4443 } /* end of usc_OutReg() */
4448 * Reads a 16-bit value from a USC serial channel register
4452 * info pointer to device extension
4453 * RegAddr register address (number) to read from
4457 * 16-bit value read from register
4459 static u16 usc_InReg( struct mgsl_struct *info, u16 RegAddr )
4461 outw( RegAddr + info->loopback_bits, info->io_base + CCAR );
4462 return inw( info->io_base + CCAR );
4464 } /* end of usc_InReg() */
4466 /* usc_set_sdlc_mode()
4468 * Set up the adapter for SDLC DMA communications.
4470 * Arguments: info pointer to device instance data
4471 * Return Value: NONE
4473 static void usc_set_sdlc_mode( struct mgsl_struct *info )
4479 * determine if the IUSC on the adapter is pre-SL1660. If
4480 * not, take advantage of the UnderWait feature of more
4481 * modern chips. If an underrun occurs and this bit is set,
4482 * the transmitter will idle the programmed idle pattern
4483 * until the driver has time to service the underrun. Otherwise,
4484 * the dma controller may get the cycles previously requested
4485 * and begin transmitting queued tx data.
4487 usc_OutReg(info,TMCR,0x1f);
4488 RegValue=usc_InReg(info,TMDR);
4489 PreSL1660 = (RegValue == IUSC_PRE_SL1660);
4491 if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
4494 ** Channel Mode Register (CMR)
4496 ** <15..14> 10 Tx Sub Modes, Send Flag on Underrun
4497 ** <13> 0 0 = Transmit Disabled (initially)
4498 ** <12> 0 1 = Consecutive Idles share common 0
4499 ** <11..8> 1110 Transmitter Mode = HDLC/SDLC Loop
4500 ** <7..4> 0000 Rx Sub Modes, addr/ctrl field handling
4501 ** <3..0> 0110 Receiver Mode = HDLC/SDLC
4503 ** 1000 1110 0000 0110 = 0x8e06
4507 /*--------------------------------------------------
4508 * ignore user options for UnderRun Actions and
4510 *--------------------------------------------------*/
4514 /* Channel mode Register (CMR)
4516 * <15..14> 00 Tx Sub modes, Underrun Action
4517 * <13> 0 1 = Send Preamble before opening flag
4518 * <12> 0 1 = Consecutive Idles share common 0
4519 * <11..8> 0110 Transmitter mode = HDLC/SDLC
4520 * <7..4> 0000 Rx Sub modes, addr/ctrl field handling
4521 * <3..0> 0110 Receiver mode = HDLC/SDLC
4523 * 0000 0110 0000 0110 = 0x0606
4525 if (info->params.mode == MGSL_MODE_RAW) {
4526 RegValue = 0x0001; /* Set Receive mode = external sync */
4528 usc_OutReg( info, IOCR, /* Set IOCR DCD is RxSync Detect Input */
4529 (unsigned short)((usc_InReg(info, IOCR) & ~(BIT13|BIT12)) | BIT12));
4533 * CMR <15> 0 Don't send CRC on Tx Underrun
4534 * CMR <14> x undefined
4535 * CMR <13> 0 Send preamble before openning sync
4536 * CMR <12> 0 Send 8-bit syncs, 1=send Syncs per TxLength
4539 * CMR <11-8) 0100 MonoSync
4541 * 0x00 0100 xxxx xxxx 04xx
4549 if ( info->params.flags & HDLC_FLAG_UNDERRUN_ABORT15 )
4551 else if ( info->params.flags & HDLC_FLAG_UNDERRUN_FLAG )
4553 else if ( info->params.flags & HDLC_FLAG_UNDERRUN_CRC )
4554 RegValue |= BIT15 | BIT14;
4557 if ( info->params.preamble != HDLC_PREAMBLE_PATTERN_NONE )
4561 if ( info->params.mode == MGSL_MODE_HDLC &&
4562 (info->params.flags & HDLC_FLAG_SHARE_ZERO) )
4565 if ( info->params.addr_filter != 0xff )
4567 /* set up receive address filtering */
4568 usc_OutReg( info, RSR, info->params.addr_filter );
4572 usc_OutReg( info, CMR, RegValue );
4573 info->cmr_value = RegValue;
4575 /* Receiver mode Register (RMR)
4577 * <15..13> 000 encoding
4578 * <12..11> 00 FCS = 16bit CRC CCITT (x15 + x12 + x5 + 1)
4579 * <10> 1 1 = Set CRC to all 1s (use for SDLC/HDLC)
4580 * <9> 0 1 = Include Receive chars in CRC
4581 * <8> 1 1 = Use Abort/PE bit as abort indicator
4582 * <7..6> 00 Even parity
4583 * <5> 0 parity disabled
4584 * <4..2> 000 Receive Char Length = 8 bits
4585 * <1..0> 00 Disable Receiver
4587 * 0000 0101 0000 0000 = 0x0500
4592 switch ( info->params.encoding ) {
4593 case HDLC_ENCODING_NRZB: RegValue |= BIT13; break;
4594 case HDLC_ENCODING_NRZI_MARK: RegValue |= BIT14; break;
4595 case HDLC_ENCODING_NRZI_SPACE: RegValue |= BIT14 | BIT13; break;
4596 case HDLC_ENCODING_BIPHASE_MARK: RegValue |= BIT15; break;
4597 case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT15 | BIT13; break;
4598 case HDLC_ENCODING_BIPHASE_LEVEL: RegValue |= BIT15 | BIT14; break;
4599 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: RegValue |= BIT15 | BIT14 | BIT13; break;
4602 if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_16_CCITT )
4604 else if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_32_CCITT )
4605 RegValue |= ( BIT12 | BIT10 | BIT9 );
4607 usc_OutReg( info, RMR, RegValue );
4609 /* Set the Receive count Limit Register (RCLR) to 0xffff. */
4610 /* When an opening flag of an SDLC frame is recognized the */
4611 /* Receive Character count (RCC) is loaded with the value in */
4612 /* RCLR. The RCC is decremented for each received byte. The */
4613 /* value of RCC is stored after the closing flag of the frame */
4614 /* allowing the frame size to be computed. */
4616 usc_OutReg( info, RCLR, RCLRVALUE );
4618 usc_RCmd( info, RCmd_SelectRicrdma_level );
4620 /* Receive Interrupt Control Register (RICR)
4622 * <15..8> ? RxFIFO DMA Request Level
4623 * <7> 0 Exited Hunt IA (Interrupt Arm)
4624 * <6> 0 Idle Received IA
4625 * <5> 0 Break/Abort IA
4627 * <3> 1 Queued status reflects oldest 2 bytes in FIFO
4629 * <1> 1 Rx Overrun IA
4630 * <0> 0 Select TC0 value for readback
4632 * 0000 0000 0000 1000 = 0x000a
4635 /* Carry over the Exit Hunt and Idle Received bits */
4636 /* in case they have been armed by usc_ArmEvents. */
4638 RegValue = usc_InReg( info, RICR ) & 0xc0;
4640 usc_OutReg( info, RICR, (u16)(0x030a | RegValue) );
4642 /* Unlatch all Rx status bits and clear Rx status IRQ Pending */
4644 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
4645 usc_ClearIrqPendingBits( info, RECEIVE_STATUS );
4647 /* Transmit mode Register (TMR)
4649 * <15..13> 000 encoding
4650 * <12..11> 00 FCS = 16bit CRC CCITT (x15 + x12 + x5 + 1)
4651 * <10> 1 1 = Start CRC as all 1s (use for SDLC/HDLC)
4652 * <9> 0 1 = Tx CRC Enabled
4653 * <8> 0 1 = Append CRC to end of transmit frame
4654 * <7..6> 00 Transmit parity Even
4655 * <5> 0 Transmit parity Disabled
4656 * <4..2> 000 Tx Char Length = 8 bits
4657 * <1..0> 00 Disable Transmitter
4659 * 0000 0100 0000 0000 = 0x0400
4664 switch ( info->params.encoding ) {
4665 case HDLC_ENCODING_NRZB: RegValue |= BIT13; break;
4666 case HDLC_ENCODING_NRZI_MARK: RegValue |= BIT14; break;
4667 case HDLC_ENCODING_NRZI_SPACE: RegValue |= BIT14 | BIT13; break;
4668 case HDLC_ENCODING_BIPHASE_MARK: RegValue |= BIT15; break;
4669 case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT15 | BIT13; break;
4670 case HDLC_ENCODING_BIPHASE_LEVEL: RegValue |= BIT15 | BIT14; break;
4671 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: RegValue |= BIT15 | BIT14 | BIT13; break;
4674 if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_16_CCITT )
4675 RegValue |= BIT9 | BIT8;
4676 else if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_32_CCITT )
4677 RegValue |= ( BIT12 | BIT10 | BIT9 | BIT8);
4679 usc_OutReg( info, TMR, RegValue );
4681 usc_set_txidle( info );
4684 usc_TCmd( info, TCmd_SelectTicrdma_level );
4686 /* Transmit Interrupt Control Register (TICR)
4688 * <15..8> ? Transmit FIFO DMA Level
4689 * <7> 0 Present IA (Interrupt Arm)
4690 * <6> 0 Idle Sent IA
4691 * <5> 1 Abort Sent IA
4692 * <4> 1 EOF/EOM Sent IA
4694 * <2> 1 1 = Wait for SW Trigger to Start Frame
4695 * <1> 1 Tx Underrun IA
4696 * <0> 0 TC0 constant on read back
4698 * 0000 0000 0011 0110 = 0x0036
4701 usc_OutReg( info, TICR, 0x0736 );
4703 usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
4704 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
4707 ** Transmit Command/Status Register (TCSR)
4709 ** <15..12> 0000 TCmd
4710 ** <11> 0/1 UnderWait
4711 ** <10..08> 000 TxIdle
4715 ** <4> x EOF/EOM Sent
4721 ** 0000 0000 0000 0000 = 0x0000
4723 info->tcsr_value = 0;
4726 info->tcsr_value |= TCSR_UNDERWAIT;
4728 usc_OutReg( info, TCSR, info->tcsr_value );
4730 /* Clock mode Control Register (CMCR)
4732 * <15..14> 00 counter 1 Source = Disabled
4733 * <13..12> 00 counter 0 Source = Disabled
4734 * <11..10> 11 BRG1 Input is TxC Pin
4735 * <9..8> 11 BRG0 Input is TxC Pin
4736 * <7..6> 01 DPLL Input is BRG1 Output
4737 * <5..3> XXX TxCLK comes from Port 0
4738 * <2..0> XXX RxCLK comes from Port 1
4740 * 0000 1111 0111 0111 = 0x0f77
4745 if ( info->params.flags & HDLC_FLAG_RXC_DPLL )
4746 RegValue |= 0x0003; /* RxCLK from DPLL */
4747 else if ( info->params.flags & HDLC_FLAG_RXC_BRG )
4748 RegValue |= 0x0004; /* RxCLK from BRG0 */
4749 else if ( info->params.flags & HDLC_FLAG_RXC_TXCPIN)
4750 RegValue |= 0x0006; /* RxCLK from TXC Input */
4752 RegValue |= 0x0007; /* RxCLK from Port1 */
4754 if ( info->params.flags & HDLC_FLAG_TXC_DPLL )
4755 RegValue |= 0x0018; /* TxCLK from DPLL */
4756 else if ( info->params.flags & HDLC_FLAG_TXC_BRG )
4757 RegValue |= 0x0020; /* TxCLK from BRG0 */
4758 else if ( info->params.flags & HDLC_FLAG_TXC_RXCPIN)
4759 RegValue |= 0x0038; /* RxCLK from TXC Input */
4761 RegValue |= 0x0030; /* TxCLK from Port0 */
4763 usc_OutReg( info, CMCR, RegValue );
4766 /* Hardware Configuration Register (HCR)
4768 * <15..14> 00 CTR0 Divisor:00=32,01=16,10=8,11=4
4769 * <13> 0 CTR1DSel:0=CTR0Div determines CTR0Div
4770 * <12> 0 CVOK:0=report code violation in biphase
4771 * <11..10> 00 DPLL Divisor:00=32,01=16,10=8,11=4
4772 * <9..8> XX DPLL mode:00=disable,01=NRZ,10=Biphase,11=Biphase Level
4773 * <7..6> 00 reserved
4774 * <5> 0 BRG1 mode:0=continuous,1=single cycle
4776 * <3..2> 00 reserved
4777 * <1> 0 BRG0 mode:0=continuous,1=single cycle
4783 if ( info->params.flags & (HDLC_FLAG_RXC_DPLL | HDLC_FLAG_TXC_DPLL) ) {
4788 /* DPLL is enabled. Use BRG1 to provide continuous reference clock */
4789 /* for DPLL. DPLL mode in HCR is dependent on the encoding used. */
4791 XtalSpeed = 11059200;
4793 if ( info->params.flags & HDLC_FLAG_DPLL_DIV16 ) {
4797 else if ( info->params.flags & HDLC_FLAG_DPLL_DIV8 ) {
4804 /* Tc = (Xtal/Speed) - 1 */
4805 /* If twice the remainder of (Xtal/Speed) is greater than Speed */
4806 /* then rounding up gives a more precise time constant. Instead */
4807 /* of rounding up and then subtracting 1 we just don't subtract */
4808 /* the one in this case. */
4810 /*--------------------------------------------------
4811 * ejz: for DPLL mode, application should use the
4812 * same clock speed as the partner system, even
4813 * though clocking is derived from the input RxData.
4814 * In case the user uses a 0 for the clock speed,
4815 * default to 0xffffffff and don't try to divide by
4817 *--------------------------------------------------*/
4818 if ( info->params.clock_speed )
4820 Tc = (u16)((XtalSpeed/DpllDivisor)/info->params.clock_speed);
4821 if ( !((((XtalSpeed/DpllDivisor) % info->params.clock_speed) * 2)
4822 / info->params.clock_speed) )
4829 /* Write 16-bit Time Constant for BRG1 */
4830 usc_OutReg( info, TC1R, Tc );
4832 RegValue |= BIT4; /* enable BRG1 */
4834 switch ( info->params.encoding ) {
4835 case HDLC_ENCODING_NRZ:
4836 case HDLC_ENCODING_NRZB:
4837 case HDLC_ENCODING_NRZI_MARK:
4838 case HDLC_ENCODING_NRZI_SPACE: RegValue |= BIT8; break;
4839 case HDLC_ENCODING_BIPHASE_MARK:
4840 case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT9; break;
4841 case HDLC_ENCODING_BIPHASE_LEVEL:
4842 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: RegValue |= BIT9 | BIT8; break;
4846 usc_OutReg( info, HCR, RegValue );
4849 /* Channel Control/status Register (CCSR)
4851 * <15> X RCC FIFO Overflow status (RO)
4852 * <14> X RCC FIFO Not Empty status (RO)
4853 * <13> 0 1 = Clear RCC FIFO (WO)
4854 * <12> X DPLL Sync (RW)
4855 * <11> X DPLL 2 Missed Clocks status (RO)
4856 * <10> X DPLL 1 Missed Clock status (RO)
4857 * <9..8> 00 DPLL Resync on rising and falling edges (RW)
4858 * <7> X SDLC Loop On status (RO)
4859 * <6> X SDLC Loop Send status (RO)
4860 * <5> 1 Bypass counters for TxClk and RxClk (RW)
4861 * <4..2> 000 Last Char of SDLC frame has 8 bits (RW)
4862 * <1..0> 00 reserved
4864 * 0000 0000 0010 0000 = 0x0020
4867 usc_OutReg( info, CCSR, 0x1020 );
4870 if ( info->params.flags & HDLC_FLAG_AUTO_CTS ) {
4871 usc_OutReg( info, SICR,
4872 (u16)(usc_InReg(info,SICR) | SICR_CTS_INACTIVE) );
4876 /* enable Master Interrupt Enable bit (MIE) */
4877 usc_EnableMasterIrqBit( info );
4879 usc_ClearIrqPendingBits( info, RECEIVE_STATUS | RECEIVE_DATA |
4880 TRANSMIT_STATUS | TRANSMIT_DATA | MISC);
4882 /* arm RCC underflow interrupt */
4883 usc_OutReg(info, SICR, (u16)(usc_InReg(info,SICR) | BIT3));
4884 usc_EnableInterrupts(info, MISC);
4887 outw( 0, info->io_base ); /* clear Master Bus Enable (DCAR) */
4888 usc_DmaCmd( info, DmaCmd_ResetAllChannels ); /* disable both DMA channels */
4889 info->mbre_bit = BIT8;
4890 outw( BIT8, info->io_base ); /* set Master Bus Enable (DCAR) */
4892 /* DMA Control Register (DCR)
4894 * <15..14> 10 Priority mode = Alternating Tx/Rx
4895 * 01 Rx has priority
4896 * 00 Tx has priority
4898 * <13> 1 Enable Priority Preempt per DCR<15..14>
4899 * (WARNING DCR<11..10> must be 00 when this is 1)
4900 * 0 Choose activate channel per DCR<11..10>
4902 * <12> 0 Little Endian for Array/List
4903 * <11..10> 00 Both Channels can use each bus grant
4904 * <9..6> 0000 reserved
4905 * <5> 0 7 CLK - Minimum Bus Re-request Interval
4906 * <4> 0 1 = drive D/C and S/D pins
4907 * <3> 1 1 = Add one wait state to all DMA cycles.
4908 * <2> 0 1 = Strobe /UAS on every transfer.
4909 * <1..0> 11 Addr incrementing only affects LS24 bits
4911 * 0110 0000 0000 1011 = 0x600b
4914 /* PCI adapter does not need DMA wait state */
4915 usc_OutDmaReg( info, DCR, 0xa00b );
4917 /* Receive DMA mode Register (RDMR)
4919 * <15..14> 11 DMA mode = Linked List Buffer mode
4920 * <13> 1 RSBinA/L = store Rx status Block in Arrary/List entry
4921 * <12> 1 Clear count of List Entry after fetching
4922 * <11..10> 00 Address mode = Increment
4923 * <9> 1 Terminate Buffer on RxBound
4924 * <8> 0 Bus Width = 16bits
4925 * <7..0> ? status Bits (write as 0s)
4927 * 1111 0010 0000 0000 = 0xf200
4930 usc_OutDmaReg( info, RDMR, 0xf200 );
4933 /* Transmit DMA mode Register (TDMR)
4935 * <15..14> 11 DMA mode = Linked List Buffer mode
4936 * <13> 1 TCBinA/L = fetch Tx Control Block from List entry
4937 * <12> 1 Clear count of List Entry after fetching
4938 * <11..10> 00 Address mode = Increment
4939 * <9> 1 Terminate Buffer on end of frame
4940 * <8> 0 Bus Width = 16bits
4941 * <7..0> ? status Bits (Read Only so write as 0)
4943 * 1111 0010 0000 0000 = 0xf200
4946 usc_OutDmaReg( info, TDMR, 0xf200 );
4949 /* DMA Interrupt Control Register (DICR)
4951 * <15> 1 DMA Interrupt Enable
4952 * <14> 0 1 = Disable IEO from USC
4953 * <13> 0 1 = Don't provide vector during IntAck
4954 * <12> 1 1 = Include status in Vector
4955 * <10..2> 0 reserved, Must be 0s
4956 * <1> 0 1 = Rx DMA Interrupt Enabled
4957 * <0> 0 1 = Tx DMA Interrupt Enabled
4959 * 1001 0000 0000 0000 = 0x9000
4962 usc_OutDmaReg( info, DICR, 0x9000 );
4964 usc_InDmaReg( info, RDMR ); /* clear pending receive DMA IRQ bits */
4965 usc_InDmaReg( info, TDMR ); /* clear pending transmit DMA IRQ bits */
4966 usc_OutDmaReg( info, CDIR, 0x0303 ); /* clear IUS and Pending for Tx and Rx */
4968 /* Channel Control Register (CCR)
4970 * <15..14> 10 Use 32-bit Tx Control Blocks (TCBs)
4971 * <13> 0 Trigger Tx on SW Command Disabled
4972 * <12> 0 Flag Preamble Disabled
4973 * <11..10> 00 Preamble Length
4974 * <9..8> 00 Preamble Pattern
4975 * <7..6> 10 Use 32-bit Rx status Blocks (RSBs)
4976 * <5> 0 Trigger Rx on SW Command Disabled
4979 * 1000 0000 1000 0000 = 0x8080
4984 switch ( info->params.preamble_length ) {
4985 case HDLC_PREAMBLE_LENGTH_16BITS: RegValue |= BIT10; break;
4986 case HDLC_PREAMBLE_LENGTH_32BITS: RegValue |= BIT11; break;
4987 case HDLC_PREAMBLE_LENGTH_64BITS: RegValue |= BIT11 | BIT10; break;
4990 switch ( info->params.preamble ) {
4991 case HDLC_PREAMBLE_PATTERN_FLAGS: RegValue |= BIT8 | BIT12; break;
4992 case HDLC_PREAMBLE_PATTERN_ONES: RegValue |= BIT8; break;
4993 case HDLC_PREAMBLE_PATTERN_10: RegValue |= BIT9; break;
4994 case HDLC_PREAMBLE_PATTERN_01: RegValue |= BIT9 | BIT8; break;
4997 usc_OutReg( info, CCR, RegValue );
5001 * Burst/Dwell Control Register
5003 * <15..8> 0x20 Maximum number of transfers per bus grant
5004 * <7..0> 0x00 Maximum number of clock cycles per bus grant
5007 /* don't limit bus occupancy on PCI adapter */
5008 usc_OutDmaReg( info, BDCR, 0x0000 );
5010 usc_stop_transmitter(info);
5011 usc_stop_receiver(info);
5013 } /* end of usc_set_sdlc_mode() */
5015 /* usc_enable_loopback()
5017 * Set the 16C32 for internal loopback mode.
5018 * The TxCLK and RxCLK signals are generated from the BRG0 and
5019 * the TxD is looped back to the RxD internally.
5021 * Arguments: info pointer to device instance data
5022 * enable 1 = enable loopback, 0 = disable
5023 * Return Value: None
5025 static void usc_enable_loopback(struct mgsl_struct *info, int enable)
5028 /* blank external TXD output */
5029 usc_OutReg(info,IOCR,usc_InReg(info,IOCR) | (BIT7 | BIT6));
5031 /* Clock mode Control Register (CMCR)
5033 * <15..14> 00 counter 1 Disabled
5034 * <13..12> 00 counter 0 Disabled
5035 * <11..10> 11 BRG1 Input is TxC Pin
5036 * <9..8> 11 BRG0 Input is TxC Pin
5037 * <7..6> 01 DPLL Input is BRG1 Output
5038 * <5..3> 100 TxCLK comes from BRG0
5039 * <2..0> 100 RxCLK comes from BRG0
5041 * 0000 1111 0110 0100 = 0x0f64
5044 usc_OutReg( info, CMCR, 0x0f64 );
5046 /* Write 16-bit Time Constant for BRG0 */
5047 /* use clock speed if available, otherwise use 8 for diagnostics */
5048 if (info->params.clock_speed) {
5049 usc_OutReg(info, TC0R, (u16)((11059200/info->params.clock_speed)-1));
5051 usc_OutReg(info, TC0R, (u16)8);
5053 /* Hardware Configuration Register (HCR) Clear Bit 1, BRG0
5054 mode = Continuous Set Bit 0 to enable BRG0. */
5055 usc_OutReg( info, HCR, (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) );
5057 /* Input/Output Control Reg, <2..0> = 100, Drive RxC pin with BRG0 */
5058 usc_OutReg(info, IOCR, (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004));
5060 /* set Internal Data loopback mode */
5061 info->loopback_bits = 0x300;
5062 outw( 0x0300, info->io_base + CCAR );
5064 /* enable external TXD output */
5065 usc_OutReg(info,IOCR,usc_InReg(info,IOCR) & ~(BIT7 | BIT6));
5067 /* clear Internal Data loopback mode */
5068 info->loopback_bits = 0;
5069 outw( 0,info->io_base + CCAR );
5072 } /* end of usc_enable_loopback() */
5074 /* usc_enable_aux_clock()
5076 * Enabled the AUX clock output at the specified frequency.
5080 * info pointer to device extension
5081 * data_rate data rate of clock in bits per second
5082 * A data rate of 0 disables the AUX clock.
5084 * Return Value: None
5086 static void usc_enable_aux_clock( struct mgsl_struct *info, u32 data_rate )
5092 XtalSpeed = 11059200;
5095 /* Tc = (Xtal/Speed) - 1 */
5096 /* If twice the remainder of (Xtal/Speed) is greater than Speed */
5097 /* then rounding up gives a more precise time constant. Instead */
5098 /* of rounding up and then subtracting 1 we just don't subtract */
5099 /* the one in this case. */
5102 Tc = (u16)(XtalSpeed/data_rate);
5103 if ( !(((XtalSpeed % data_rate) * 2) / data_rate) )
5106 /* Write 16-bit Time Constant for BRG0 */
5107 usc_OutReg( info, TC0R, Tc );
5110 * Hardware Configuration Register (HCR)
5111 * Clear Bit 1, BRG0 mode = Continuous
5112 * Set Bit 0 to enable BRG0.
5115 usc_OutReg( info, HCR, (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) );
5117 /* Input/Output Control Reg, <2..0> = 100, Drive RxC pin with BRG0 */
5118 usc_OutReg( info, IOCR, (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004) );
5120 /* data rate == 0 so turn off BRG0 */
5121 usc_OutReg( info, HCR, (u16)(usc_InReg( info, HCR ) & ~BIT0) );
5124 } /* end of usc_enable_aux_clock() */
5128 * usc_process_rxoverrun_sync()
5130 * This function processes a receive overrun by resetting the
5131 * receive DMA buffers and issuing a Purge Rx FIFO command
5132 * to allow the receiver to continue receiving.
5136 * info pointer to device extension
5138 * Return Value: None
5140 static void usc_process_rxoverrun_sync( struct mgsl_struct *info )
5144 int frame_start_index;
5145 bool start_of_frame_found = false;
5146 bool end_of_frame_found = false;
5147 bool reprogram_dma = false;
5149 DMABUFFERENTRY *buffer_list = info->rx_buffer_list;
5152 usc_DmaCmd( info, DmaCmd_PauseRxChannel );
5153 usc_RCmd( info, RCmd_EnterHuntmode );
5154 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5156 /* CurrentRxBuffer points to the 1st buffer of the next */
5157 /* possibly available receive frame. */
5159 frame_start_index = start_index = end_index = info->current_rx_buffer;
5161 /* Search for an unfinished string of buffers. This means */
5162 /* that a receive frame started (at least one buffer with */
5163 /* count set to zero) but there is no terminiting buffer */
5164 /* (status set to non-zero). */
5166 while( !buffer_list[end_index].count )
5168 /* Count field has been reset to zero by 16C32. */
5169 /* This buffer is currently in use. */
5171 if ( !start_of_frame_found )
5173 start_of_frame_found = true;
5174 frame_start_index = end_index;
5175 end_of_frame_found = false;
5178 if ( buffer_list[end_index].status )
5180 /* Status field has been set by 16C32. */
5181 /* This is the last buffer of a received frame. */
5183 /* We want to leave the buffers for this frame intact. */
5184 /* Move on to next possible frame. */
5186 start_of_frame_found = false;
5187 end_of_frame_found = true;
5190 /* advance to next buffer entry in linked list */
5192 if ( end_index == info->rx_buffer_count )
5195 if ( start_index == end_index )
5197 /* The entire list has been searched with all Counts == 0 and */
5198 /* all Status == 0. The receive buffers are */
5199 /* completely screwed, reset all receive buffers! */
5200 mgsl_reset_rx_dma_buffers( info );
5201 frame_start_index = 0;
5202 start_of_frame_found = false;
5203 reprogram_dma = true;
5208 if ( start_of_frame_found && !end_of_frame_found )
5210 /* There is an unfinished string of receive DMA buffers */
5211 /* as a result of the receiver overrun. */
5213 /* Reset the buffers for the unfinished frame */
5214 /* and reprogram the receive DMA controller to start */
5215 /* at the 1st buffer of unfinished frame. */
5217 start_index = frame_start_index;
5221 *((unsigned long *)&(info->rx_buffer_list[start_index++].count)) = DMABUFFERSIZE;
5223 /* Adjust index for wrap around. */
5224 if ( start_index == info->rx_buffer_count )
5227 } while( start_index != end_index );
5229 reprogram_dma = true;
5232 if ( reprogram_dma )
5234 usc_UnlatchRxstatusBits(info,RXSTATUS_ALL);
5235 usc_ClearIrqPendingBits(info, RECEIVE_DATA|RECEIVE_STATUS);
5236 usc_UnlatchRxstatusBits(info, RECEIVE_DATA|RECEIVE_STATUS);
5238 usc_EnableReceiver(info,DISABLE_UNCONDITIONAL);
5240 /* This empties the receive FIFO and loads the RCC with RCLR */
5241 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
5243 /* program 16C32 with physical address of 1st DMA buffer entry */
5244 phys_addr = info->rx_buffer_list[frame_start_index].phys_entry;
5245 usc_OutDmaReg( info, NRARL, (u16)phys_addr );
5246 usc_OutDmaReg( info, NRARU, (u16)(phys_addr >> 16) );
5248 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
5249 usc_ClearIrqPendingBits( info, RECEIVE_DATA | RECEIVE_STATUS );
5250 usc_EnableInterrupts( info, RECEIVE_STATUS );
5252 /* 1. Arm End of Buffer (EOB) Receive DMA Interrupt (BIT2 of RDIAR) */
5253 /* 2. Enable Receive DMA Interrupts (BIT1 of DICR) */
5255 usc_OutDmaReg( info, RDIAR, BIT3 | BIT2 );
5256 usc_OutDmaReg( info, DICR, (u16)(usc_InDmaReg(info,DICR) | BIT1) );
5257 usc_DmaCmd( info, DmaCmd_InitRxChannel );
5258 if ( info->params.flags & HDLC_FLAG_AUTO_DCD )
5259 usc_EnableReceiver(info,ENABLE_AUTO_DCD);
5261 usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
5265 /* This empties the receive FIFO and loads the RCC with RCLR */
5266 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
5267 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5270 } /* end of usc_process_rxoverrun_sync() */
5272 /* usc_stop_receiver()
5274 * Disable USC receiver
5276 * Arguments: info pointer to device instance data
5277 * Return Value: None
5279 static void usc_stop_receiver( struct mgsl_struct *info )
5281 if (debug_level >= DEBUG_LEVEL_ISR)
5282 printk("%s(%d):usc_stop_receiver(%s)\n",
5283 __FILE__,__LINE__, info->device_name );
5285 /* Disable receive DMA channel. */
5286 /* This also disables receive DMA channel interrupts */
5287 usc_DmaCmd( info, DmaCmd_ResetRxChannel );
5289 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
5290 usc_ClearIrqPendingBits( info, RECEIVE_DATA | RECEIVE_STATUS );
5291 usc_DisableInterrupts( info, RECEIVE_DATA | RECEIVE_STATUS );
5293 usc_EnableReceiver(info,DISABLE_UNCONDITIONAL);
5295 /* This empties the receive FIFO and loads the RCC with RCLR */
5296 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
5297 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5299 info->rx_enabled = false;
5300 info->rx_overflow = false;
5301 info->rx_rcc_underrun = false;
5303 } /* end of stop_receiver() */
5305 /* usc_start_receiver()
5307 * Enable the USC receiver
5309 * Arguments: info pointer to device instance data
5310 * Return Value: None
5312 static void usc_start_receiver( struct mgsl_struct *info )
5316 if (debug_level >= DEBUG_LEVEL_ISR)
5317 printk("%s(%d):usc_start_receiver(%s)\n",
5318 __FILE__,__LINE__, info->device_name );
5320 mgsl_reset_rx_dma_buffers( info );
5321 usc_stop_receiver( info );
5323 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
5324 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5326 if ( info->params.mode == MGSL_MODE_HDLC ||
5327 info->params.mode == MGSL_MODE_RAW ) {
5328 /* DMA mode Transfers */
5329 /* Program the DMA controller. */
5330 /* Enable the DMA controller end of buffer interrupt. */
5332 /* program 16C32 with physical address of 1st DMA buffer entry */
5333 phys_addr = info->rx_buffer_list[0].phys_entry;
5334 usc_OutDmaReg( info, NRARL, (u16)phys_addr );
5335 usc_OutDmaReg( info, NRARU, (u16)(phys_addr >> 16) );
5337 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
5338 usc_ClearIrqPendingBits( info, RECEIVE_DATA | RECEIVE_STATUS );
5339 usc_EnableInterrupts( info, RECEIVE_STATUS );
5341 /* 1. Arm End of Buffer (EOB) Receive DMA Interrupt (BIT2 of RDIAR) */
5342 /* 2. Enable Receive DMA Interrupts (BIT1 of DICR) */
5344 usc_OutDmaReg( info, RDIAR, BIT3 | BIT2 );
5345 usc_OutDmaReg( info, DICR, (u16)(usc_InDmaReg(info,DICR) | BIT1) );
5346 usc_DmaCmd( info, DmaCmd_InitRxChannel );
5347 if ( info->params.flags & HDLC_FLAG_AUTO_DCD )
5348 usc_EnableReceiver(info,ENABLE_AUTO_DCD);
5350 usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
5352 usc_UnlatchRxstatusBits(info, RXSTATUS_ALL);
5353 usc_ClearIrqPendingBits(info, RECEIVE_DATA | RECEIVE_STATUS);
5354 usc_EnableInterrupts(info, RECEIVE_DATA);
5356 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5357 usc_RCmd( info, RCmd_EnterHuntmode );
5359 usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
5362 usc_OutReg( info, CCSR, 0x1020 );
5364 info->rx_enabled = true;
5366 } /* end of usc_start_receiver() */
5368 /* usc_start_transmitter()
5370 * Enable the USC transmitter and send a transmit frame if
5371 * one is loaded in the DMA buffers.
5373 * Arguments: info pointer to device instance data
5374 * Return Value: None
5376 static void usc_start_transmitter( struct mgsl_struct *info )
5379 unsigned int FrameSize;
5381 if (debug_level >= DEBUG_LEVEL_ISR)
5382 printk("%s(%d):usc_start_transmitter(%s)\n",
5383 __FILE__,__LINE__, info->device_name );
5385 if ( info->xmit_cnt ) {
5387 /* If auto RTS enabled and RTS is inactive, then assert */
5388 /* RTS and set a flag indicating that the driver should */
5389 /* negate RTS when the transmission completes. */
5391 info->drop_rts_on_tx_done = false;
5393 if ( info->params.flags & HDLC_FLAG_AUTO_RTS ) {
5394 usc_get_serial_signals( info );
5395 if ( !(info->serial_signals & SerialSignal_RTS) ) {
5396 info->serial_signals |= SerialSignal_RTS;
5397 usc_set_serial_signals( info );
5398 info->drop_rts_on_tx_done = true;
5403 if ( info->params.mode == MGSL_MODE_ASYNC ) {
5404 if ( !info->tx_active ) {
5405 usc_UnlatchTxstatusBits(info, TXSTATUS_ALL);
5406 usc_ClearIrqPendingBits(info, TRANSMIT_STATUS + TRANSMIT_DATA);
5407 usc_EnableInterrupts(info, TRANSMIT_DATA);
5408 usc_load_txfifo(info);
5411 /* Disable transmit DMA controller while programming. */
5412 usc_DmaCmd( info, DmaCmd_ResetTxChannel );
5414 /* Transmit DMA buffer is loaded, so program USC */
5415 /* to send the frame contained in the buffers. */
5417 FrameSize = info->tx_buffer_list[info->start_tx_dma_buffer].rcc;
5419 /* if operating in Raw sync mode, reset the rcc component
5420 * of the tx dma buffer entry, otherwise, the serial controller
5421 * will send a closing sync char after this count.
5423 if ( info->params.mode == MGSL_MODE_RAW )
5424 info->tx_buffer_list[info->start_tx_dma_buffer].rcc = 0;
5426 /* Program the Transmit Character Length Register (TCLR) */
5427 /* and clear FIFO (TCC is loaded with TCLR on FIFO clear) */
5428 usc_OutReg( info, TCLR, (u16)FrameSize );
5430 usc_RTCmd( info, RTCmd_PurgeTxFifo );
5432 /* Program the address of the 1st DMA Buffer Entry in linked list */
5433 phys_addr = info->tx_buffer_list[info->start_tx_dma_buffer].phys_entry;
5434 usc_OutDmaReg( info, NTARL, (u16)phys_addr );
5435 usc_OutDmaReg( info, NTARU, (u16)(phys_addr >> 16) );
5437 usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
5438 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
5439 usc_EnableInterrupts( info, TRANSMIT_STATUS );
5441 if ( info->params.mode == MGSL_MODE_RAW &&
5442 info->num_tx_dma_buffers > 1 ) {
5443 /* When running external sync mode, attempt to 'stream' transmit */
5444 /* by filling tx dma buffers as they become available. To do this */
5445 /* we need to enable Tx DMA EOB Status interrupts : */
5447 /* 1. Arm End of Buffer (EOB) Transmit DMA Interrupt (BIT2 of TDIAR) */
5448 /* 2. Enable Transmit DMA Interrupts (BIT0 of DICR) */
5450 usc_OutDmaReg( info, TDIAR, BIT2|BIT3 );
5451 usc_OutDmaReg( info, DICR, (u16)(usc_InDmaReg(info,DICR) | BIT0) );
5454 /* Initialize Transmit DMA Channel */
5455 usc_DmaCmd( info, DmaCmd_InitTxChannel );
5457 usc_TCmd( info, TCmd_SendFrame );
5459 mod_timer(&info->tx_timer, jiffies +
5460 msecs_to_jiffies(5000));
5462 info->tx_active = true;
5465 if ( !info->tx_enabled ) {
5466 info->tx_enabled = true;
5467 if ( info->params.flags & HDLC_FLAG_AUTO_CTS )
5468 usc_EnableTransmitter(info,ENABLE_AUTO_CTS);
5470 usc_EnableTransmitter(info,ENABLE_UNCONDITIONAL);
5473 } /* end of usc_start_transmitter() */
5475 /* usc_stop_transmitter()
5477 * Stops the transmitter and DMA
5479 * Arguments: info pointer to device isntance data
5480 * Return Value: None
5482 static void usc_stop_transmitter( struct mgsl_struct *info )
5484 if (debug_level >= DEBUG_LEVEL_ISR)
5485 printk("%s(%d):usc_stop_transmitter(%s)\n",
5486 __FILE__,__LINE__, info->device_name );
5488 del_timer(&info->tx_timer);
5490 usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
5491 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS + TRANSMIT_DATA );
5492 usc_DisableInterrupts( info, TRANSMIT_STATUS + TRANSMIT_DATA );
5494 usc_EnableTransmitter(info,DISABLE_UNCONDITIONAL);
5495 usc_DmaCmd( info, DmaCmd_ResetTxChannel );
5496 usc_RTCmd( info, RTCmd_PurgeTxFifo );
5498 info->tx_enabled = false;
5499 info->tx_active = false;
5501 } /* end of usc_stop_transmitter() */
5503 /* usc_load_txfifo()
5505 * Fill the transmit FIFO until the FIFO is full or
5506 * there is no more data to load.
5508 * Arguments: info pointer to device extension (instance data)
5509 * Return Value: None
5511 static void usc_load_txfifo( struct mgsl_struct *info )
5516 if ( !info->xmit_cnt && !info->x_char )
5519 /* Select transmit FIFO status readback in TICR */
5520 usc_TCmd( info, TCmd_SelectTicrTxFifostatus );
5522 /* load the Transmit FIFO until FIFOs full or all data sent */
5524 while( (Fifocount = usc_InReg(info, TICR) >> 8) && info->xmit_cnt ) {
5525 /* there is more space in the transmit FIFO and */
5526 /* there is more data in transmit buffer */
5528 if ( (info->xmit_cnt > 1) && (Fifocount > 1) && !info->x_char ) {
5529 /* write a 16-bit word from transmit buffer to 16C32 */
5531 TwoBytes[0] = info->xmit_buf[info->xmit_tail++];
5532 info->xmit_tail = info->xmit_tail & (SERIAL_XMIT_SIZE-1);
5533 TwoBytes[1] = info->xmit_buf[info->xmit_tail++];
5534 info->xmit_tail = info->xmit_tail & (SERIAL_XMIT_SIZE-1);
5536 outw( *((u16 *)TwoBytes), info->io_base + DATAREG);
5538 info->xmit_cnt -= 2;
5539 info->icount.tx += 2;
5541 /* only 1 byte left to transmit or 1 FIFO slot left */
5543 outw( (inw( info->io_base + CCAR) & 0x0780) | (TDR+LSBONLY),
5544 info->io_base + CCAR );
5547 /* transmit pending high priority char */
5548 outw( info->x_char,info->io_base + CCAR );
5551 outw( info->xmit_buf[info->xmit_tail++],info->io_base + CCAR );
5552 info->xmit_tail = info->xmit_tail & (SERIAL_XMIT_SIZE-1);
5559 } /* end of usc_load_txfifo() */
5563 * Reset the adapter to a known state and prepare it for further use.
5565 * Arguments: info pointer to device instance data
5566 * Return Value: None
5568 static void usc_reset( struct mgsl_struct *info )
5573 /* Set BIT30 of Misc Control Register */
5574 /* (Local Control Register 0x50) to force reset of USC. */
5576 volatile u32 *MiscCtrl = (u32 *)(info->lcr_base + 0x50);
5577 u32 *LCR0BRDR = (u32 *)(info->lcr_base + 0x28);
5579 info->misc_ctrl_value |= BIT30;
5580 *MiscCtrl = info->misc_ctrl_value;
5583 * Force at least 170ns delay before clearing reset bit. Each read from
5584 * LCR takes at least 30ns so 10 times for 300ns to be safe.
5587 readval = *MiscCtrl;
5589 info->misc_ctrl_value &= ~BIT30;
5590 *MiscCtrl = info->misc_ctrl_value;
5592 *LCR0BRDR = BUS_DESCRIPTOR(
5593 1, // Write Strobe Hold (0-3)
5594 2, // Write Strobe Delay (0-3)
5595 2, // Read Strobe Delay (0-3)
5596 0, // NWDD (Write data-data) (0-3)
5597 4, // NWAD (Write Addr-data) (0-31)
5598 0, // NXDA (Read/Write Data-Addr) (0-3)
5599 0, // NRDD (Read Data-Data) (0-3)
5600 5 // NRAD (Read Addr-Data) (0-31)
5604 info->loopback_bits = 0;
5605 info->usc_idle_mode = 0;
5608 * Program the Bus Configuration Register (BCR)
5610 * <15> 0 Don't use separate address
5611 * <14..6> 0 reserved
5612 * <5..4> 00 IAckmode = Default, don't care
5613 * <3> 1 Bus Request Totem Pole output
5614 * <2> 1 Use 16 Bit data bus
5615 * <1> 0 IRQ Totem Pole output
5616 * <0> 0 Don't Shift Right Addr
5618 * 0000 0000 0000 1100 = 0x000c
5620 * By writing to io_base + SDPIN the Wait/Ack pin is
5621 * programmed to work as a Wait pin.
5624 outw( 0x000c,info->io_base + SDPIN );
5627 outw( 0,info->io_base );
5628 outw( 0,info->io_base + CCAR );
5630 /* select little endian byte ordering */
5631 usc_RTCmd( info, RTCmd_SelectLittleEndian );
5634 /* Port Control Register (PCR)
5636 * <15..14> 11 Port 7 is Output (~DMAEN, Bit 14 : 0 = Enabled)
5637 * <13..12> 11 Port 6 is Output (~INTEN, Bit 12 : 0 = Enabled)
5638 * <11..10> 00 Port 5 is Input (No Connect, Don't Care)
5639 * <9..8> 00 Port 4 is Input (No Connect, Don't Care)
5640 * <7..6> 11 Port 3 is Output (~RTS, Bit 6 : 0 = Enabled )
5641 * <5..4> 11 Port 2 is Output (~DTR, Bit 4 : 0 = Enabled )
5642 * <3..2> 01 Port 1 is Input (Dedicated RxC)
5643 * <1..0> 01 Port 0 is Input (Dedicated TxC)
5645 * 1111 0000 1111 0101 = 0xf0f5
5648 usc_OutReg( info, PCR, 0xf0f5 );
5652 * Input/Output Control Register
5654 * <15..14> 00 CTS is active low input
5655 * <13..12> 00 DCD is active low input
5656 * <11..10> 00 TxREQ pin is input (DSR)
5657 * <9..8> 00 RxREQ pin is input (RI)
5658 * <7..6> 00 TxD is output (Transmit Data)
5659 * <5..3> 000 TxC Pin in Input (14.7456MHz Clock)
5660 * <2..0> 100 RxC is Output (drive with BRG0)
5662 * 0000 0000 0000 0100 = 0x0004
5665 usc_OutReg( info, IOCR, 0x0004 );
5667 } /* end of usc_reset() */
5669 /* usc_set_async_mode()
5671 * Program adapter for asynchronous communications.
5673 * Arguments: info pointer to device instance data
5674 * Return Value: None
5676 static void usc_set_async_mode( struct mgsl_struct *info )
5680 /* disable interrupts while programming USC */
5681 usc_DisableMasterIrqBit( info );
5683 outw( 0, info->io_base ); /* clear Master Bus Enable (DCAR) */
5684 usc_DmaCmd( info, DmaCmd_ResetAllChannels ); /* disable both DMA channels */
5686 usc_loopback_frame( info );
5688 /* Channel mode Register (CMR)
5690 * <15..14> 00 Tx Sub modes, 00 = 1 Stop Bit
5691 * <13..12> 00 00 = 16X Clock
5692 * <11..8> 0000 Transmitter mode = Asynchronous
5693 * <7..6> 00 reserved?
5694 * <5..4> 00 Rx Sub modes, 00 = 16X Clock
5695 * <3..0> 0000 Receiver mode = Asynchronous
5697 * 0000 0000 0000 0000 = 0x0
5701 if ( info->params.stop_bits != 1 )
5703 usc_OutReg( info, CMR, RegValue );
5706 /* Receiver mode Register (RMR)
5708 * <15..13> 000 encoding = None
5709 * <12..08> 00000 reserved (Sync Only)
5710 * <7..6> 00 Even parity
5711 * <5> 0 parity disabled
5712 * <4..2> 000 Receive Char Length = 8 bits
5713 * <1..0> 00 Disable Receiver
5715 * 0000 0000 0000 0000 = 0x0
5720 if ( info->params.data_bits != 8 )
5721 RegValue |= BIT4 | BIT3 | BIT2;
5723 if ( info->params.parity != ASYNC_PARITY_NONE ) {
5725 if ( info->params.parity != ASYNC_PARITY_ODD )
5729 usc_OutReg( info, RMR, RegValue );
5732 /* Set IRQ trigger level */
5734 usc_RCmd( info, RCmd_SelectRicrIntLevel );
5737 /* Receive Interrupt Control Register (RICR)
5739 * <15..8> ? RxFIFO IRQ Request Level
5741 * Note: For async mode the receive FIFO level must be set
5742 * to 0 to avoid the situation where the FIFO contains fewer bytes
5743 * than the trigger level and no more data is expected.
5745 * <7> 0 Exited Hunt IA (Interrupt Arm)
5746 * <6> 0 Idle Received IA
5747 * <5> 0 Break/Abort IA
5749 * <3> 0 Queued status reflects oldest byte in FIFO
5751 * <1> 0 Rx Overrun IA
5752 * <0> 0 Select TC0 value for readback
5754 * 0000 0000 0100 0000 = 0x0000 + (FIFOLEVEL in MSB)
5757 usc_OutReg( info, RICR, 0x0000 );
5759 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
5760 usc_ClearIrqPendingBits( info, RECEIVE_STATUS );
5763 /* Transmit mode Register (TMR)
5765 * <15..13> 000 encoding = None
5766 * <12..08> 00000 reserved (Sync Only)
5767 * <7..6> 00 Transmit parity Even
5768 * <5> 0 Transmit parity Disabled
5769 * <4..2> 000 Tx Char Length = 8 bits
5770 * <1..0> 00 Disable Transmitter
5772 * 0000 0000 0000 0000 = 0x0
5777 if ( info->params.data_bits != 8 )
5778 RegValue |= BIT4 | BIT3 | BIT2;
5780 if ( info->params.parity != ASYNC_PARITY_NONE ) {
5782 if ( info->params.parity != ASYNC_PARITY_ODD )
5786 usc_OutReg( info, TMR, RegValue );
5788 usc_set_txidle( info );
5791 /* Set IRQ trigger level */
5793 usc_TCmd( info, TCmd_SelectTicrIntLevel );
5796 /* Transmit Interrupt Control Register (TICR)
5798 * <15..8> ? Transmit FIFO IRQ Level
5799 * <7> 0 Present IA (Interrupt Arm)
5800 * <6> 1 Idle Sent IA
5801 * <5> 0 Abort Sent IA
5802 * <4> 0 EOF/EOM Sent IA
5804 * <2> 0 1 = Wait for SW Trigger to Start Frame
5805 * <1> 0 Tx Underrun IA
5806 * <0> 0 TC0 constant on read back
5808 * 0000 0000 0100 0000 = 0x0040
5811 usc_OutReg( info, TICR, 0x1f40 );
5813 usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
5814 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
5816 usc_enable_async_clock( info, info->params.data_rate );
5819 /* Channel Control/status Register (CCSR)
5821 * <15> X RCC FIFO Overflow status (RO)
5822 * <14> X RCC FIFO Not Empty status (RO)
5823 * <13> 0 1 = Clear RCC FIFO (WO)
5824 * <12> X DPLL in Sync status (RO)
5825 * <11> X DPLL 2 Missed Clocks status (RO)
5826 * <10> X DPLL 1 Missed Clock status (RO)
5827 * <9..8> 00 DPLL Resync on rising and falling edges (RW)
5828 * <7> X SDLC Loop On status (RO)
5829 * <6> X SDLC Loop Send status (RO)
5830 * <5> 1 Bypass counters for TxClk and RxClk (RW)
5831 * <4..2> 000 Last Char of SDLC frame has 8 bits (RW)
5832 * <1..0> 00 reserved
5834 * 0000 0000 0010 0000 = 0x0020
5837 usc_OutReg( info, CCSR, 0x0020 );
5839 usc_DisableInterrupts( info, TRANSMIT_STATUS + TRANSMIT_DATA +
5840 RECEIVE_DATA + RECEIVE_STATUS );
5842 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS + TRANSMIT_DATA +
5843 RECEIVE_DATA + RECEIVE_STATUS );
5845 usc_EnableMasterIrqBit( info );
5847 if (info->params.loopback) {
5848 info->loopback_bits = 0x300;
5849 outw(0x0300, info->io_base + CCAR);
5852 } /* end of usc_set_async_mode() */
5854 /* usc_loopback_frame()
5856 * Loop back a small (2 byte) dummy SDLC frame.
5857 * Interrupts and DMA are NOT used. The purpose of this is to
5858 * clear any 'stale' status info left over from running in async mode.
5860 * The 16C32 shows the strange behaviour of marking the 1st
5861 * received SDLC frame with a CRC error even when there is no
5862 * CRC error. To get around this a small dummy from of 2 bytes
5863 * is looped back when switching from async to sync mode.
5865 * Arguments: info pointer to device instance data
5866 * Return Value: None
5868 static void usc_loopback_frame( struct mgsl_struct *info )
5871 unsigned long oldmode = info->params.mode;
5873 info->params.mode = MGSL_MODE_HDLC;
5875 usc_DisableMasterIrqBit( info );
5877 usc_set_sdlc_mode( info );
5878 usc_enable_loopback( info, 1 );
5880 /* Write 16-bit Time Constant for BRG0 */
5881 usc_OutReg( info, TC0R, 0 );
5883 /* Channel Control Register (CCR)
5885 * <15..14> 00 Don't use 32-bit Tx Control Blocks (TCBs)
5886 * <13> 0 Trigger Tx on SW Command Disabled
5887 * <12> 0 Flag Preamble Disabled
5888 * <11..10> 00 Preamble Length = 8-Bits
5889 * <9..8> 01 Preamble Pattern = flags
5890 * <7..6> 10 Don't use 32-bit Rx status Blocks (RSBs)
5891 * <5> 0 Trigger Rx on SW Command Disabled
5894 * 0000 0001 0000 0000 = 0x0100
5897 usc_OutReg( info, CCR, 0x0100 );
5899 /* SETUP RECEIVER */
5900 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5901 usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
5903 /* SETUP TRANSMITTER */
5904 /* Program the Transmit Character Length Register (TCLR) */
5905 /* and clear FIFO (TCC is loaded with TCLR on FIFO clear) */
5906 usc_OutReg( info, TCLR, 2 );
5907 usc_RTCmd( info, RTCmd_PurgeTxFifo );
5909 /* unlatch Tx status bits, and start transmit channel. */
5910 usc_UnlatchTxstatusBits(info,TXSTATUS_ALL);
5911 outw(0,info->io_base + DATAREG);
5913 /* ENABLE TRANSMITTER */
5914 usc_TCmd( info, TCmd_SendFrame );
5915 usc_EnableTransmitter(info,ENABLE_UNCONDITIONAL);
5917 /* WAIT FOR RECEIVE COMPLETE */
5918 for (i=0 ; i<1000 ; i++)
5919 if (usc_InReg( info, RCSR ) & (BIT8 | BIT4 | BIT3 | BIT1))
5922 /* clear Internal Data loopback mode */
5923 usc_enable_loopback(info, 0);
5925 usc_EnableMasterIrqBit(info);
5927 info->params.mode = oldmode;
5929 } /* end of usc_loopback_frame() */
5931 /* usc_set_sync_mode() Programs the USC for SDLC communications.
5933 * Arguments: info pointer to adapter info structure
5934 * Return Value: None
5936 static void usc_set_sync_mode( struct mgsl_struct *info )
5938 usc_loopback_frame( info );
5939 usc_set_sdlc_mode( info );
5941 usc_enable_aux_clock(info, info->params.clock_speed);
5943 if (info->params.loopback)
5944 usc_enable_loopback(info,1);
5946 } /* end of mgsl_set_sync_mode() */
5948 /* usc_set_txidle() Set the HDLC idle mode for the transmitter.
5950 * Arguments: info pointer to device instance data
5951 * Return Value: None
5953 static void usc_set_txidle( struct mgsl_struct *info )
5955 u16 usc_idle_mode = IDLEMODE_FLAGS;
5957 /* Map API idle mode to USC register bits */
5959 switch( info->idle_mode ){
5960 case HDLC_TXIDLE_FLAGS: usc_idle_mode = IDLEMODE_FLAGS; break;
5961 case HDLC_TXIDLE_ALT_ZEROS_ONES: usc_idle_mode = IDLEMODE_ALT_ONE_ZERO; break;
5962 case HDLC_TXIDLE_ZEROS: usc_idle_mode = IDLEMODE_ZERO; break;
5963 case HDLC_TXIDLE_ONES: usc_idle_mode = IDLEMODE_ONE; break;
5964 case HDLC_TXIDLE_ALT_MARK_SPACE: usc_idle_mode = IDLEMODE_ALT_MARK_SPACE; break;
5965 case HDLC_TXIDLE_SPACE: usc_idle_mode = IDLEMODE_SPACE; break;
5966 case HDLC_TXIDLE_MARK: usc_idle_mode = IDLEMODE_MARK; break;
5969 info->usc_idle_mode = usc_idle_mode;
5970 //usc_OutReg(info, TCSR, usc_idle_mode);
5971 info->tcsr_value &= ~IDLEMODE_MASK; /* clear idle mode bits */
5972 info->tcsr_value += usc_idle_mode;
5973 usc_OutReg(info, TCSR, info->tcsr_value);
5976 * if SyncLink WAN adapter is running in external sync mode, the
5977 * transmitter has been set to Monosync in order to try to mimic
5978 * a true raw outbound bit stream. Monosync still sends an open/close
5979 * sync char at the start/end of a frame. Try to match those sync
5980 * patterns to the idle mode set here
5982 if ( info->params.mode == MGSL_MODE_RAW ) {
5983 unsigned char syncpat = 0;
5984 switch( info->idle_mode ) {
5985 case HDLC_TXIDLE_FLAGS:
5988 case HDLC_TXIDLE_ALT_ZEROS_ONES:
5991 case HDLC_TXIDLE_ZEROS:
5992 case HDLC_TXIDLE_SPACE:
5995 case HDLC_TXIDLE_ONES:
5996 case HDLC_TXIDLE_MARK:
5999 case HDLC_TXIDLE_ALT_MARK_SPACE:
6004 usc_SetTransmitSyncChars(info,syncpat,syncpat);
6007 } /* end of usc_set_txidle() */
6009 /* usc_get_serial_signals()
6011 * Query the adapter for the state of the V24 status (input) signals.
6013 * Arguments: info pointer to device instance data
6014 * Return Value: None
6016 static void usc_get_serial_signals( struct mgsl_struct *info )
6020 /* clear all serial signals except RTS and DTR */
6021 info->serial_signals &= SerialSignal_RTS | SerialSignal_DTR;
6023 /* Read the Misc Interrupt status Register (MISR) to get */
6024 /* the V24 status signals. */
6026 status = usc_InReg( info, MISR );
6028 /* set serial signal bits to reflect MISR */
6030 if ( status & MISCSTATUS_CTS )
6031 info->serial_signals |= SerialSignal_CTS;
6033 if ( status & MISCSTATUS_DCD )
6034 info->serial_signals |= SerialSignal_DCD;
6036 if ( status & MISCSTATUS_RI )
6037 info->serial_signals |= SerialSignal_RI;
6039 if ( status & MISCSTATUS_DSR )
6040 info->serial_signals |= SerialSignal_DSR;
6042 } /* end of usc_get_serial_signals() */
6044 /* usc_set_serial_signals()
6046 * Set the state of RTS and DTR based on contents of
6047 * serial_signals member of device extension.
6049 * Arguments: info pointer to device instance data
6050 * Return Value: None
6052 static void usc_set_serial_signals( struct mgsl_struct *info )
6055 unsigned char V24Out = info->serial_signals;
6057 /* get the current value of the Port Control Register (PCR) */
6059 Control = usc_InReg( info, PCR );
6061 if ( V24Out & SerialSignal_RTS )
6066 if ( V24Out & SerialSignal_DTR )
6071 usc_OutReg( info, PCR, Control );
6073 } /* end of usc_set_serial_signals() */
6075 /* usc_enable_async_clock()
6077 * Enable the async clock at the specified frequency.
6079 * Arguments: info pointer to device instance data
6080 * data_rate data rate of clock in bps
6081 * 0 disables the AUX clock.
6082 * Return Value: None
6084 static void usc_enable_async_clock( struct mgsl_struct *info, u32 data_rate )
6088 * Clock mode Control Register (CMCR)
6090 * <15..14> 00 counter 1 Disabled
6091 * <13..12> 00 counter 0 Disabled
6092 * <11..10> 11 BRG1 Input is TxC Pin
6093 * <9..8> 11 BRG0 Input is TxC Pin
6094 * <7..6> 01 DPLL Input is BRG1 Output
6095 * <5..3> 100 TxCLK comes from BRG0
6096 * <2..0> 100 RxCLK comes from BRG0
6098 * 0000 1111 0110 0100 = 0x0f64
6101 usc_OutReg( info, CMCR, 0x0f64 );
6105 * Write 16-bit Time Constant for BRG0
6106 * Time Constant = (ClkSpeed / data_rate) - 1
6107 * ClkSpeed = 921600 (ISA), 691200 (PCI)
6110 usc_OutReg( info, TC0R, (u16)((691200/data_rate) - 1) );
6113 * Hardware Configuration Register (HCR)
6114 * Clear Bit 1, BRG0 mode = Continuous
6115 * Set Bit 0 to enable BRG0.
6118 usc_OutReg( info, HCR,
6119 (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) );
6122 /* Input/Output Control Reg, <2..0> = 100, Drive RxC pin with BRG0 */
6124 usc_OutReg( info, IOCR,
6125 (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004) );
6127 /* data rate == 0 so turn off BRG0 */
6128 usc_OutReg( info, HCR, (u16)(usc_InReg( info, HCR ) & ~BIT0) );
6131 } /* end of usc_enable_async_clock() */
6134 * Buffer Structures:
6136 * Normal memory access uses virtual addresses that can make discontiguous
6137 * physical memory pages appear to be contiguous in the virtual address
6138 * space (the processors memory mapping handles the conversions).
6140 * DMA transfers require physically contiguous memory. This is because
6141 * the DMA system controller and DMA bus masters deal with memory using
6142 * only physical addresses.
6144 * This causes a problem under Windows NT when large DMA buffers are
6145 * needed. Fragmentation of the nonpaged pool prevents allocations of
6146 * physically contiguous buffers larger than the PAGE_SIZE.
6148 * However the 16C32 supports Bus Master Scatter/Gather DMA which
6149 * allows DMA transfers to physically discontiguous buffers. Information
6150 * about each data transfer buffer is contained in a memory structure
6151 * called a 'buffer entry'. A list of buffer entries is maintained
6152 * to track and control the use of the data transfer buffers.
6154 * To support this strategy we will allocate sufficient PAGE_SIZE
6155 * contiguous memory buffers to allow for the total required buffer
6158 * The 16C32 accesses the list of buffer entries using Bus Master
6159 * DMA. Control information is read from the buffer entries by the
6160 * 16C32 to control data transfers. status information is written to
6161 * the buffer entries by the 16C32 to indicate the status of completed
6164 * The CPU writes control information to the buffer entries to control
6165 * the 16C32 and reads status information from the buffer entries to
6166 * determine information about received and transmitted frames.
6168 * Because the CPU and 16C32 (adapter) both need simultaneous access
6169 * to the buffer entries, the buffer entry memory is allocated with
6170 * HalAllocateCommonBuffer(). This restricts the size of the buffer
6171 * entry list to PAGE_SIZE.
6173 * The actual data buffers on the other hand will only be accessed
6174 * by the CPU or the adapter but not by both simultaneously. This allows
6175 * Scatter/Gather packet based DMA procedures for using physically
6176 * discontiguous pages.
6180 * mgsl_reset_tx_dma_buffers()
6182 * Set the count for all transmit buffers to 0 to indicate the
6183 * buffer is available for use and set the current buffer to the
6184 * first buffer. This effectively makes all buffers free and
6185 * discards any data in buffers.
6187 * Arguments: info pointer to device instance data
6188 * Return Value: None
6190 static void mgsl_reset_tx_dma_buffers( struct mgsl_struct *info )
6194 for ( i = 0; i < info->tx_buffer_count; i++ ) {
6195 *((unsigned long *)&(info->tx_buffer_list[i].count)) = 0;
6198 info->current_tx_buffer = 0;
6199 info->start_tx_dma_buffer = 0;
6200 info->tx_dma_buffers_used = 0;
6202 info->get_tx_holding_index = 0;
6203 info->put_tx_holding_index = 0;
6204 info->tx_holding_count = 0;
6206 } /* end of mgsl_reset_tx_dma_buffers() */
6209 * num_free_tx_dma_buffers()
6211 * returns the number of free tx dma buffers available
6213 * Arguments: info pointer to device instance data
6214 * Return Value: number of free tx dma buffers
6216 static int num_free_tx_dma_buffers(struct mgsl_struct *info)
6218 return info->tx_buffer_count - info->tx_dma_buffers_used;
6222 * mgsl_reset_rx_dma_buffers()
6224 * Set the count for all receive buffers to DMABUFFERSIZE
6225 * and set the current buffer to the first buffer. This effectively
6226 * makes all buffers free and discards any data in buffers.
6228 * Arguments: info pointer to device instance data
6229 * Return Value: None
6231 static void mgsl_reset_rx_dma_buffers( struct mgsl_struct *info )
6235 for ( i = 0; i < info->rx_buffer_count; i++ ) {
6236 *((unsigned long *)&(info->rx_buffer_list[i].count)) = DMABUFFERSIZE;
6237 // info->rx_buffer_list[i].count = DMABUFFERSIZE;
6238 // info->rx_buffer_list[i].status = 0;
6241 info->current_rx_buffer = 0;
6243 } /* end of mgsl_reset_rx_dma_buffers() */
6246 * mgsl_free_rx_frame_buffers()
6248 * Free the receive buffers used by a received SDLC
6249 * frame such that the buffers can be reused.
6253 * info pointer to device instance data
6254 * StartIndex index of 1st receive buffer of frame
6255 * EndIndex index of last receive buffer of frame
6257 * Return Value: None
6259 static void mgsl_free_rx_frame_buffers( struct mgsl_struct *info, unsigned int StartIndex, unsigned int EndIndex )
6262 DMABUFFERENTRY *pBufEntry;
6265 /* Starting with 1st buffer entry of the frame clear the status */
6266 /* field and set the count field to DMA Buffer Size. */
6271 pBufEntry = &(info->rx_buffer_list[Index]);
6273 if ( Index == EndIndex ) {
6274 /* This is the last buffer of the frame! */
6278 /* reset current buffer for reuse */
6279 // pBufEntry->status = 0;
6280 // pBufEntry->count = DMABUFFERSIZE;
6281 *((unsigned long *)&(pBufEntry->count)) = DMABUFFERSIZE;
6283 /* advance to next buffer entry in linked list */
6285 if ( Index == info->rx_buffer_count )
6289 /* set current buffer to next buffer after last buffer of frame */
6290 info->current_rx_buffer = Index;
6292 } /* end of free_rx_frame_buffers() */
6294 /* mgsl_get_rx_frame()
6296 * This function attempts to return a received SDLC frame from the
6297 * receive DMA buffers. Only frames received without errors are returned.
6299 * Arguments: info pointer to device extension
6300 * Return Value: true if frame returned, otherwise false
6302 static bool mgsl_get_rx_frame(struct mgsl_struct *info)
6304 unsigned int StartIndex, EndIndex; /* index of 1st and last buffers of Rx frame */
6305 unsigned short status;
6306 DMABUFFERENTRY *pBufEntry;
6307 unsigned int framesize = 0;
6308 bool ReturnCode = false;
6309 unsigned long flags;
6310 struct tty_struct *tty = info->port.tty;
6311 bool return_frame = false;
6314 * current_rx_buffer points to the 1st buffer of the next available
6315 * receive frame. To find the last buffer of the frame look for
6316 * a non-zero status field in the buffer entries. (The status
6317 * field is set by the 16C32 after completing a receive frame.
6320 StartIndex = EndIndex = info->current_rx_buffer;
6322 while( !info->rx_buffer_list[EndIndex].status ) {
6324 * If the count field of the buffer entry is non-zero then
6325 * this buffer has not been used. (The 16C32 clears the count
6326 * field when it starts using the buffer.) If an unused buffer
6327 * is encountered then there are no frames available.
6330 if ( info->rx_buffer_list[EndIndex].count )
6333 /* advance to next buffer entry in linked list */
6335 if ( EndIndex == info->rx_buffer_count )
6338 /* if entire list searched then no frame available */
6339 if ( EndIndex == StartIndex ) {
6340 /* If this occurs then something bad happened,
6341 * all buffers have been 'used' but none mark
6342 * the end of a frame. Reset buffers and receiver.
6345 if ( info->rx_enabled ){
6346 spin_lock_irqsave(&info->irq_spinlock,flags);
6347 usc_start_receiver(info);
6348 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6355 /* check status of receive frame */
6357 status = info->rx_buffer_list[EndIndex].status;
6359 if ( status & (RXSTATUS_SHORT_FRAME | RXSTATUS_OVERRUN |
6360 RXSTATUS_CRC_ERROR | RXSTATUS_ABORT) ) {
6361 if ( status & RXSTATUS_SHORT_FRAME )
6362 info->icount.rxshort++;
6363 else if ( status & RXSTATUS_ABORT )
6364 info->icount.rxabort++;
6365 else if ( status & RXSTATUS_OVERRUN )
6366 info->icount.rxover++;
6368 info->icount.rxcrc++;
6369 if ( info->params.crc_type & HDLC_CRC_RETURN_EX )
6370 return_frame = true;
6373 #if SYNCLINK_GENERIC_HDLC
6375 info->netdev->stats.rx_errors++;
6376 info->netdev->stats.rx_frame_errors++;
6380 return_frame = true;
6382 if ( return_frame ) {
6383 /* receive frame has no errors, get frame size.
6384 * The frame size is the starting value of the RCC (which was
6385 * set to 0xffff) minus the ending value of the RCC (decremented
6386 * once for each receive character) minus 2 for the 16-bit CRC.
6389 framesize = RCLRVALUE - info->rx_buffer_list[EndIndex].rcc;
6391 /* adjust frame size for CRC if any */
6392 if ( info->params.crc_type == HDLC_CRC_16_CCITT )
6394 else if ( info->params.crc_type == HDLC_CRC_32_CCITT )
6398 if ( debug_level >= DEBUG_LEVEL_BH )
6399 printk("%s(%d):mgsl_get_rx_frame(%s) status=%04X size=%d\n",
6400 __FILE__,__LINE__,info->device_name,status,framesize);
6402 if ( debug_level >= DEBUG_LEVEL_DATA )
6403 mgsl_trace_block(info,info->rx_buffer_list[StartIndex].virt_addr,
6404 min_t(int, framesize, DMABUFFERSIZE),0);
6407 if ( ( (info->params.crc_type & HDLC_CRC_RETURN_EX) &&
6408 ((framesize+1) > info->max_frame_size) ) ||
6409 (framesize > info->max_frame_size) )
6410 info->icount.rxlong++;
6412 /* copy dma buffer(s) to contiguous intermediate buffer */
6413 int copy_count = framesize;
6414 int index = StartIndex;
6415 unsigned char *ptmp = info->intermediate_rxbuffer;
6417 if ( !(status & RXSTATUS_CRC_ERROR))
6418 info->icount.rxok++;
6422 if ( copy_count > DMABUFFERSIZE )
6423 partial_count = DMABUFFERSIZE;
6425 partial_count = copy_count;
6427 pBufEntry = &(info->rx_buffer_list[index]);
6428 memcpy( ptmp, pBufEntry->virt_addr, partial_count );
6429 ptmp += partial_count;
6430 copy_count -= partial_count;
6432 if ( ++index == info->rx_buffer_count )
6436 if ( info->params.crc_type & HDLC_CRC_RETURN_EX ) {
6438 *ptmp = (status & RXSTATUS_CRC_ERROR ?
6442 if ( debug_level >= DEBUG_LEVEL_DATA )
6443 printk("%s(%d):mgsl_get_rx_frame(%s) rx frame status=%d\n",
6444 __FILE__,__LINE__,info->device_name,
6448 #if SYNCLINK_GENERIC_HDLC
6450 hdlcdev_rx(info,info->intermediate_rxbuffer,framesize);
6453 ldisc_receive_buf(tty, info->intermediate_rxbuffer, info->flag_buf, framesize);
6456 /* Free the buffers used by this frame. */
6457 mgsl_free_rx_frame_buffers( info, StartIndex, EndIndex );
6463 if ( info->rx_enabled && info->rx_overflow ) {
6464 /* The receiver needs to restarted because of
6465 * a receive overflow (buffer or FIFO). If the
6466 * receive buffers are now empty, then restart receiver.
6469 if ( !info->rx_buffer_list[EndIndex].status &&
6470 info->rx_buffer_list[EndIndex].count ) {
6471 spin_lock_irqsave(&info->irq_spinlock,flags);
6472 usc_start_receiver(info);
6473 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6479 } /* end of mgsl_get_rx_frame() */
6481 /* mgsl_get_raw_rx_frame()
6483 * This function attempts to return a received frame from the
6484 * receive DMA buffers when running in external loop mode. In this mode,
6485 * we will return at most one DMABUFFERSIZE frame to the application.
6486 * The USC receiver is triggering off of DCD going active to start a new
6487 * frame, and DCD going inactive to terminate the frame (similar to
6488 * processing a closing flag character).
6490 * In this routine, we will return DMABUFFERSIZE "chunks" at a time.
6491 * If DCD goes inactive, the last Rx DMA Buffer will have a non-zero
6492 * status field and the RCC field will indicate the length of the
6493 * entire received frame. We take this RCC field and get the modulus
6494 * of RCC and DMABUFFERSIZE to determine if number of bytes in the
6495 * last Rx DMA buffer and return that last portion of the frame.
6497 * Arguments: info pointer to device extension
6498 * Return Value: true if frame returned, otherwise false
6500 static bool mgsl_get_raw_rx_frame(struct mgsl_struct *info)
6502 unsigned int CurrentIndex, NextIndex;
6503 unsigned short status;
6504 DMABUFFERENTRY *pBufEntry;
6505 unsigned int framesize = 0;
6506 bool ReturnCode = false;
6507 unsigned long flags;
6508 struct tty_struct *tty = info->port.tty;
6511 * current_rx_buffer points to the 1st buffer of the next available
6512 * receive frame. The status field is set by the 16C32 after
6513 * completing a receive frame. If the status field of this buffer
6514 * is zero, either the USC is still filling this buffer or this
6515 * is one of a series of buffers making up a received frame.
6517 * If the count field of this buffer is zero, the USC is either
6518 * using this buffer or has used this buffer. Look at the count
6519 * field of the next buffer. If that next buffer's count is
6520 * non-zero, the USC is still actively using the current buffer.
6521 * Otherwise, if the next buffer's count field is zero, the
6522 * current buffer is complete and the USC is using the next
6525 CurrentIndex = NextIndex = info->current_rx_buffer;
6527 if ( NextIndex == info->rx_buffer_count )
6530 if ( info->rx_buffer_list[CurrentIndex].status != 0 ||
6531 (info->rx_buffer_list[CurrentIndex].count == 0 &&
6532 info->rx_buffer_list[NextIndex].count == 0)) {
6534 * Either the status field of this dma buffer is non-zero
6535 * (indicating the last buffer of a receive frame) or the next
6536 * buffer is marked as in use -- implying this buffer is complete
6537 * and an intermediate buffer for this received frame.
6540 status = info->rx_buffer_list[CurrentIndex].status;
6542 if ( status & (RXSTATUS_SHORT_FRAME | RXSTATUS_OVERRUN |
6543 RXSTATUS_CRC_ERROR | RXSTATUS_ABORT) ) {
6544 if ( status & RXSTATUS_SHORT_FRAME )
6545 info->icount.rxshort++;
6546 else if ( status & RXSTATUS_ABORT )
6547 info->icount.rxabort++;
6548 else if ( status & RXSTATUS_OVERRUN )
6549 info->icount.rxover++;
6551 info->icount.rxcrc++;
6555 * A receive frame is available, get frame size and status.
6557 * The frame size is the starting value of the RCC (which was
6558 * set to 0xffff) minus the ending value of the RCC (decremented
6559 * once for each receive character) minus 2 or 4 for the 16-bit
6562 * If the status field is zero, this is an intermediate buffer.
6565 * If the DMA Buffer Entry's Status field is non-zero, the
6566 * receive operation completed normally (ie: DCD dropped). The
6567 * RCC field is valid and holds the received frame size.
6568 * It is possible that the RCC field will be zero on a DMA buffer
6569 * entry with a non-zero status. This can occur if the total
6570 * frame size (number of bytes between the time DCD goes active
6571 * to the time DCD goes inactive) exceeds 65535 bytes. In this
6572 * case the 16C32 has underrun on the RCC count and appears to
6573 * stop updating this counter to let us know the actual received
6574 * frame size. If this happens (non-zero status and zero RCC),
6575 * simply return the entire RxDMA Buffer
6579 * In the event that the final RxDMA Buffer is
6580 * terminated with a non-zero status and the RCC
6581 * field is zero, we interpret this as the RCC
6582 * having underflowed (received frame > 65535 bytes).
6584 * Signal the event to the user by passing back
6585 * a status of RxStatus_CrcError returning the full
6586 * buffer and let the app figure out what data is
6589 if ( info->rx_buffer_list[CurrentIndex].rcc )
6590 framesize = RCLRVALUE - info->rx_buffer_list[CurrentIndex].rcc;
6592 framesize = DMABUFFERSIZE;
6595 framesize = DMABUFFERSIZE;
6598 if ( framesize > DMABUFFERSIZE ) {
6600 * if running in raw sync mode, ISR handler for
6601 * End Of Buffer events terminates all buffers at 4K.
6602 * If this frame size is said to be >4K, get the
6603 * actual number of bytes of the frame in this buffer.
6605 framesize = framesize % DMABUFFERSIZE;
6609 if ( debug_level >= DEBUG_LEVEL_BH )
6610 printk("%s(%d):mgsl_get_raw_rx_frame(%s) status=%04X size=%d\n",
6611 __FILE__,__LINE__,info->device_name,status,framesize);
6613 if ( debug_level >= DEBUG_LEVEL_DATA )
6614 mgsl_trace_block(info,info->rx_buffer_list[CurrentIndex].virt_addr,
6615 min_t(int, framesize, DMABUFFERSIZE),0);
6618 /* copy dma buffer(s) to contiguous intermediate buffer */
6619 /* NOTE: we never copy more than DMABUFFERSIZE bytes */
6621 pBufEntry = &(info->rx_buffer_list[CurrentIndex]);
6622 memcpy( info->intermediate_rxbuffer, pBufEntry->virt_addr, framesize);
6623 info->icount.rxok++;
6625 ldisc_receive_buf(tty, info->intermediate_rxbuffer, info->flag_buf, framesize);
6628 /* Free the buffers used by this frame. */
6629 mgsl_free_rx_frame_buffers( info, CurrentIndex, CurrentIndex );
6635 if ( info->rx_enabled && info->rx_overflow ) {
6636 /* The receiver needs to restarted because of
6637 * a receive overflow (buffer or FIFO). If the
6638 * receive buffers are now empty, then restart receiver.
6641 if ( !info->rx_buffer_list[CurrentIndex].status &&
6642 info->rx_buffer_list[CurrentIndex].count ) {
6643 spin_lock_irqsave(&info->irq_spinlock,flags);
6644 usc_start_receiver(info);
6645 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6651 } /* end of mgsl_get_raw_rx_frame() */
6653 /* mgsl_load_tx_dma_buffer()
6655 * Load the transmit DMA buffer with the specified data.
6659 * info pointer to device extension
6660 * Buffer pointer to buffer containing frame to load
6661 * BufferSize size in bytes of frame in Buffer
6663 * Return Value: None
6665 static void mgsl_load_tx_dma_buffer(struct mgsl_struct *info,
6666 const char *Buffer, unsigned int BufferSize)
6668 unsigned short Copycount;
6670 DMABUFFERENTRY *pBufEntry;
6672 if ( debug_level >= DEBUG_LEVEL_DATA )
6673 mgsl_trace_block(info,Buffer, min_t(int, BufferSize, DMABUFFERSIZE), 1);
6675 if (info->params.flags & HDLC_FLAG_HDLC_LOOPMODE) {
6676 /* set CMR:13 to start transmit when
6677 * next GoAhead (abort) is received
6679 info->cmr_value |= BIT13;
6682 /* begin loading the frame in the next available tx dma
6683 * buffer, remember it's starting location for setting
6684 * up tx dma operation
6686 i = info->current_tx_buffer;
6687 info->start_tx_dma_buffer = i;
6689 /* Setup the status and RCC (Frame Size) fields of the 1st */
6690 /* buffer entry in the transmit DMA buffer list. */
6692 info->tx_buffer_list[i].status = info->cmr_value & 0xf000;
6693 info->tx_buffer_list[i].rcc = BufferSize;
6694 info->tx_buffer_list[i].count = BufferSize;
6696 /* Copy frame data from 1st source buffer to the DMA buffers. */
6697 /* The frame data may span multiple DMA buffers. */
6699 while( BufferSize ){
6700 /* Get a pointer to next DMA buffer entry. */
6701 pBufEntry = &info->tx_buffer_list[i++];
6703 if ( i == info->tx_buffer_count )
6706 /* Calculate the number of bytes that can be copied from */
6707 /* the source buffer to this DMA buffer. */
6708 if ( BufferSize > DMABUFFERSIZE )
6709 Copycount = DMABUFFERSIZE;
6711 Copycount = BufferSize;
6713 /* Actually copy data from source buffer to DMA buffer. */
6714 /* Also set the data count for this individual DMA buffer. */
6715 mgsl_load_pci_memory(pBufEntry->virt_addr, Buffer,Copycount);
6717 pBufEntry->count = Copycount;
6719 /* Advance source pointer and reduce remaining data count. */
6720 Buffer += Copycount;
6721 BufferSize -= Copycount;
6723 ++info->tx_dma_buffers_used;
6726 /* remember next available tx dma buffer */
6727 info->current_tx_buffer = i;
6729 } /* end of mgsl_load_tx_dma_buffer() */
6732 * mgsl_register_test()
6734 * Performs a register test of the 16C32.
6736 * Arguments: info pointer to device instance data
6737 * Return Value: true if test passed, otherwise false
6739 static bool mgsl_register_test( struct mgsl_struct *info )
6741 static unsigned short BitPatterns[] =
6742 { 0x0000, 0xffff, 0xaaaa, 0x5555, 0x1234, 0x6969, 0x9696, 0x0f0f };
6743 static unsigned int Patterncount = ARRAY_SIZE(BitPatterns);
6746 unsigned long flags;
6748 spin_lock_irqsave(&info->irq_spinlock,flags);
6751 /* Verify the reset state of some registers. */
6753 if ( (usc_InReg( info, SICR ) != 0) ||
6754 (usc_InReg( info, IVR ) != 0) ||
6755 (usc_InDmaReg( info, DIVR ) != 0) ){
6760 /* Write bit patterns to various registers but do it out of */
6761 /* sync, then read back and verify values. */
6763 for ( i = 0 ; i < Patterncount ; i++ ) {
6764 usc_OutReg( info, TC0R, BitPatterns[i] );
6765 usc_OutReg( info, TC1R, BitPatterns[(i+1)%Patterncount] );
6766 usc_OutReg( info, TCLR, BitPatterns[(i+2)%Patterncount] );
6767 usc_OutReg( info, RCLR, BitPatterns[(i+3)%Patterncount] );
6768 usc_OutReg( info, RSR, BitPatterns[(i+4)%Patterncount] );
6769 usc_OutDmaReg( info, TBCR, BitPatterns[(i+5)%Patterncount] );
6771 if ( (usc_InReg( info, TC0R ) != BitPatterns[i]) ||
6772 (usc_InReg( info, TC1R ) != BitPatterns[(i+1)%Patterncount]) ||
6773 (usc_InReg( info, TCLR ) != BitPatterns[(i+2)%Patterncount]) ||
6774 (usc_InReg( info, RCLR ) != BitPatterns[(i+3)%Patterncount]) ||
6775 (usc_InReg( info, RSR ) != BitPatterns[(i+4)%Patterncount]) ||
6776 (usc_InDmaReg( info, TBCR ) != BitPatterns[(i+5)%Patterncount]) ){
6784 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6788 } /* end of mgsl_register_test() */
6790 /* mgsl_irq_test() Perform interrupt test of the 16C32.
6792 * Arguments: info pointer to device instance data
6793 * Return Value: true if test passed, otherwise false
6795 static bool mgsl_irq_test( struct mgsl_struct *info )
6797 unsigned long EndTime;
6798 unsigned long flags;
6800 spin_lock_irqsave(&info->irq_spinlock,flags);
6804 * Setup 16C32 to interrupt on TxC pin (14MHz clock) transition.
6805 * The ISR sets irq_occurred to true.
6808 info->irq_occurred = false;
6810 /* Enable INTEN gate for ISA adapter (Port 6, Bit12) */
6811 /* Enable INTEN (Port 6, Bit12) */
6812 /* This connects the IRQ request signal to the ISA bus */
6813 /* on the ISA adapter. This has no effect for the PCI adapter */
6814 usc_OutReg( info, PCR, (unsigned short)((usc_InReg(info, PCR) | BIT13) & ~BIT12) );
6816 usc_EnableMasterIrqBit(info);
6817 usc_EnableInterrupts(info, IO_PIN);
6818 usc_ClearIrqPendingBits(info, IO_PIN);
6820 usc_UnlatchIostatusBits(info, MISCSTATUS_TXC_LATCHED);
6821 usc_EnableStatusIrqs(info, SICR_TXC_ACTIVE + SICR_TXC_INACTIVE);
6823 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6826 while( EndTime-- && !info->irq_occurred ) {
6827 msleep_interruptible(10);
6830 spin_lock_irqsave(&info->irq_spinlock,flags);
6832 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6834 return info->irq_occurred;
6836 } /* end of mgsl_irq_test() */
6840 * Perform a DMA test of the 16C32. A small frame is
6841 * transmitted via DMA from a transmit buffer to a receive buffer
6842 * using single buffer DMA mode.
6844 * Arguments: info pointer to device instance data
6845 * Return Value: true if test passed, otherwise false
6847 static bool mgsl_dma_test( struct mgsl_struct *info )
6849 unsigned short FifoLevel;
6850 unsigned long phys_addr;
6851 unsigned int FrameSize;
6855 unsigned short status=0;
6856 unsigned long EndTime;
6857 unsigned long flags;
6858 MGSL_PARAMS tmp_params;
6860 /* save current port options */
6861 memcpy(&tmp_params,&info->params,sizeof(MGSL_PARAMS));
6862 /* load default port options */
6863 memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
6865 #define TESTFRAMESIZE 40
6867 spin_lock_irqsave(&info->irq_spinlock,flags);
6869 /* setup 16C32 for SDLC DMA transfer mode */
6872 usc_set_sdlc_mode(info);
6873 usc_enable_loopback(info,1);
6875 /* Reprogram the RDMR so that the 16C32 does NOT clear the count
6876 * field of the buffer entry after fetching buffer address. This
6877 * way we can detect a DMA failure for a DMA read (which should be
6878 * non-destructive to system memory) before we try and write to
6879 * memory (where a failure could corrupt system memory).
6882 /* Receive DMA mode Register (RDMR)
6884 * <15..14> 11 DMA mode = Linked List Buffer mode
6885 * <13> 1 RSBinA/L = store Rx status Block in List entry
6886 * <12> 0 1 = Clear count of List Entry after fetching
6887 * <11..10> 00 Address mode = Increment
6888 * <9> 1 Terminate Buffer on RxBound
6889 * <8> 0 Bus Width = 16bits
6890 * <7..0> ? status Bits (write as 0s)
6892 * 1110 0010 0000 0000 = 0xe200
6895 usc_OutDmaReg( info, RDMR, 0xe200 );
6897 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6900 /* SETUP TRANSMIT AND RECEIVE DMA BUFFERS */
6902 FrameSize = TESTFRAMESIZE;
6904 /* setup 1st transmit buffer entry: */
6905 /* with frame size and transmit control word */
6907 info->tx_buffer_list[0].count = FrameSize;
6908 info->tx_buffer_list[0].rcc = FrameSize;
6909 info->tx_buffer_list[0].status = 0x4000;
6911 /* build a transmit frame in 1st transmit DMA buffer */
6913 TmpPtr = info->tx_buffer_list[0].virt_addr;
6914 for (i = 0; i < FrameSize; i++ )
6917 /* setup 1st receive buffer entry: */
6918 /* clear status, set max receive buffer size */
6920 info->rx_buffer_list[0].status = 0;
6921 info->rx_buffer_list[0].count = FrameSize + 4;
6923 /* zero out the 1st receive buffer */
6925 memset( info->rx_buffer_list[0].virt_addr, 0, FrameSize + 4 );
6927 /* Set count field of next buffer entries to prevent */
6928 /* 16C32 from using buffers after the 1st one. */
6930 info->tx_buffer_list[1].count = 0;
6931 info->rx_buffer_list[1].count = 0;
6934 /***************************/
6935 /* Program 16C32 receiver. */
6936 /***************************/
6938 spin_lock_irqsave(&info->irq_spinlock,flags);
6940 /* setup DMA transfers */
6941 usc_RTCmd( info, RTCmd_PurgeRxFifo );
6943 /* program 16C32 receiver with physical address of 1st DMA buffer entry */
6944 phys_addr = info->rx_buffer_list[0].phys_entry;
6945 usc_OutDmaReg( info, NRARL, (unsigned short)phys_addr );
6946 usc_OutDmaReg( info, NRARU, (unsigned short)(phys_addr >> 16) );
6948 /* Clear the Rx DMA status bits (read RDMR) and start channel */
6949 usc_InDmaReg( info, RDMR );
6950 usc_DmaCmd( info, DmaCmd_InitRxChannel );
6952 /* Enable Receiver (RMR <1..0> = 10) */
6953 usc_OutReg( info, RMR, (unsigned short)((usc_InReg(info, RMR) & 0xfffc) | 0x0002) );
6955 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6958 /*************************************************************/
6959 /* WAIT FOR RECEIVER TO DMA ALL PARAMETERS FROM BUFFER ENTRY */
6960 /*************************************************************/
6962 /* Wait 100ms for interrupt. */
6963 EndTime = jiffies + msecs_to_jiffies(100);
6966 if (time_after(jiffies, EndTime)) {
6971 spin_lock_irqsave(&info->irq_spinlock,flags);
6972 status = usc_InDmaReg( info, RDMR );
6973 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6975 if ( !(status & BIT4) && (status & BIT5) ) {
6976 /* INITG (BIT 4) is inactive (no entry read in progress) AND */
6977 /* BUSY (BIT 5) is active (channel still active). */
6978 /* This means the buffer entry read has completed. */
6984 /******************************/
6985 /* Program 16C32 transmitter. */
6986 /******************************/
6988 spin_lock_irqsave(&info->irq_spinlock,flags);
6990 /* Program the Transmit Character Length Register (TCLR) */
6991 /* and clear FIFO (TCC is loaded with TCLR on FIFO clear) */
6993 usc_OutReg( info, TCLR, (unsigned short)info->tx_buffer_list[0].count );
6994 usc_RTCmd( info, RTCmd_PurgeTxFifo );
6996 /* Program the address of the 1st DMA Buffer Entry in linked list */
6998 phys_addr = info->tx_buffer_list[0].phys_entry;
6999 usc_OutDmaReg( info, NTARL, (unsigned short)phys_addr );
7000 usc_OutDmaReg( info, NTARU, (unsigned short)(phys_addr >> 16) );
7002 /* unlatch Tx status bits, and start transmit channel. */
7004 usc_OutReg( info, TCSR, (unsigned short)(( usc_InReg(info, TCSR) & 0x0f00) | 0xfa) );
7005 usc_DmaCmd( info, DmaCmd_InitTxChannel );
7007 /* wait for DMA controller to fill transmit FIFO */
7009 usc_TCmd( info, TCmd_SelectTicrTxFifostatus );
7011 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7014 /**********************************/
7015 /* WAIT FOR TRANSMIT FIFO TO FILL */
7016 /**********************************/
7019 EndTime = jiffies + msecs_to_jiffies(100);
7022 if (time_after(jiffies, EndTime)) {
7027 spin_lock_irqsave(&info->irq_spinlock,flags);
7028 FifoLevel = usc_InReg(info, TICR) >> 8;
7029 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7031 if ( FifoLevel < 16 )
7034 if ( FrameSize < 32 ) {
7035 /* This frame is smaller than the entire transmit FIFO */
7036 /* so wait for the entire frame to be loaded. */
7037 if ( FifoLevel <= (32 - FrameSize) )
7045 /* Enable 16C32 transmitter. */
7047 spin_lock_irqsave(&info->irq_spinlock,flags);
7049 /* Transmit mode Register (TMR), <1..0> = 10, Enable Transmitter */
7050 usc_TCmd( info, TCmd_SendFrame );
7051 usc_OutReg( info, TMR, (unsigned short)((usc_InReg(info, TMR) & 0xfffc) | 0x0002) );
7053 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7056 /******************************/
7057 /* WAIT FOR TRANSMIT COMPLETE */
7058 /******************************/
7061 EndTime = jiffies + msecs_to_jiffies(100);
7063 /* While timer not expired wait for transmit complete */
7065 spin_lock_irqsave(&info->irq_spinlock,flags);
7066 status = usc_InReg( info, TCSR );
7067 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7069 while ( !(status & (BIT6 | BIT5 | BIT4 | BIT2 | BIT1)) ) {
7070 if (time_after(jiffies, EndTime)) {
7075 spin_lock_irqsave(&info->irq_spinlock,flags);
7076 status = usc_InReg( info, TCSR );
7077 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7083 /* CHECK FOR TRANSMIT ERRORS */
7084 if ( status & (BIT5 | BIT1) )
7089 /* WAIT FOR RECEIVE COMPLETE */
7092 EndTime = jiffies + msecs_to_jiffies(100);
7094 /* Wait for 16C32 to write receive status to buffer entry. */
7095 status=info->rx_buffer_list[0].status;
7096 while ( status == 0 ) {
7097 if (time_after(jiffies, EndTime)) {
7101 status=info->rx_buffer_list[0].status;
7107 /* CHECK FOR RECEIVE ERRORS */
7108 status = info->rx_buffer_list[0].status;
7110 if ( status & (BIT8 | BIT3 | BIT1) ) {
7111 /* receive error has occurred */
7114 if ( memcmp( info->tx_buffer_list[0].virt_addr ,
7115 info->rx_buffer_list[0].virt_addr, FrameSize ) ){
7121 spin_lock_irqsave(&info->irq_spinlock,flags);
7123 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7125 /* restore current port options */
7126 memcpy(&info->params,&tmp_params,sizeof(MGSL_PARAMS));
7130 } /* end of mgsl_dma_test() */
7132 /* mgsl_adapter_test()
7134 * Perform the register, IRQ, and DMA tests for the 16C32.
7136 * Arguments: info pointer to device instance data
7137 * Return Value: 0 if success, otherwise -ENODEV
7139 static int mgsl_adapter_test( struct mgsl_struct *info )
7141 if ( debug_level >= DEBUG_LEVEL_INFO )
7142 printk( "%s(%d):Testing device %s\n",
7143 __FILE__,__LINE__,info->device_name );
7145 if ( !mgsl_register_test( info ) ) {
7146 info->init_error = DiagStatus_AddressFailure;
7147 printk( "%s(%d):Register test failure for device %s Addr=%04X\n",
7148 __FILE__,__LINE__,info->device_name, (unsigned short)(info->io_base) );
7152 if ( !mgsl_irq_test( info ) ) {
7153 info->init_error = DiagStatus_IrqFailure;
7154 printk( "%s(%d):Interrupt test failure for device %s IRQ=%d\n",
7155 __FILE__,__LINE__,info->device_name, (unsigned short)(info->irq_level) );
7159 if ( !mgsl_dma_test( info ) ) {
7160 info->init_error = DiagStatus_DmaFailure;
7161 printk( "%s(%d):DMA test failure for device %s DMA=%d\n",
7162 __FILE__,__LINE__,info->device_name, (unsigned short)(info->dma_level) );
7166 if ( debug_level >= DEBUG_LEVEL_INFO )
7167 printk( "%s(%d):device %s passed diagnostics\n",
7168 __FILE__,__LINE__,info->device_name );
7172 } /* end of mgsl_adapter_test() */
7174 /* mgsl_memory_test()
7176 * Test the shared memory on a PCI adapter.
7178 * Arguments: info pointer to device instance data
7179 * Return Value: true if test passed, otherwise false
7181 static bool mgsl_memory_test( struct mgsl_struct *info )
7183 static unsigned long BitPatterns[] =
7184 { 0x0, 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999, 0xffffffff, 0x12345678 };
7185 unsigned long Patterncount = ARRAY_SIZE(BitPatterns);
7187 unsigned long TestLimit = SHARED_MEM_ADDRESS_SIZE/sizeof(unsigned long);
7188 unsigned long * TestAddr;
7190 TestAddr = (unsigned long *)info->memory_base;
7192 /* Test data lines with test pattern at one location. */
7194 for ( i = 0 ; i < Patterncount ; i++ ) {
7195 *TestAddr = BitPatterns[i];
7196 if ( *TestAddr != BitPatterns[i] )
7200 /* Test address lines with incrementing pattern over */
7201 /* entire address range. */
7203 for ( i = 0 ; i < TestLimit ; i++ ) {
7208 TestAddr = (unsigned long *)info->memory_base;
7210 for ( i = 0 ; i < TestLimit ; i++ ) {
7211 if ( *TestAddr != i * 4 )
7216 memset( info->memory_base, 0, SHARED_MEM_ADDRESS_SIZE );
7220 } /* End Of mgsl_memory_test() */
7223 /* mgsl_load_pci_memory()
7225 * Load a large block of data into the PCI shared memory.
7226 * Use this instead of memcpy() or memmove() to move data
7227 * into the PCI shared memory.
7231 * This function prevents the PCI9050 interface chip from hogging
7232 * the adapter local bus, which can starve the 16C32 by preventing
7233 * 16C32 bus master cycles.
7235 * The PCI9050 documentation says that the 9050 will always release
7236 * control of the local bus after completing the current read
7237 * or write operation.
7239 * It appears that as long as the PCI9050 write FIFO is full, the
7240 * PCI9050 treats all of the writes as a single burst transaction
7241 * and will not release the bus. This causes DMA latency problems
7242 * at high speeds when copying large data blocks to the shared
7245 * This function in effect, breaks the a large shared memory write
7246 * into multiple transations by interleaving a shared memory read
7247 * which will flush the write FIFO and 'complete' the write
7248 * transation. This allows any pending DMA request to gain control
7249 * of the local bus in a timely fasion.
7253 * TargetPtr pointer to target address in PCI shared memory
7254 * SourcePtr pointer to source buffer for data
7255 * count count in bytes of data to copy
7257 * Return Value: None
7259 static void mgsl_load_pci_memory( char* TargetPtr, const char* SourcePtr,
7260 unsigned short count )
7262 /* 16 32-bit writes @ 60ns each = 960ns max latency on local bus */
7263 #define PCI_LOAD_INTERVAL 64
7265 unsigned short Intervalcount = count / PCI_LOAD_INTERVAL;
7266 unsigned short Index;
7267 unsigned long Dummy;
7269 for ( Index = 0 ; Index < Intervalcount ; Index++ )
7271 memcpy(TargetPtr, SourcePtr, PCI_LOAD_INTERVAL);
7272 Dummy = *((volatile unsigned long *)TargetPtr);
7273 TargetPtr += PCI_LOAD_INTERVAL;
7274 SourcePtr += PCI_LOAD_INTERVAL;
7277 memcpy( TargetPtr, SourcePtr, count % PCI_LOAD_INTERVAL );
7279 } /* End Of mgsl_load_pci_memory() */
7281 static void mgsl_trace_block(struct mgsl_struct *info,const char* data, int count, int xmit)
7286 printk("%s tx data:\n",info->device_name);
7288 printk("%s rx data:\n",info->device_name);
7296 for(i=0;i<linecount;i++)
7297 printk("%02X ",(unsigned char)data[i]);
7300 for(i=0;i<linecount;i++) {
7301 if (data[i]>=040 && data[i]<=0176)
7302 printk("%c",data[i]);
7311 } /* end of mgsl_trace_block() */
7313 /* mgsl_tx_timeout()
7315 * called when HDLC frame times out
7316 * update stats and do tx completion processing
7318 * Arguments: context pointer to device instance data
7319 * Return Value: None
7321 static void mgsl_tx_timeout(struct timer_list *t)
7323 struct mgsl_struct *info = from_timer(info, t, tx_timer);
7324 unsigned long flags;
7326 if ( debug_level >= DEBUG_LEVEL_INFO )
7327 printk( "%s(%d):mgsl_tx_timeout(%s)\n",
7328 __FILE__,__LINE__,info->device_name);
7329 if(info->tx_active &&
7330 (info->params.mode == MGSL_MODE_HDLC ||
7331 info->params.mode == MGSL_MODE_RAW) ) {
7332 info->icount.txtimeout++;
7334 spin_lock_irqsave(&info->irq_spinlock,flags);
7335 info->tx_active = false;
7336 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
7338 if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
7339 usc_loopmode_cancel_transmit( info );
7341 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7343 #if SYNCLINK_GENERIC_HDLC
7345 hdlcdev_tx_done(info);
7348 mgsl_bh_transmit(info);
7350 } /* end of mgsl_tx_timeout() */
7352 /* signal that there are no more frames to send, so that
7353 * line is 'released' by echoing RxD to TxD when current
7354 * transmission is complete (or immediately if no tx in progress).
7356 static int mgsl_loopmode_send_done( struct mgsl_struct * info )
7358 unsigned long flags;
7360 spin_lock_irqsave(&info->irq_spinlock,flags);
7361 if (info->params.flags & HDLC_FLAG_HDLC_LOOPMODE) {
7362 if (info->tx_active)
7363 info->loopmode_send_done_requested = true;
7365 usc_loopmode_send_done(info);
7367 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7372 /* release the line by echoing RxD to TxD
7373 * upon completion of a transmit frame
7375 static void usc_loopmode_send_done( struct mgsl_struct * info )
7377 info->loopmode_send_done_requested = false;
7378 /* clear CMR:13 to 0 to start echoing RxData to TxData */
7379 info->cmr_value &= ~BIT13;
7380 usc_OutReg(info, CMR, info->cmr_value);
7383 /* abort a transmit in progress while in HDLC LoopMode
7385 static void usc_loopmode_cancel_transmit( struct mgsl_struct * info )
7387 /* reset tx dma channel and purge TxFifo */
7388 usc_RTCmd( info, RTCmd_PurgeTxFifo );
7389 usc_DmaCmd( info, DmaCmd_ResetTxChannel );
7390 usc_loopmode_send_done( info );
7393 /* for HDLC/SDLC LoopMode, setting CMR:13 after the transmitter is enabled
7394 * is an Insert Into Loop action. Upon receipt of a GoAhead sequence (RxAbort)
7395 * we must clear CMR:13 to begin repeating TxData to RxData
7397 static void usc_loopmode_insert_request( struct mgsl_struct * info )
7399 info->loopmode_insert_requested = true;
7401 /* enable RxAbort irq. On next RxAbort, clear CMR:13 to
7402 * begin repeating TxData on RxData (complete insertion)
7404 usc_OutReg( info, RICR,
7405 (usc_InReg( info, RICR ) | RXSTATUS_ABORT_RECEIVED ) );
7407 /* set CMR:13 to insert into loop on next GoAhead (RxAbort) */
7408 info->cmr_value |= BIT13;
7409 usc_OutReg(info, CMR, info->cmr_value);
7412 /* return 1 if station is inserted into the loop, otherwise 0
7414 static int usc_loopmode_active( struct mgsl_struct * info)
7416 return usc_InReg( info, CCSR ) & BIT7 ? 1 : 0 ;
7419 #if SYNCLINK_GENERIC_HDLC
7422 * hdlcdev_attach - called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
7423 * @dev: pointer to network device structure
7424 * @encoding: serial encoding setting
7425 * @parity: FCS setting
7427 * Set encoding and frame check sequence (FCS) options.
7429 * Return: 0 if success, otherwise error code
7431 static int hdlcdev_attach(struct net_device *dev, unsigned short encoding,
7432 unsigned short parity)
7434 struct mgsl_struct *info = dev_to_port(dev);
7435 unsigned char new_encoding;
7436 unsigned short new_crctype;
7438 /* return error if TTY interface open */
7439 if (info->port.count)
7444 case ENCODING_NRZ: new_encoding = HDLC_ENCODING_NRZ; break;
7445 case ENCODING_NRZI: new_encoding = HDLC_ENCODING_NRZI_SPACE; break;
7446 case ENCODING_FM_MARK: new_encoding = HDLC_ENCODING_BIPHASE_MARK; break;
7447 case ENCODING_FM_SPACE: new_encoding = HDLC_ENCODING_BIPHASE_SPACE; break;
7448 case ENCODING_MANCHESTER: new_encoding = HDLC_ENCODING_BIPHASE_LEVEL; break;
7449 default: return -EINVAL;
7454 case PARITY_NONE: new_crctype = HDLC_CRC_NONE; break;
7455 case PARITY_CRC16_PR1_CCITT: new_crctype = HDLC_CRC_16_CCITT; break;
7456 case PARITY_CRC32_PR1_CCITT: new_crctype = HDLC_CRC_32_CCITT; break;
7457 default: return -EINVAL;
7460 info->params.encoding = new_encoding;
7461 info->params.crc_type = new_crctype;
7463 /* if network interface up, reprogram hardware */
7465 mgsl_program_hw(info);
7471 * hdlcdev_xmit - called by generic HDLC layer to send a frame
7472 * @skb: socket buffer containing HDLC frame
7473 * @dev: pointer to network device structure
7475 static netdev_tx_t hdlcdev_xmit(struct sk_buff *skb,
7476 struct net_device *dev)
7478 struct mgsl_struct *info = dev_to_port(dev);
7479 unsigned long flags;
7481 if (debug_level >= DEBUG_LEVEL_INFO)
7482 printk(KERN_INFO "%s:hdlc_xmit(%s)\n",__FILE__,dev->name);
7484 /* stop sending until this frame completes */
7485 netif_stop_queue(dev);
7487 /* copy data to device buffers */
7488 info->xmit_cnt = skb->len;
7489 mgsl_load_tx_dma_buffer(info, skb->data, skb->len);
7491 /* update network statistics */
7492 dev->stats.tx_packets++;
7493 dev->stats.tx_bytes += skb->len;
7495 /* done with socket buffer, so free it */
7498 /* save start time for transmit timeout detection */
7499 netif_trans_update(dev);
7501 /* start hardware transmitter if necessary */
7502 spin_lock_irqsave(&info->irq_spinlock,flags);
7503 if (!info->tx_active)
7504 usc_start_transmitter(info);
7505 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7507 return NETDEV_TX_OK;
7511 * hdlcdev_open - called by network layer when interface enabled
7512 * @dev: pointer to network device structure
7514 * Claim resources and initialize hardware.
7516 * Return: 0 if success, otherwise error code
7518 static int hdlcdev_open(struct net_device *dev)
7520 struct mgsl_struct *info = dev_to_port(dev);
7522 unsigned long flags;
7524 if (debug_level >= DEBUG_LEVEL_INFO)
7525 printk("%s:hdlcdev_open(%s)\n",__FILE__,dev->name);
7527 /* generic HDLC layer open processing */
7528 rc = hdlc_open(dev);
7532 /* arbitrate between network and tty opens */
7533 spin_lock_irqsave(&info->netlock, flags);
7534 if (info->port.count != 0 || info->netcount != 0) {
7535 printk(KERN_WARNING "%s: hdlc_open returning busy\n", dev->name);
7536 spin_unlock_irqrestore(&info->netlock, flags);
7540 spin_unlock_irqrestore(&info->netlock, flags);
7542 /* claim resources and init adapter */
7543 if ((rc = startup(info)) != 0) {
7544 spin_lock_irqsave(&info->netlock, flags);
7546 spin_unlock_irqrestore(&info->netlock, flags);
7550 /* assert RTS and DTR, apply hardware settings */
7551 info->serial_signals |= SerialSignal_RTS | SerialSignal_DTR;
7552 mgsl_program_hw(info);
7554 /* enable network layer transmit */
7555 netif_trans_update(dev);
7556 netif_start_queue(dev);
7558 /* inform generic HDLC layer of current DCD status */
7559 spin_lock_irqsave(&info->irq_spinlock, flags);
7560 usc_get_serial_signals(info);
7561 spin_unlock_irqrestore(&info->irq_spinlock, flags);
7562 if (info->serial_signals & SerialSignal_DCD)
7563 netif_carrier_on(dev);
7565 netif_carrier_off(dev);
7570 * hdlcdev_close - called by network layer when interface is disabled
7571 * @dev: pointer to network device structure
7573 * Shutdown hardware and release resources.
7575 * Return: 0 if success, otherwise error code
7577 static int hdlcdev_close(struct net_device *dev)
7579 struct mgsl_struct *info = dev_to_port(dev);
7580 unsigned long flags;
7582 if (debug_level >= DEBUG_LEVEL_INFO)
7583 printk("%s:hdlcdev_close(%s)\n",__FILE__,dev->name);
7585 netif_stop_queue(dev);
7587 /* shutdown adapter and release resources */
7592 spin_lock_irqsave(&info->netlock, flags);
7594 spin_unlock_irqrestore(&info->netlock, flags);
7600 * hdlcdev_ioctl - called by network layer to process IOCTL call to network device
7601 * @dev: pointer to network device structure
7602 * @ifr: pointer to network interface request structure
7603 * @cmd: IOCTL command code
7605 * Return: 0 if success, otherwise error code
7607 static int hdlcdev_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7609 const size_t size = sizeof(sync_serial_settings);
7610 sync_serial_settings new_line;
7611 sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
7612 struct mgsl_struct *info = dev_to_port(dev);
7615 if (debug_level >= DEBUG_LEVEL_INFO)
7616 printk("%s:hdlcdev_ioctl(%s)\n",__FILE__,dev->name);
7618 /* return error if TTY interface open */
7619 if (info->port.count)
7622 if (cmd != SIOCWANDEV)
7623 return hdlc_ioctl(dev, ifr, cmd);
7625 switch(ifr->ifr_settings.type) {
7626 case IF_GET_IFACE: /* return current sync_serial_settings */
7628 ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
7629 if (ifr->ifr_settings.size < size) {
7630 ifr->ifr_settings.size = size; /* data size wanted */
7634 flags = info->params.flags & (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
7635 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
7636 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
7637 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
7639 memset(&new_line, 0, sizeof(new_line));
7641 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN): new_line.clock_type = CLOCK_EXT; break;
7642 case (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_INT; break;
7643 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_TXINT; break;
7644 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN): new_line.clock_type = CLOCK_TXFROMRX; break;
7645 default: new_line.clock_type = CLOCK_DEFAULT;
7648 new_line.clock_rate = info->params.clock_speed;
7649 new_line.loopback = info->params.loopback ? 1:0;
7651 if (copy_to_user(line, &new_line, size))
7655 case IF_IFACE_SYNC_SERIAL: /* set sync_serial_settings */
7657 if(!capable(CAP_NET_ADMIN))
7659 if (copy_from_user(&new_line, line, size))
7662 switch (new_line.clock_type)
7664 case CLOCK_EXT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN; break;
7665 case CLOCK_TXFROMRX: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN; break;
7666 case CLOCK_INT: flags = HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG; break;
7667 case CLOCK_TXINT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG; break;
7668 case CLOCK_DEFAULT: flags = info->params.flags &
7669 (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
7670 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
7671 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
7672 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN); break;
7673 default: return -EINVAL;
7676 if (new_line.loopback != 0 && new_line.loopback != 1)
7679 info->params.flags &= ~(HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
7680 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
7681 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
7682 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
7683 info->params.flags |= flags;
7685 info->params.loopback = new_line.loopback;
7687 if (flags & (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG))
7688 info->params.clock_speed = new_line.clock_rate;
7690 info->params.clock_speed = 0;
7692 /* if network interface up, reprogram hardware */
7694 mgsl_program_hw(info);
7698 return hdlc_ioctl(dev, ifr, cmd);
7703 * hdlcdev_tx_timeout - called by network layer when transmit timeout is detected
7705 * @dev: pointer to network device structure
7707 static void hdlcdev_tx_timeout(struct net_device *dev, unsigned int txqueue)
7709 struct mgsl_struct *info = dev_to_port(dev);
7710 unsigned long flags;
7712 if (debug_level >= DEBUG_LEVEL_INFO)
7713 printk("hdlcdev_tx_timeout(%s)\n",dev->name);
7715 dev->stats.tx_errors++;
7716 dev->stats.tx_aborted_errors++;
7718 spin_lock_irqsave(&info->irq_spinlock,flags);
7719 usc_stop_transmitter(info);
7720 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7722 netif_wake_queue(dev);
7726 * hdlcdev_tx_done - called by device driver when transmit completes
7727 * @info: pointer to device instance information
7729 * Reenable network layer transmit if stopped.
7731 static void hdlcdev_tx_done(struct mgsl_struct *info)
7733 if (netif_queue_stopped(info->netdev))
7734 netif_wake_queue(info->netdev);
7738 * hdlcdev_rx - called by device driver when frame received
7739 * @info: pointer to device instance information
7740 * @buf: pointer to buffer contianing frame data
7741 * @size: count of data bytes in buf
7743 * Pass frame to network layer.
7745 static void hdlcdev_rx(struct mgsl_struct *info, char *buf, int size)
7747 struct sk_buff *skb = dev_alloc_skb(size);
7748 struct net_device *dev = info->netdev;
7750 if (debug_level >= DEBUG_LEVEL_INFO)
7751 printk("hdlcdev_rx(%s)\n", dev->name);
7754 printk(KERN_NOTICE "%s: can't alloc skb, dropping packet\n",
7756 dev->stats.rx_dropped++;
7760 skb_put_data(skb, buf, size);
7762 skb->protocol = hdlc_type_trans(skb, dev);
7764 dev->stats.rx_packets++;
7765 dev->stats.rx_bytes += size;
7770 static const struct net_device_ops hdlcdev_ops = {
7771 .ndo_open = hdlcdev_open,
7772 .ndo_stop = hdlcdev_close,
7773 .ndo_start_xmit = hdlc_start_xmit,
7774 .ndo_do_ioctl = hdlcdev_ioctl,
7775 .ndo_tx_timeout = hdlcdev_tx_timeout,
7779 * hdlcdev_init - called by device driver when adding device instance
7780 * @info: pointer to device instance information
7782 * Do generic HDLC initialization.
7784 * Return: 0 if success, otherwise error code
7786 static int hdlcdev_init(struct mgsl_struct *info)
7789 struct net_device *dev;
7792 /* allocate and initialize network and HDLC layer objects */
7794 dev = alloc_hdlcdev(info);
7796 printk(KERN_ERR "%s:hdlc device allocation failure\n",__FILE__);
7800 /* for network layer reporting purposes only */
7801 dev->base_addr = info->io_base;
7802 dev->irq = info->irq_level;
7803 dev->dma = info->dma_level;
7805 /* network layer callbacks and settings */
7806 dev->netdev_ops = &hdlcdev_ops;
7807 dev->watchdog_timeo = 10 * HZ;
7808 dev->tx_queue_len = 50;
7810 /* generic HDLC layer callbacks and settings */
7811 hdlc = dev_to_hdlc(dev);
7812 hdlc->attach = hdlcdev_attach;
7813 hdlc->xmit = hdlcdev_xmit;
7815 /* register objects with HDLC layer */
7816 rc = register_hdlc_device(dev);
7818 printk(KERN_WARNING "%s:unable to register hdlc device\n",__FILE__);
7828 * hdlcdev_exit - called by device driver when removing device instance
7829 * @info: pointer to device instance information
7831 * Do generic HDLC cleanup.
7833 static void hdlcdev_exit(struct mgsl_struct *info)
7835 unregister_hdlc_device(info->netdev);
7836 free_netdev(info->netdev);
7837 info->netdev = NULL;
7840 #endif /* CONFIG_HDLC */
7843 static int synclink_init_one (struct pci_dev *dev,
7844 const struct pci_device_id *ent)
7846 struct mgsl_struct *info;
7848 if (pci_enable_device(dev)) {
7849 printk("error enabling pci device %p\n", dev);
7853 info = mgsl_allocate_device();
7855 printk("can't allocate device instance data.\n");
7859 /* Copy user configuration info to device instance data */
7861 info->io_base = pci_resource_start(dev, 2);
7862 info->irq_level = dev->irq;
7863 info->phys_memory_base = pci_resource_start(dev, 3);
7865 /* Because veremap only works on page boundaries we must map
7866 * a larger area than is actually implemented for the LCR
7867 * memory range. We map a full page starting at the page boundary.
7869 info->phys_lcr_base = pci_resource_start(dev, 0);
7870 info->lcr_offset = info->phys_lcr_base & (PAGE_SIZE-1);
7871 info->phys_lcr_base &= ~(PAGE_SIZE-1);
7873 info->io_addr_size = 8;
7874 info->irq_flags = IRQF_SHARED;
7876 if (dev->device == 0x0210) {
7877 /* Version 1 PCI9030 based universal PCI adapter */
7878 info->misc_ctrl_value = 0x007c4080;
7879 info->hw_version = 1;
7881 /* Version 0 PCI9050 based 5V PCI adapter
7882 * A PCI9050 bug prevents reading LCR registers if
7883 * LCR base address bit 7 is set. Maintain shadow
7884 * value so we can write to LCR misc control reg.
7886 info->misc_ctrl_value = 0x087e4546;
7887 info->hw_version = 0;
7890 mgsl_add_device(info);
7895 static void synclink_remove_one (struct pci_dev *dev)