spi: Use list_last_entry at appropriate places
[linux-2.6-microblaze.git] / drivers / spi / spi-dw.c
1 /*
2  * Designware SPI core controller driver (refer pxa2xx_spi.c)
3  *
4  * Copyright (c) 2009, Intel Corporation.
5  *
6  * This program is free software; you can redistribute it and/or modify it
7  * under the terms and conditions of the GNU General Public License,
8  * version 2, as published by the Free Software Foundation.
9  *
10  * This program is distributed in the hope it will be useful, but WITHOUT
11  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13  * more details.
14  *
15  * You should have received a copy of the GNU General Public License along with
16  * this program; if not, write to the Free Software Foundation, Inc.,
17  * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18  */
19
20 #include <linux/dma-mapping.h>
21 #include <linux/interrupt.h>
22 #include <linux/module.h>
23 #include <linux/highmem.h>
24 #include <linux/delay.h>
25 #include <linux/slab.h>
26 #include <linux/spi/spi.h>
27
28 #include "spi-dw.h"
29
30 #ifdef CONFIG_DEBUG_FS
31 #include <linux/debugfs.h>
32 #endif
33
34 #define START_STATE     ((void *)0)
35 #define RUNNING_STATE   ((void *)1)
36 #define DONE_STATE      ((void *)2)
37 #define ERROR_STATE     ((void *)-1)
38
39 #define QUEUE_RUNNING   0
40 #define QUEUE_STOPPED   1
41
42 #define MRST_SPI_DEASSERT       0
43 #define MRST_SPI_ASSERT         1
44
45 /* Slave spi_dev related */
46 struct chip_data {
47         u16 cr0;
48         u8 cs;                  /* chip select pin */
49         u8 n_bytes;             /* current is a 1/2/4 byte op */
50         u8 tmode;               /* TR/TO/RO/EEPROM */
51         u8 type;                /* SPI/SSP/MicroWire */
52
53         u8 poll_mode;           /* 1 means use poll mode */
54
55         u32 dma_width;
56         u32 rx_threshold;
57         u32 tx_threshold;
58         u8 enable_dma;
59         u8 bits_per_word;
60         u16 clk_div;            /* baud rate divider */
61         u32 speed_hz;           /* baud rate */
62         void (*cs_control)(u32 command);
63 };
64
65 #ifdef CONFIG_DEBUG_FS
66 #define SPI_REGS_BUFSIZE        1024
67 static ssize_t  spi_show_regs(struct file *file, char __user *user_buf,
68                                 size_t count, loff_t *ppos)
69 {
70         struct dw_spi *dws;
71         char *buf;
72         u32 len = 0;
73         ssize_t ret;
74
75         dws = file->private_data;
76
77         buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL);
78         if (!buf)
79                 return 0;
80
81         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
82                         "MRST SPI0 registers:\n");
83         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
84                         "=================================\n");
85         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
86                         "CTRL0: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL0));
87         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
88                         "CTRL1: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL1));
89         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
90                         "SSIENR: \t0x%08x\n", dw_readl(dws, DW_SPI_SSIENR));
91         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
92                         "SER: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SER));
93         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
94                         "BAUDR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_BAUDR));
95         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
96                         "TXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_TXFLTR));
97         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
98                         "RXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_RXFLTR));
99         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
100                         "TXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_TXFLR));
101         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
102                         "RXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_RXFLR));
103         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
104                         "SR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SR));
105         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
106                         "IMR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_IMR));
107         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
108                         "ISR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_ISR));
109         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
110                         "DMACR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_DMACR));
111         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
112                         "DMATDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMATDLR));
113         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
114                         "DMARDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMARDLR));
115         len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
116                         "=================================\n");
117
118         ret =  simple_read_from_buffer(user_buf, count, ppos, buf, len);
119         kfree(buf);
120         return ret;
121 }
122
123 static const struct file_operations mrst_spi_regs_ops = {
124         .owner          = THIS_MODULE,
125         .open           = simple_open,
126         .read           = spi_show_regs,
127         .llseek         = default_llseek,
128 };
129
130 static int mrst_spi_debugfs_init(struct dw_spi *dws)
131 {
132         dws->debugfs = debugfs_create_dir("mrst_spi", NULL);
133         if (!dws->debugfs)
134                 return -ENOMEM;
135
136         debugfs_create_file("registers", S_IFREG | S_IRUGO,
137                 dws->debugfs, (void *)dws, &mrst_spi_regs_ops);
138         return 0;
139 }
140
141 static void mrst_spi_debugfs_remove(struct dw_spi *dws)
142 {
143         if (dws->debugfs)
144                 debugfs_remove_recursive(dws->debugfs);
145 }
146
147 #else
148 static inline int mrst_spi_debugfs_init(struct dw_spi *dws)
149 {
150         return 0;
151 }
152
153 static inline void mrst_spi_debugfs_remove(struct dw_spi *dws)
154 {
155 }
156 #endif /* CONFIG_DEBUG_FS */
157
158 /* Return the max entries we can fill into tx fifo */
159 static inline u32 tx_max(struct dw_spi *dws)
160 {
161         u32 tx_left, tx_room, rxtx_gap;
162
163         tx_left = (dws->tx_end - dws->tx) / dws->n_bytes;
164         tx_room = dws->fifo_len - dw_readw(dws, DW_SPI_TXFLR);
165
166         /*
167          * Another concern is about the tx/rx mismatch, we
168          * though to use (dws->fifo_len - rxflr - txflr) as
169          * one maximum value for tx, but it doesn't cover the
170          * data which is out of tx/rx fifo and inside the
171          * shift registers. So a control from sw point of
172          * view is taken.
173          */
174         rxtx_gap =  ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx))
175                         / dws->n_bytes;
176
177         return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap));
178 }
179
180 /* Return the max entries we should read out of rx fifo */
181 static inline u32 rx_max(struct dw_spi *dws)
182 {
183         u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes;
184
185         return min(rx_left, (u32)dw_readw(dws, DW_SPI_RXFLR));
186 }
187
188 static void dw_writer(struct dw_spi *dws)
189 {
190         u32 max = tx_max(dws);
191         u16 txw = 0;
192
193         while (max--) {
194                 /* Set the tx word if the transfer's original "tx" is not null */
195                 if (dws->tx_end - dws->len) {
196                         if (dws->n_bytes == 1)
197                                 txw = *(u8 *)(dws->tx);
198                         else
199                                 txw = *(u16 *)(dws->tx);
200                 }
201                 dw_writew(dws, DW_SPI_DR, txw);
202                 dws->tx += dws->n_bytes;
203         }
204 }
205
206 static void dw_reader(struct dw_spi *dws)
207 {
208         u32 max = rx_max(dws);
209         u16 rxw;
210
211         while (max--) {
212                 rxw = dw_readw(dws, DW_SPI_DR);
213                 /* Care rx only if the transfer's original "rx" is not null */
214                 if (dws->rx_end - dws->len) {
215                         if (dws->n_bytes == 1)
216                                 *(u8 *)(dws->rx) = rxw;
217                         else
218                                 *(u16 *)(dws->rx) = rxw;
219                 }
220                 dws->rx += dws->n_bytes;
221         }
222 }
223
224 static void *next_transfer(struct dw_spi *dws)
225 {
226         struct spi_message *msg = dws->cur_msg;
227         struct spi_transfer *trans = dws->cur_transfer;
228
229         /* Move to next transfer */
230         if (trans->transfer_list.next != &msg->transfers) {
231                 dws->cur_transfer =
232                         list_entry(trans->transfer_list.next,
233                                         struct spi_transfer,
234                                         transfer_list);
235                 return RUNNING_STATE;
236         } else
237                 return DONE_STATE;
238 }
239
240 /*
241  * Note: first step is the protocol driver prepares
242  * a dma-capable memory, and this func just need translate
243  * the virt addr to physical
244  */
245 static int map_dma_buffers(struct dw_spi *dws)
246 {
247         if (!dws->cur_msg->is_dma_mapped
248                 || !dws->dma_inited
249                 || !dws->cur_chip->enable_dma
250                 || !dws->dma_ops)
251                 return 0;
252
253         if (dws->cur_transfer->tx_dma)
254                 dws->tx_dma = dws->cur_transfer->tx_dma;
255
256         if (dws->cur_transfer->rx_dma)
257                 dws->rx_dma = dws->cur_transfer->rx_dma;
258
259         return 1;
260 }
261
262 /* Caller already set message->status; dma and pio irqs are blocked */
263 static void giveback(struct dw_spi *dws)
264 {
265         struct spi_transfer *last_transfer;
266         unsigned long flags;
267         struct spi_message *msg;
268
269         spin_lock_irqsave(&dws->lock, flags);
270         msg = dws->cur_msg;
271         dws->cur_msg = NULL;
272         dws->cur_transfer = NULL;
273         dws->prev_chip = dws->cur_chip;
274         dws->cur_chip = NULL;
275         dws->dma_mapped = 0;
276         queue_work(dws->workqueue, &dws->pump_messages);
277         spin_unlock_irqrestore(&dws->lock, flags);
278
279         last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
280                                         transfer_list);
281
282         if (!last_transfer->cs_change && dws->cs_control)
283                 dws->cs_control(MRST_SPI_DEASSERT);
284
285         msg->state = NULL;
286         if (msg->complete)
287                 msg->complete(msg->context);
288 }
289
290 static void int_error_stop(struct dw_spi *dws, const char *msg)
291 {
292         /* Stop the hw */
293         spi_enable_chip(dws, 0);
294
295         dev_err(&dws->master->dev, "%s\n", msg);
296         dws->cur_msg->state = ERROR_STATE;
297         tasklet_schedule(&dws->pump_transfers);
298 }
299
300 void dw_spi_xfer_done(struct dw_spi *dws)
301 {
302         /* Update total byte transferred return count actual bytes read */
303         dws->cur_msg->actual_length += dws->len;
304
305         /* Move to next transfer */
306         dws->cur_msg->state = next_transfer(dws);
307
308         /* Handle end of message */
309         if (dws->cur_msg->state == DONE_STATE) {
310                 dws->cur_msg->status = 0;
311                 giveback(dws);
312         } else
313                 tasklet_schedule(&dws->pump_transfers);
314 }
315 EXPORT_SYMBOL_GPL(dw_spi_xfer_done);
316
317 static irqreturn_t interrupt_transfer(struct dw_spi *dws)
318 {
319         u16 irq_status = dw_readw(dws, DW_SPI_ISR);
320
321         /* Error handling */
322         if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
323                 dw_readw(dws, DW_SPI_TXOICR);
324                 dw_readw(dws, DW_SPI_RXOICR);
325                 dw_readw(dws, DW_SPI_RXUICR);
326                 int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
327                 return IRQ_HANDLED;
328         }
329
330         dw_reader(dws);
331         if (dws->rx_end == dws->rx) {
332                 spi_mask_intr(dws, SPI_INT_TXEI);
333                 dw_spi_xfer_done(dws);
334                 return IRQ_HANDLED;
335         }
336         if (irq_status & SPI_INT_TXEI) {
337                 spi_mask_intr(dws, SPI_INT_TXEI);
338                 dw_writer(dws);
339                 /* Enable TX irq always, it will be disabled when RX finished */
340                 spi_umask_intr(dws, SPI_INT_TXEI);
341         }
342
343         return IRQ_HANDLED;
344 }
345
346 static irqreturn_t dw_spi_irq(int irq, void *dev_id)
347 {
348         struct dw_spi *dws = dev_id;
349         u16 irq_status = dw_readw(dws, DW_SPI_ISR) & 0x3f;
350
351         if (!irq_status)
352                 return IRQ_NONE;
353
354         if (!dws->cur_msg) {
355                 spi_mask_intr(dws, SPI_INT_TXEI);
356                 return IRQ_HANDLED;
357         }
358
359         return dws->transfer_handler(dws);
360 }
361
362 /* Must be called inside pump_transfers() */
363 static void poll_transfer(struct dw_spi *dws)
364 {
365         do {
366                 dw_writer(dws);
367                 dw_reader(dws);
368                 cpu_relax();
369         } while (dws->rx_end > dws->rx);
370
371         dw_spi_xfer_done(dws);
372 }
373
374 static void pump_transfers(unsigned long data)
375 {
376         struct dw_spi *dws = (struct dw_spi *)data;
377         struct spi_message *message = NULL;
378         struct spi_transfer *transfer = NULL;
379         struct spi_transfer *previous = NULL;
380         struct spi_device *spi = NULL;
381         struct chip_data *chip = NULL;
382         u8 bits = 0;
383         u8 imask = 0;
384         u8 cs_change = 0;
385         u16 txint_level = 0;
386         u16 clk_div = 0;
387         u32 speed = 0;
388         u32 cr0 = 0;
389
390         /* Get current state information */
391         message = dws->cur_msg;
392         transfer = dws->cur_transfer;
393         chip = dws->cur_chip;
394         spi = message->spi;
395
396         if (unlikely(!chip->clk_div))
397                 chip->clk_div = dws->max_freq / chip->speed_hz;
398
399         if (message->state == ERROR_STATE) {
400                 message->status = -EIO;
401                 goto early_exit;
402         }
403
404         /* Handle end of message */
405         if (message->state == DONE_STATE) {
406                 message->status = 0;
407                 goto early_exit;
408         }
409
410         /* Delay if requested at end of transfer*/
411         if (message->state == RUNNING_STATE) {
412                 previous = list_entry(transfer->transfer_list.prev,
413                                         struct spi_transfer,
414                                         transfer_list);
415                 if (previous->delay_usecs)
416                         udelay(previous->delay_usecs);
417         }
418
419         dws->n_bytes = chip->n_bytes;
420         dws->dma_width = chip->dma_width;
421         dws->cs_control = chip->cs_control;
422
423         dws->rx_dma = transfer->rx_dma;
424         dws->tx_dma = transfer->tx_dma;
425         dws->tx = (void *)transfer->tx_buf;
426         dws->tx_end = dws->tx + transfer->len;
427         dws->rx = transfer->rx_buf;
428         dws->rx_end = dws->rx + transfer->len;
429         dws->len = dws->cur_transfer->len;
430         if (chip != dws->prev_chip)
431                 cs_change = 1;
432
433         cr0 = chip->cr0;
434
435         /* Handle per transfer options for bpw and speed */
436         if (transfer->speed_hz) {
437                 speed = chip->speed_hz;
438
439                 if (transfer->speed_hz != speed) {
440                         speed = transfer->speed_hz;
441                         if (speed > dws->max_freq) {
442                                 printk(KERN_ERR "MRST SPI0: unsupported"
443                                         "freq: %dHz\n", speed);
444                                 message->status = -EIO;
445                                 goto early_exit;
446                         }
447
448                         /* clk_div doesn't support odd number */
449                         clk_div = dws->max_freq / speed;
450                         clk_div = (clk_div + 1) & 0xfffe;
451
452                         chip->speed_hz = speed;
453                         chip->clk_div = clk_div;
454                 }
455         }
456         if (transfer->bits_per_word) {
457                 bits = transfer->bits_per_word;
458                 dws->n_bytes = dws->dma_width = bits >> 3;
459                 cr0 = (bits - 1)
460                         | (chip->type << SPI_FRF_OFFSET)
461                         | (spi->mode << SPI_MODE_OFFSET)
462                         | (chip->tmode << SPI_TMOD_OFFSET);
463         }
464         message->state = RUNNING_STATE;
465
466         /*
467          * Adjust transfer mode if necessary. Requires platform dependent
468          * chipselect mechanism.
469          */
470         if (dws->cs_control) {
471                 if (dws->rx && dws->tx)
472                         chip->tmode = SPI_TMOD_TR;
473                 else if (dws->rx)
474                         chip->tmode = SPI_TMOD_RO;
475                 else
476                         chip->tmode = SPI_TMOD_TO;
477
478                 cr0 &= ~SPI_TMOD_MASK;
479                 cr0 |= (chip->tmode << SPI_TMOD_OFFSET);
480         }
481
482         /* Check if current transfer is a DMA transaction */
483         dws->dma_mapped = map_dma_buffers(dws);
484
485         /*
486          * Interrupt mode
487          * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
488          */
489         if (!dws->dma_mapped && !chip->poll_mode) {
490                 int templen = dws->len / dws->n_bytes;
491                 txint_level = dws->fifo_len / 2;
492                 txint_level = (templen > txint_level) ? txint_level : templen;
493
494                 imask |= SPI_INT_TXEI | SPI_INT_TXOI | SPI_INT_RXUI | SPI_INT_RXOI;
495                 dws->transfer_handler = interrupt_transfer;
496         }
497
498         /*
499          * Reprogram registers only if
500          *      1. chip select changes
501          *      2. clk_div is changed
502          *      3. control value changes
503          */
504         if (dw_readw(dws, DW_SPI_CTRL0) != cr0 || cs_change || clk_div || imask) {
505                 spi_enable_chip(dws, 0);
506
507                 if (dw_readw(dws, DW_SPI_CTRL0) != cr0)
508                         dw_writew(dws, DW_SPI_CTRL0, cr0);
509
510                 spi_set_clk(dws, clk_div ? clk_div : chip->clk_div);
511                 spi_chip_sel(dws, spi->chip_select);
512
513                 /* Set the interrupt mask, for poll mode just disable all int */
514                 spi_mask_intr(dws, 0xff);
515                 if (imask)
516                         spi_umask_intr(dws, imask);
517                 if (txint_level)
518                         dw_writew(dws, DW_SPI_TXFLTR, txint_level);
519
520                 spi_enable_chip(dws, 1);
521                 if (cs_change)
522                         dws->prev_chip = chip;
523         }
524
525         if (dws->dma_mapped)
526                 dws->dma_ops->dma_transfer(dws, cs_change);
527
528         if (chip->poll_mode)
529                 poll_transfer(dws);
530
531         return;
532
533 early_exit:
534         giveback(dws);
535         return;
536 }
537
538 static void pump_messages(struct work_struct *work)
539 {
540         struct dw_spi *dws =
541                 container_of(work, struct dw_spi, pump_messages);
542         unsigned long flags;
543
544         /* Lock queue and check for queue work */
545         spin_lock_irqsave(&dws->lock, flags);
546         if (list_empty(&dws->queue) || dws->run == QUEUE_STOPPED) {
547                 dws->busy = 0;
548                 spin_unlock_irqrestore(&dws->lock, flags);
549                 return;
550         }
551
552         /* Make sure we are not already running a message */
553         if (dws->cur_msg) {
554                 spin_unlock_irqrestore(&dws->lock, flags);
555                 return;
556         }
557
558         /* Extract head of queue */
559         dws->cur_msg = list_entry(dws->queue.next, struct spi_message, queue);
560         list_del_init(&dws->cur_msg->queue);
561
562         /* Initial message state*/
563         dws->cur_msg->state = START_STATE;
564         dws->cur_transfer = list_entry(dws->cur_msg->transfers.next,
565                                                 struct spi_transfer,
566                                                 transfer_list);
567         dws->cur_chip = spi_get_ctldata(dws->cur_msg->spi);
568
569         /* Mark as busy and launch transfers */
570         tasklet_schedule(&dws->pump_transfers);
571
572         dws->busy = 1;
573         spin_unlock_irqrestore(&dws->lock, flags);
574 }
575
576 /* spi_device use this to queue in their spi_msg */
577 static int dw_spi_transfer(struct spi_device *spi, struct spi_message *msg)
578 {
579         struct dw_spi *dws = spi_master_get_devdata(spi->master);
580         unsigned long flags;
581
582         spin_lock_irqsave(&dws->lock, flags);
583
584         if (dws->run == QUEUE_STOPPED) {
585                 spin_unlock_irqrestore(&dws->lock, flags);
586                 return -ESHUTDOWN;
587         }
588
589         msg->actual_length = 0;
590         msg->status = -EINPROGRESS;
591         msg->state = START_STATE;
592
593         list_add_tail(&msg->queue, &dws->queue);
594
595         if (dws->run == QUEUE_RUNNING && !dws->busy) {
596
597                 if (dws->cur_transfer || dws->cur_msg)
598                         queue_work(dws->workqueue,
599                                         &dws->pump_messages);
600                 else {
601                         /* If no other data transaction in air, just go */
602                         spin_unlock_irqrestore(&dws->lock, flags);
603                         pump_messages(&dws->pump_messages);
604                         return 0;
605                 }
606         }
607
608         spin_unlock_irqrestore(&dws->lock, flags);
609         return 0;
610 }
611
612 /* This may be called twice for each spi dev */
613 static int dw_spi_setup(struct spi_device *spi)
614 {
615         struct dw_spi_chip *chip_info = NULL;
616         struct chip_data *chip;
617
618         /* Only alloc on first setup */
619         chip = spi_get_ctldata(spi);
620         if (!chip) {
621                 chip = devm_kzalloc(&spi->dev, sizeof(struct chip_data),
622                                 GFP_KERNEL);
623                 if (!chip)
624                         return -ENOMEM;
625                 spi_set_ctldata(spi, chip);
626         }
627
628         /*
629          * Protocol drivers may change the chip settings, so...
630          * if chip_info exists, use it
631          */
632         chip_info = spi->controller_data;
633
634         /* chip_info doesn't always exist */
635         if (chip_info) {
636                 if (chip_info->cs_control)
637                         chip->cs_control = chip_info->cs_control;
638
639                 chip->poll_mode = chip_info->poll_mode;
640                 chip->type = chip_info->type;
641
642                 chip->rx_threshold = 0;
643                 chip->tx_threshold = 0;
644
645                 chip->enable_dma = chip_info->enable_dma;
646         }
647
648         if (spi->bits_per_word == 8) {
649                 chip->n_bytes = 1;
650                 chip->dma_width = 1;
651         } else if (spi->bits_per_word == 16) {
652                 chip->n_bytes = 2;
653                 chip->dma_width = 2;
654         }
655         chip->bits_per_word = spi->bits_per_word;
656
657         if (!spi->max_speed_hz) {
658                 dev_err(&spi->dev, "No max speed HZ parameter\n");
659                 return -EINVAL;
660         }
661         chip->speed_hz = spi->max_speed_hz;
662
663         chip->tmode = 0; /* Tx & Rx */
664         /* Default SPI mode is SCPOL = 0, SCPH = 0 */
665         chip->cr0 = (chip->bits_per_word - 1)
666                         | (chip->type << SPI_FRF_OFFSET)
667                         | (spi->mode  << SPI_MODE_OFFSET)
668                         | (chip->tmode << SPI_TMOD_OFFSET);
669
670         return 0;
671 }
672
673 static void dw_spi_cleanup(struct spi_device *spi)
674 {
675         struct chip_data *chip = spi_get_ctldata(spi);
676         kfree(chip);
677 }
678
679 static int init_queue(struct dw_spi *dws)
680 {
681         INIT_LIST_HEAD(&dws->queue);
682         spin_lock_init(&dws->lock);
683
684         dws->run = QUEUE_STOPPED;
685         dws->busy = 0;
686
687         tasklet_init(&dws->pump_transfers,
688                         pump_transfers, (unsigned long)dws);
689
690         INIT_WORK(&dws->pump_messages, pump_messages);
691         dws->workqueue = create_singlethread_workqueue(
692                                         dev_name(dws->master->dev.parent));
693         if (dws->workqueue == NULL)
694                 return -EBUSY;
695
696         return 0;
697 }
698
699 static int start_queue(struct dw_spi *dws)
700 {
701         unsigned long flags;
702
703         spin_lock_irqsave(&dws->lock, flags);
704
705         if (dws->run == QUEUE_RUNNING || dws->busy) {
706                 spin_unlock_irqrestore(&dws->lock, flags);
707                 return -EBUSY;
708         }
709
710         dws->run = QUEUE_RUNNING;
711         dws->cur_msg = NULL;
712         dws->cur_transfer = NULL;
713         dws->cur_chip = NULL;
714         dws->prev_chip = NULL;
715         spin_unlock_irqrestore(&dws->lock, flags);
716
717         queue_work(dws->workqueue, &dws->pump_messages);
718
719         return 0;
720 }
721
722 static int stop_queue(struct dw_spi *dws)
723 {
724         unsigned long flags;
725         unsigned limit = 50;
726         int status = 0;
727
728         spin_lock_irqsave(&dws->lock, flags);
729         dws->run = QUEUE_STOPPED;
730         while ((!list_empty(&dws->queue) || dws->busy) && limit--) {
731                 spin_unlock_irqrestore(&dws->lock, flags);
732                 msleep(10);
733                 spin_lock_irqsave(&dws->lock, flags);
734         }
735
736         if (!list_empty(&dws->queue) || dws->busy)
737                 status = -EBUSY;
738         spin_unlock_irqrestore(&dws->lock, flags);
739
740         return status;
741 }
742
743 static int destroy_queue(struct dw_spi *dws)
744 {
745         int status;
746
747         status = stop_queue(dws);
748         if (status != 0)
749                 return status;
750         destroy_workqueue(dws->workqueue);
751         return 0;
752 }
753
754 /* Restart the controller, disable all interrupts, clean rx fifo */
755 static void spi_hw_init(struct dw_spi *dws)
756 {
757         spi_enable_chip(dws, 0);
758         spi_mask_intr(dws, 0xff);
759         spi_enable_chip(dws, 1);
760
761         /*
762          * Try to detect the FIFO depth if not set by interface driver,
763          * the depth could be from 2 to 256 from HW spec
764          */
765         if (!dws->fifo_len) {
766                 u32 fifo;
767                 for (fifo = 2; fifo <= 257; fifo++) {
768                         dw_writew(dws, DW_SPI_TXFLTR, fifo);
769                         if (fifo != dw_readw(dws, DW_SPI_TXFLTR))
770                                 break;
771                 }
772
773                 dws->fifo_len = (fifo == 257) ? 0 : fifo;
774                 dw_writew(dws, DW_SPI_TXFLTR, 0);
775         }
776 }
777
778 int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
779 {
780         struct spi_master *master;
781         int ret;
782
783         BUG_ON(dws == NULL);
784
785         master = spi_alloc_master(dev, 0);
786         if (!master)
787                 return -ENOMEM;
788
789         dws->master = master;
790         dws->type = SSI_MOTO_SPI;
791         dws->prev_chip = NULL;
792         dws->dma_inited = 0;
793         dws->dma_addr = (dma_addr_t)(dws->paddr + 0x60);
794         snprintf(dws->name, sizeof(dws->name), "dw_spi%d",
795                         dws->bus_num);
796
797         ret = devm_request_irq(dev, dws->irq, dw_spi_irq, IRQF_SHARED,
798                         dws->name, dws);
799         if (ret < 0) {
800                 dev_err(&master->dev, "can not get IRQ\n");
801                 goto err_free_master;
802         }
803
804         master->mode_bits = SPI_CPOL | SPI_CPHA;
805         master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
806         master->bus_num = dws->bus_num;
807         master->num_chipselect = dws->num_cs;
808         master->cleanup = dw_spi_cleanup;
809         master->setup = dw_spi_setup;
810         master->transfer = dw_spi_transfer;
811
812         /* Basic HW init */
813         spi_hw_init(dws);
814
815         if (dws->dma_ops && dws->dma_ops->dma_init) {
816                 ret = dws->dma_ops->dma_init(dws);
817                 if (ret) {
818                         dev_warn(&master->dev, "DMA init failed\n");
819                         dws->dma_inited = 0;
820                 }
821         }
822
823         /* Initial and start queue */
824         ret = init_queue(dws);
825         if (ret) {
826                 dev_err(&master->dev, "problem initializing queue\n");
827                 goto err_diable_hw;
828         }
829         ret = start_queue(dws);
830         if (ret) {
831                 dev_err(&master->dev, "problem starting queue\n");
832                 goto err_diable_hw;
833         }
834
835         spi_master_set_devdata(master, dws);
836         ret = devm_spi_register_master(dev, master);
837         if (ret) {
838                 dev_err(&master->dev, "problem registering spi master\n");
839                 goto err_queue_alloc;
840         }
841
842         mrst_spi_debugfs_init(dws);
843         return 0;
844
845 err_queue_alloc:
846         destroy_queue(dws);
847         if (dws->dma_ops && dws->dma_ops->dma_exit)
848                 dws->dma_ops->dma_exit(dws);
849 err_diable_hw:
850         spi_enable_chip(dws, 0);
851 err_free_master:
852         spi_master_put(master);
853         return ret;
854 }
855 EXPORT_SYMBOL_GPL(dw_spi_add_host);
856
857 void dw_spi_remove_host(struct dw_spi *dws)
858 {
859         int status = 0;
860
861         if (!dws)
862                 return;
863         mrst_spi_debugfs_remove(dws);
864
865         /* Remove the queue */
866         status = destroy_queue(dws);
867         if (status != 0)
868                 dev_err(&dws->master->dev,
869                         "dw_spi_remove: workqueue will not complete, message memory not freed\n");
870
871         if (dws->dma_ops && dws->dma_ops->dma_exit)
872                 dws->dma_ops->dma_exit(dws);
873         spi_enable_chip(dws, 0);
874         /* Disable clk */
875         spi_set_clk(dws, 0);
876 }
877 EXPORT_SYMBOL_GPL(dw_spi_remove_host);
878
879 int dw_spi_suspend_host(struct dw_spi *dws)
880 {
881         int ret = 0;
882
883         ret = stop_queue(dws);
884         if (ret)
885                 return ret;
886         spi_enable_chip(dws, 0);
887         spi_set_clk(dws, 0);
888         return ret;
889 }
890 EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
891
892 int dw_spi_resume_host(struct dw_spi *dws)
893 {
894         int ret;
895
896         spi_hw_init(dws);
897         ret = start_queue(dws);
898         if (ret)
899                 dev_err(&dws->master->dev, "fail to start queue (%d)\n", ret);
900         return ret;
901 }
902 EXPORT_SYMBOL_GPL(dw_spi_resume_host);
903
904 MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
905 MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
906 MODULE_LICENSE("GPL v2");