2 * Copyright (C) 2016 Broadcom
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation version 2.
8 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
9 * kind, whether express or implied; without even the implied warranty
10 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
14 #include <linux/clk.h>
15 #include <linux/delay.h>
16 #include <linux/err.h>
18 #include <linux/math64.h>
19 #include <linux/module.h>
21 #include <linux/platform_device.h>
22 #include <linux/pwm.h>
24 #define IPROC_PWM_CTRL_OFFSET 0x00
25 #define IPROC_PWM_CTRL_TYPE_SHIFT(ch) (15 + (ch))
26 #define IPROC_PWM_CTRL_POLARITY_SHIFT(ch) (8 + (ch))
27 #define IPROC_PWM_CTRL_EN_SHIFT(ch) (ch)
29 #define IPROC_PWM_PERIOD_OFFSET(ch) (0x04 + ((ch) << 3))
30 #define IPROC_PWM_PERIOD_MIN 0x02
31 #define IPROC_PWM_PERIOD_MAX 0xffff
33 #define IPROC_PWM_DUTY_CYCLE_OFFSET(ch) (0x08 + ((ch) << 3))
34 #define IPROC_PWM_DUTY_CYCLE_MIN 0x00
35 #define IPROC_PWM_DUTY_CYCLE_MAX 0xffff
37 #define IPROC_PWM_PRESCALE_OFFSET 0x24
38 #define IPROC_PWM_PRESCALE_BITS 0x06
39 #define IPROC_PWM_PRESCALE_SHIFT(ch) ((3 - (ch)) * \
40 IPROC_PWM_PRESCALE_BITS)
41 #define IPROC_PWM_PRESCALE_MASK(ch) (IPROC_PWM_PRESCALE_MAX << \
42 IPROC_PWM_PRESCALE_SHIFT(ch))
43 #define IPROC_PWM_PRESCALE_MIN 0x00
44 #define IPROC_PWM_PRESCALE_MAX 0x3f
52 static inline struct iproc_pwmc *to_iproc_pwmc(struct pwm_chip *chip)
54 return container_of(chip, struct iproc_pwmc, chip);
57 static void iproc_pwmc_enable(struct iproc_pwmc *ip, unsigned int channel)
61 value = readl(ip->base + IPROC_PWM_CTRL_OFFSET);
62 value |= 1 << IPROC_PWM_CTRL_EN_SHIFT(channel);
63 writel(value, ip->base + IPROC_PWM_CTRL_OFFSET);
65 /* must be a 400 ns delay between clearing and setting enable bit */
69 static void iproc_pwmc_disable(struct iproc_pwmc *ip, unsigned int channel)
73 value = readl(ip->base + IPROC_PWM_CTRL_OFFSET);
74 value &= ~(1 << IPROC_PWM_CTRL_EN_SHIFT(channel));
75 writel(value, ip->base + IPROC_PWM_CTRL_OFFSET);
77 /* must be a 400 ns delay between clearing and setting enable bit */
81 static void iproc_pwmc_get_state(struct pwm_chip *chip, struct pwm_device *pwm,
82 struct pwm_state *state)
84 struct iproc_pwmc *ip = to_iproc_pwmc(chip);
88 value = readl(ip->base + IPROC_PWM_CTRL_OFFSET);
90 if (value & BIT(IPROC_PWM_CTRL_EN_SHIFT(pwm->hwpwm)))
91 state->enabled = true;
93 state->enabled = false;
95 if (value & BIT(IPROC_PWM_CTRL_POLARITY_SHIFT(pwm->hwpwm)))
96 state->polarity = PWM_POLARITY_NORMAL;
98 state->polarity = PWM_POLARITY_INVERSED;
100 rate = clk_get_rate(ip->clk);
103 state->duty_cycle = 0;
107 value = readl(ip->base + IPROC_PWM_PRESCALE_OFFSET);
108 prescale = value >> IPROC_PWM_PRESCALE_SHIFT(pwm->hwpwm);
109 prescale &= IPROC_PWM_PRESCALE_MAX;
111 multi = NSEC_PER_SEC * (prescale + 1);
113 value = readl(ip->base + IPROC_PWM_PERIOD_OFFSET(pwm->hwpwm));
114 tmp = (value & IPROC_PWM_PERIOD_MAX) * multi;
115 state->period = div64_u64(tmp, rate);
117 value = readl(ip->base + IPROC_PWM_DUTY_CYCLE_OFFSET(pwm->hwpwm));
118 tmp = (value & IPROC_PWM_PERIOD_MAX) * multi;
119 state->duty_cycle = div64_u64(tmp, rate);
122 static int iproc_pwmc_apply(struct pwm_chip *chip, struct pwm_device *pwm,
123 const struct pwm_state *state)
125 unsigned long prescale = IPROC_PWM_PRESCALE_MIN;
126 struct iproc_pwmc *ip = to_iproc_pwmc(chip);
127 u32 value, period, duty;
130 rate = clk_get_rate(ip->clk);
133 * Find period count, duty count and prescale to suit duty_cycle and
134 * period. This is done according to formulas described below:
136 * period_ns = 10^9 * (PRESCALE + 1) * PC / PWM_CLK_RATE
137 * duty_ns = 10^9 * (PRESCALE + 1) * DC / PWM_CLK_RATE
139 * PC = (PWM_CLK_RATE * period_ns) / (10^9 * (PRESCALE + 1))
140 * DC = (PWM_CLK_RATE * duty_ns) / (10^9 * (PRESCALE + 1))
145 div = NSEC_PER_SEC * (prescale + 1);
146 value = rate * state->period;
147 period = div64_u64(value, div);
148 value = rate * state->duty_cycle;
149 duty = div64_u64(value, div);
151 if (period < IPROC_PWM_PERIOD_MIN)
154 if (period <= IPROC_PWM_PERIOD_MAX &&
155 duty <= IPROC_PWM_DUTY_CYCLE_MAX)
158 /* Otherwise, increase prescale and recalculate counts */
159 if (++prescale > IPROC_PWM_PRESCALE_MAX)
163 iproc_pwmc_disable(ip, pwm->hwpwm);
166 value = readl(ip->base + IPROC_PWM_PRESCALE_OFFSET);
167 value &= ~IPROC_PWM_PRESCALE_MASK(pwm->hwpwm);
168 value |= prescale << IPROC_PWM_PRESCALE_SHIFT(pwm->hwpwm);
169 writel(value, ip->base + IPROC_PWM_PRESCALE_OFFSET);
171 /* set period and duty cycle */
172 writel(period, ip->base + IPROC_PWM_PERIOD_OFFSET(pwm->hwpwm));
173 writel(duty, ip->base + IPROC_PWM_DUTY_CYCLE_OFFSET(pwm->hwpwm));
176 value = readl(ip->base + IPROC_PWM_CTRL_OFFSET);
178 if (state->polarity == PWM_POLARITY_NORMAL)
179 value |= 1 << IPROC_PWM_CTRL_POLARITY_SHIFT(pwm->hwpwm);
181 value &= ~(1 << IPROC_PWM_CTRL_POLARITY_SHIFT(pwm->hwpwm));
183 writel(value, ip->base + IPROC_PWM_CTRL_OFFSET);
186 iproc_pwmc_enable(ip, pwm->hwpwm);
191 static const struct pwm_ops iproc_pwm_ops = {
192 .apply = iproc_pwmc_apply,
193 .get_state = iproc_pwmc_get_state,
194 .owner = THIS_MODULE,
197 static int iproc_pwmc_probe(struct platform_device *pdev)
199 struct iproc_pwmc *ip;
200 struct resource *res;
205 ip = devm_kzalloc(&pdev->dev, sizeof(*ip), GFP_KERNEL);
209 platform_set_drvdata(pdev, ip);
211 ip->chip.dev = &pdev->dev;
212 ip->chip.ops = &iproc_pwm_ops;
215 ip->chip.of_xlate = of_pwm_xlate_with_flags;
216 ip->chip.of_pwm_n_cells = 3;
218 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
219 ip->base = devm_ioremap_resource(&pdev->dev, res);
220 if (IS_ERR(ip->base))
221 return PTR_ERR(ip->base);
223 ip->clk = devm_clk_get(&pdev->dev, NULL);
224 if (IS_ERR(ip->clk)) {
225 dev_err(&pdev->dev, "failed to get clock: %ld\n",
227 return PTR_ERR(ip->clk);
230 ret = clk_prepare_enable(ip->clk);
232 dev_err(&pdev->dev, "failed to enable clock: %d\n", ret);
236 /* Set full drive and normal polarity for all channels */
237 value = readl(ip->base + IPROC_PWM_CTRL_OFFSET);
239 for (i = 0; i < ip->chip.npwm; i++) {
240 value &= ~(1 << IPROC_PWM_CTRL_TYPE_SHIFT(i));
241 value |= 1 << IPROC_PWM_CTRL_POLARITY_SHIFT(i);
244 writel(value, ip->base + IPROC_PWM_CTRL_OFFSET);
246 ret = pwmchip_add(&ip->chip);
248 dev_err(&pdev->dev, "failed to add PWM chip: %d\n", ret);
249 clk_disable_unprepare(ip->clk);
255 static int iproc_pwmc_remove(struct platform_device *pdev)
257 struct iproc_pwmc *ip = platform_get_drvdata(pdev);
259 clk_disable_unprepare(ip->clk);
261 return pwmchip_remove(&ip->chip);
264 static const struct of_device_id bcm_iproc_pwmc_dt[] = {
265 { .compatible = "brcm,iproc-pwm" },
268 MODULE_DEVICE_TABLE(of, bcm_iproc_pwmc_dt);
270 static struct platform_driver iproc_pwmc_driver = {
272 .name = "bcm-iproc-pwm",
273 .of_match_table = bcm_iproc_pwmc_dt,
275 .probe = iproc_pwmc_probe,
276 .remove = iproc_pwmc_remove,
278 module_platform_driver(iproc_pwmc_driver);
280 MODULE_AUTHOR("Yendapally Reddy Dhananjaya Reddy <yendapally.reddy@broadcom.com>");
281 MODULE_DESCRIPTION("Broadcom iProc PWM driver");
282 MODULE_LICENSE("GPL v2");