2 * Allwinner A1X SoCs pinctrl driver.
4 * Copyright (C) 2012 Maxime Ripard
6 * Maxime Ripard <maxime.ripard@free-electrons.com>
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
13 #ifndef __PINCTRL_SUNXI_H
14 #define __PINCTRL_SUNXI_H
16 #include <linux/kernel.h>
17 #include <linux/spinlock.h>
32 #define SUNXI_PINCTRL_PIN(bank, pin) \
33 PINCTRL_PIN(P ## bank ## _BASE + (pin), "P" #bank #pin)
35 #define SUNXI_PIN_NAME_MAX_LEN 5
37 #define BANK_MEM_SIZE 0x24
38 #define MUX_REGS_OFFSET 0x0
39 #define DATA_REGS_OFFSET 0x10
40 #define DLEVEL_REGS_OFFSET 0x14
41 #define PULL_REGS_OFFSET 0x1c
43 #define PINS_PER_BANK 32
44 #define MUX_PINS_PER_REG 8
45 #define MUX_PINS_BITS 4
46 #define MUX_PINS_MASK 0x0f
47 #define DATA_PINS_PER_REG 32
48 #define DATA_PINS_BITS 1
49 #define DATA_PINS_MASK 0x01
50 #define DLEVEL_PINS_PER_REG 16
51 #define DLEVEL_PINS_BITS 2
52 #define DLEVEL_PINS_MASK 0x03
53 #define PULL_PINS_PER_REG 16
54 #define PULL_PINS_BITS 2
55 #define PULL_PINS_MASK 0x03
57 #define IRQ_PER_BANK 32
59 #define IRQ_CFG_REG 0x200
60 #define IRQ_CFG_IRQ_PER_REG 8
61 #define IRQ_CFG_IRQ_BITS 4
62 #define IRQ_CFG_IRQ_MASK ((1 << IRQ_CFG_IRQ_BITS) - 1)
63 #define IRQ_CTRL_REG 0x210
64 #define IRQ_CTRL_IRQ_PER_REG 32
65 #define IRQ_CTRL_IRQ_BITS 1
66 #define IRQ_CTRL_IRQ_MASK ((1 << IRQ_CTRL_IRQ_BITS) - 1)
67 #define IRQ_STATUS_REG 0x214
68 #define IRQ_STATUS_IRQ_PER_REG 32
69 #define IRQ_STATUS_IRQ_BITS 1
70 #define IRQ_STATUS_IRQ_MASK ((1 << IRQ_STATUS_IRQ_BITS) - 1)
72 #define IRQ_DEBOUNCE_REG 0x218
74 #define IRQ_MEM_SIZE 0x20
76 #define IRQ_EDGE_RISING 0x00
77 #define IRQ_EDGE_FALLING 0x01
78 #define IRQ_LEVEL_HIGH 0x02
79 #define IRQ_LEVEL_LOW 0x03
80 #define IRQ_EDGE_BOTH 0x04
82 #define SUN4I_FUNC_INPUT 0
83 #define SUN4I_FUNC_IRQ 6
85 #define PINCTRL_SUN5I_A10S BIT(1)
86 #define PINCTRL_SUN5I_A13 BIT(2)
87 #define PINCTRL_SUN5I_GR8 BIT(3)
88 #define PINCTRL_SUN6I_A31 BIT(4)
89 #define PINCTRL_SUN6I_A31S BIT(5)
90 #define PINCTRL_SUN4I_A10 BIT(6)
91 #define PINCTRL_SUN7I_A20 BIT(7)
92 #define PINCTRL_SUN8I_R40 BIT(8)
94 struct sunxi_desc_function {
95 unsigned long variant;
102 struct sunxi_desc_pin {
103 struct pinctrl_pin_desc pin;
104 unsigned long variant;
105 struct sunxi_desc_function *functions;
108 struct sunxi_pinctrl_desc {
109 const struct sunxi_desc_pin *pins;
113 const unsigned int *irq_bank_map;
114 bool irq_read_needs_mux;
115 bool disable_strict_mode;
118 struct sunxi_pinctrl_function {
124 struct sunxi_pinctrl_group {
129 struct sunxi_pinctrl_regulator {
130 struct regulator *regulator;
134 struct sunxi_pinctrl {
135 void __iomem *membase;
136 struct gpio_chip *chip;
137 const struct sunxi_pinctrl_desc *desc;
139 struct sunxi_pinctrl_regulator regulators[9];
140 struct irq_domain *domain;
141 struct sunxi_pinctrl_function *functions;
143 struct sunxi_pinctrl_group *groups;
148 struct pinctrl_dev *pctl_dev;
149 unsigned long variant;
152 #define SUNXI_PIN(_pin, ...) \
155 .functions = (struct sunxi_desc_function[]){ \
156 __VA_ARGS__, { } }, \
159 #define SUNXI_PIN_VARIANT(_pin, _variant, ...) \
162 .variant = _variant, \
163 .functions = (struct sunxi_desc_function[]){ \
164 __VA_ARGS__, { } }, \
167 #define SUNXI_FUNCTION(_val, _name) \
173 #define SUNXI_FUNCTION_VARIANT(_val, _name, _variant) \
177 .variant = _variant, \
180 #define SUNXI_FUNCTION_IRQ(_val, _irq) \
187 #define SUNXI_FUNCTION_IRQ_BANK(_val, _bank, _irq) \
196 * The sunXi PIO registers are organized as is:
197 * 0x00 - 0x0c Muxing values.
198 * 8 pins per register, each pin having a 4bits value
200 * 32 bits per register, each pin corresponding to one bit
201 * 0x14 - 0x18 Drive level
202 * 16 pins per register, each pin having a 2bits value
203 * 0x1c - 0x20 Pull-Up values
204 * 16 pins per register, each pin having a 2bits value
206 * This is for the first bank. Each bank will have the same layout,
207 * with an offset being a multiple of 0x24.
209 * The following functions calculate from the pin number the register
210 * and the bit offset that we should access.
212 static inline u32 sunxi_mux_reg(u16 pin)
214 u8 bank = pin / PINS_PER_BANK;
215 u32 offset = bank * BANK_MEM_SIZE;
216 offset += MUX_REGS_OFFSET;
217 offset += pin % PINS_PER_BANK / MUX_PINS_PER_REG * 0x04;
218 return round_down(offset, 4);
221 static inline u32 sunxi_mux_offset(u16 pin)
223 u32 pin_num = pin % MUX_PINS_PER_REG;
224 return pin_num * MUX_PINS_BITS;
227 static inline u32 sunxi_data_reg(u16 pin)
229 u8 bank = pin / PINS_PER_BANK;
230 u32 offset = bank * BANK_MEM_SIZE;
231 offset += DATA_REGS_OFFSET;
232 offset += pin % PINS_PER_BANK / DATA_PINS_PER_REG * 0x04;
233 return round_down(offset, 4);
236 static inline u32 sunxi_data_offset(u16 pin)
238 u32 pin_num = pin % DATA_PINS_PER_REG;
239 return pin_num * DATA_PINS_BITS;
242 static inline u32 sunxi_dlevel_reg(u16 pin)
244 u8 bank = pin / PINS_PER_BANK;
245 u32 offset = bank * BANK_MEM_SIZE;
246 offset += DLEVEL_REGS_OFFSET;
247 offset += pin % PINS_PER_BANK / DLEVEL_PINS_PER_REG * 0x04;
248 return round_down(offset, 4);
251 static inline u32 sunxi_dlevel_offset(u16 pin)
253 u32 pin_num = pin % DLEVEL_PINS_PER_REG;
254 return pin_num * DLEVEL_PINS_BITS;
257 static inline u32 sunxi_pull_reg(u16 pin)
259 u8 bank = pin / PINS_PER_BANK;
260 u32 offset = bank * BANK_MEM_SIZE;
261 offset += PULL_REGS_OFFSET;
262 offset += pin % PINS_PER_BANK / PULL_PINS_PER_REG * 0x04;
263 return round_down(offset, 4);
266 static inline u32 sunxi_pull_offset(u16 pin)
268 u32 pin_num = pin % PULL_PINS_PER_REG;
269 return pin_num * PULL_PINS_BITS;
272 static inline u32 sunxi_irq_hw_bank_num(const struct sunxi_pinctrl_desc *desc, u8 bank)
274 if (!desc->irq_bank_map)
277 return desc->irq_bank_map[bank];
280 static inline u32 sunxi_irq_cfg_reg(const struct sunxi_pinctrl_desc *desc,
283 u8 bank = irq / IRQ_PER_BANK;
284 u8 reg = (irq % IRQ_PER_BANK) / IRQ_CFG_IRQ_PER_REG * 0x04;
287 sunxi_irq_hw_bank_num(desc, bank) * IRQ_MEM_SIZE + reg;
290 static inline u32 sunxi_irq_cfg_offset(u16 irq)
292 u32 irq_num = irq % IRQ_CFG_IRQ_PER_REG;
293 return irq_num * IRQ_CFG_IRQ_BITS;
296 static inline u32 sunxi_irq_ctrl_reg_from_bank(const struct sunxi_pinctrl_desc *desc, u8 bank)
298 return IRQ_CTRL_REG + sunxi_irq_hw_bank_num(desc, bank) * IRQ_MEM_SIZE;
301 static inline u32 sunxi_irq_ctrl_reg(const struct sunxi_pinctrl_desc *desc,
304 u8 bank = irq / IRQ_PER_BANK;
306 return sunxi_irq_ctrl_reg_from_bank(desc, bank);
309 static inline u32 sunxi_irq_ctrl_offset(u16 irq)
311 u32 irq_num = irq % IRQ_CTRL_IRQ_PER_REG;
312 return irq_num * IRQ_CTRL_IRQ_BITS;
315 static inline u32 sunxi_irq_debounce_reg_from_bank(const struct sunxi_pinctrl_desc *desc, u8 bank)
317 return IRQ_DEBOUNCE_REG +
318 sunxi_irq_hw_bank_num(desc, bank) * IRQ_MEM_SIZE;
321 static inline u32 sunxi_irq_status_reg_from_bank(const struct sunxi_pinctrl_desc *desc, u8 bank)
323 return IRQ_STATUS_REG +
324 sunxi_irq_hw_bank_num(desc, bank) * IRQ_MEM_SIZE;
327 static inline u32 sunxi_irq_status_reg(const struct sunxi_pinctrl_desc *desc,
330 u8 bank = irq / IRQ_PER_BANK;
332 return sunxi_irq_status_reg_from_bank(desc, bank);
335 static inline u32 sunxi_irq_status_offset(u16 irq)
337 u32 irq_num = irq % IRQ_STATUS_IRQ_PER_REG;
338 return irq_num * IRQ_STATUS_IRQ_BITS;
341 int sunxi_pinctrl_init_with_variant(struct platform_device *pdev,
342 const struct sunxi_pinctrl_desc *desc,
343 unsigned long variant);
345 #define sunxi_pinctrl_init(_dev, _desc) \
346 sunxi_pinctrl_init_with_variant(_dev, _desc, 0)
348 #endif /* __PINCTRL_SUNXI_H */