Merge tag 'libnvdimm-for-5.15' of git://git.kernel.org/pub/scm/linux/kernel/git/nvdim...
[linux-2.6-microblaze.git] / drivers / pinctrl / samsung / pinctrl-exynos.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Exynos specific definitions for Samsung pinctrl and gpiolib driver.
4  *
5  * Copyright (c) 2012 Samsung Electronics Co., Ltd.
6  *              http://www.samsung.com
7  * Copyright (c) 2012 Linaro Ltd
8  *              http://www.linaro.org
9  *
10  * This file contains the Exynos specific definitions for the Samsung
11  * pinctrl/gpiolib interface drivers.
12  *
13  * Author: Thomas Abraham <thomas.ab@samsung.com>
14  */
15
16 #ifndef __PINCTRL_SAMSUNG_EXYNOS_H
17 #define __PINCTRL_SAMSUNG_EXYNOS_H
18
19 /* External GPIO and wakeup interrupt related definitions */
20 #define EXYNOS_GPIO_ECON_OFFSET         0x700
21 #define EXYNOS_GPIO_EFLTCON_OFFSET      0x800
22 #define EXYNOS_GPIO_EMASK_OFFSET        0x900
23 #define EXYNOS_GPIO_EPEND_OFFSET        0xA00
24 #define EXYNOS_WKUP_ECON_OFFSET         0xE00
25 #define EXYNOS_WKUP_EMASK_OFFSET        0xF00
26 #define EXYNOS_WKUP_EPEND_OFFSET        0xF40
27 #define EXYNOS7_WKUP_ECON_OFFSET        0x700
28 #define EXYNOS7_WKUP_EMASK_OFFSET       0x900
29 #define EXYNOS7_WKUP_EPEND_OFFSET       0xA00
30 #define EXYNOS_SVC_OFFSET               0xB08
31
32 /* helpers to access interrupt service register */
33 #define EXYNOS_SVC_GROUP_SHIFT          3
34 #define EXYNOS_SVC_GROUP_MASK           0x1f
35 #define EXYNOS_SVC_NUM_MASK             7
36 #define EXYNOS_SVC_GROUP(x)             ((x >> EXYNOS_SVC_GROUP_SHIFT) & \
37                                                 EXYNOS_SVC_GROUP_MASK)
38
39 /* Exynos specific external interrupt trigger types */
40 #define EXYNOS_EINT_LEVEL_LOW           0
41 #define EXYNOS_EINT_LEVEL_HIGH          1
42 #define EXYNOS_EINT_EDGE_FALLING        2
43 #define EXYNOS_EINT_EDGE_RISING         3
44 #define EXYNOS_EINT_EDGE_BOTH           4
45 #define EXYNOS_EINT_CON_MASK            0xF
46 #define EXYNOS_EINT_CON_LEN             4
47
48 #define EXYNOS_EINT_MAX_PER_BANK        8
49 #define EXYNOS_EINT_NR_WKUP_EINT
50
51 #define EXYNOS_PIN_BANK_EINTN(pins, reg, id)            \
52         {                                               \
53                 .type           = &bank_type_off,       \
54                 .pctl_offset    = reg,                  \
55                 .nr_pins        = pins,                 \
56                 .eint_type      = EINT_TYPE_NONE,       \
57                 .name           = id                    \
58         }
59
60 #define EXYNOS_PIN_BANK_EINTG(pins, reg, id, offs)      \
61         {                                               \
62                 .type           = &bank_type_off,       \
63                 .pctl_offset    = reg,                  \
64                 .nr_pins        = pins,                 \
65                 .eint_type      = EINT_TYPE_GPIO,       \
66                 .eint_offset    = offs,                 \
67                 .name           = id                    \
68         }
69
70 #define EXYNOS_PIN_BANK_EINTW(pins, reg, id, offs)      \
71         {                                               \
72                 .type           = &bank_type_alive,     \
73                 .pctl_offset    = reg,                  \
74                 .nr_pins        = pins,                 \
75                 .eint_type      = EINT_TYPE_WKUP,       \
76                 .eint_offset    = offs,                 \
77                 .name           = id                    \
78         }
79
80 #define EXYNOS5433_PIN_BANK_EINTG(pins, reg, id, offs)          \
81         {                                                       \
82                 .type           = &exynos5433_bank_type_off,    \
83                 .pctl_offset    = reg,                          \
84                 .nr_pins        = pins,                         \
85                 .eint_type      = EINT_TYPE_GPIO,               \
86                 .eint_offset    = offs,                         \
87                 .name           = id                            \
88         }
89
90 #define EXYNOS5433_PIN_BANK_EINTW(pins, reg, id, offs)          \
91         {                                                       \
92                 .type           = &exynos5433_bank_type_alive,  \
93                 .pctl_offset    = reg,                          \
94                 .nr_pins        = pins,                         \
95                 .eint_type      = EINT_TYPE_WKUP,               \
96                 .eint_offset    = offs,                         \
97                 .name           = id                            \
98         }
99
100 #define EXYNOS5433_PIN_BANK_EINTW_EXT(pins, reg, id, offs, pctl_idx) \
101         {                                                       \
102                 .type           = &exynos5433_bank_type_off,    \
103                 .pctl_offset    = reg,                          \
104                 .nr_pins        = pins,                         \
105                 .eint_type      = EINT_TYPE_WKUP,               \
106                 .eint_offset    = offs,                         \
107                 .name           = id,                           \
108                 .pctl_res_idx   = pctl_idx,                     \
109         }                                                       \
110
111 #define EXYNOS850_PIN_BANK_EINTN(pins, reg, id)                 \
112         {                                                       \
113                 .type           = &exynos850_bank_type_alive,   \
114                 .pctl_offset    = reg,                          \
115                 .nr_pins        = pins,                         \
116                 .eint_type      = EINT_TYPE_NONE,               \
117                 .name           = id                            \
118         }
119
120 #define EXYNOS850_PIN_BANK_EINTG(pins, reg, id, offs)           \
121         {                                                       \
122                 .type           = &exynos850_bank_type_off,     \
123                 .pctl_offset    = reg,                          \
124                 .nr_pins        = pins,                         \
125                 .eint_type      = EINT_TYPE_GPIO,               \
126                 .eint_offset    = offs,                         \
127                 .name           = id                            \
128         }
129
130 #define EXYNOS850_PIN_BANK_EINTW(pins, reg, id, offs)           \
131         {                                                       \
132                 .type           = &exynos850_bank_type_alive,   \
133                 .pctl_offset    = reg,                          \
134                 .nr_pins        = pins,                         \
135                 .eint_type      = EINT_TYPE_WKUP,               \
136                 .eint_offset    = offs,                         \
137                 .name           = id                            \
138         }
139
140 /**
141  * struct exynos_weint_data: irq specific data for all the wakeup interrupts
142  * generated by the external wakeup interrupt controller.
143  * @irq: interrupt number within the domain.
144  * @bank: bank responsible for this interrupt
145  */
146 struct exynos_weint_data {
147         unsigned int irq;
148         struct samsung_pin_bank *bank;
149 };
150
151 /**
152  * struct exynos_muxed_weint_data: irq specific data for muxed wakeup interrupts
153  * generated by the external wakeup interrupt controller.
154  * @nr_banks: count of banks being part of the mux
155  * @banks: array of banks being part of the mux
156  */
157 struct exynos_muxed_weint_data {
158         unsigned int nr_banks;
159         struct samsung_pin_bank *banks[];
160 };
161
162 int exynos_eint_gpio_init(struct samsung_pinctrl_drv_data *d);
163 int exynos_eint_wkup_init(struct samsung_pinctrl_drv_data *d);
164 void exynos_pinctrl_suspend(struct samsung_pinctrl_drv_data *drvdata);
165 void exynos_pinctrl_resume(struct samsung_pinctrl_drv_data *drvdata);
166 struct samsung_retention_ctrl *
167 exynos_retention_init(struct samsung_pinctrl_drv_data *drvdata,
168                       const struct samsung_retention_data *data);
169
170 #endif /* __PINCTRL_SAMSUNG_EXYNOS_H */