1 // SPDX-License-Identifier: GPL-2.0
3 * PCI detection and setup code
6 #include <linux/kernel.h>
7 #include <linux/delay.h>
8 #include <linux/init.h>
10 #include <linux/msi.h>
11 #include <linux/of_pci.h>
12 #include <linux/pci_hotplug.h>
13 #include <linux/slab.h>
14 #include <linux/module.h>
15 #include <linux/cpumask.h>
16 #include <linux/aer.h>
17 #include <linux/acpi.h>
18 #include <linux/hypervisor.h>
19 #include <linux/irqdomain.h>
20 #include <linux/pm_runtime.h>
21 #include <linux/bitfield.h>
24 #define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
25 #define CARDBUS_RESERVE_BUSNR 3
27 static struct resource busn_resource = {
31 .flags = IORESOURCE_BUS,
34 /* Ugh. Need to stop exporting this to modules. */
35 LIST_HEAD(pci_root_buses);
36 EXPORT_SYMBOL(pci_root_buses);
38 static LIST_HEAD(pci_domain_busn_res_list);
40 struct pci_domain_busn_res {
41 struct list_head list;
46 static struct resource *get_pci_domain_busn_res(int domain_nr)
48 struct pci_domain_busn_res *r;
50 list_for_each_entry(r, &pci_domain_busn_res_list, list)
51 if (r->domain_nr == domain_nr)
54 r = kzalloc(sizeof(*r), GFP_KERNEL);
58 r->domain_nr = domain_nr;
61 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
63 list_add_tail(&r->list, &pci_domain_busn_res_list);
69 * Some device drivers need know if PCI is initiated.
70 * Basically, we think PCI is not initiated when there
71 * is no device to be found on the pci_bus_type.
73 int no_pci_devices(void)
78 dev = bus_find_next_device(&pci_bus_type, NULL);
79 no_devices = (dev == NULL);
83 EXPORT_SYMBOL(no_pci_devices);
88 static void release_pcibus_dev(struct device *dev)
90 struct pci_bus *pci_bus = to_pci_bus(dev);
92 put_device(pci_bus->bridge);
93 pci_bus_remove_resources(pci_bus);
94 pci_release_bus_of_node(pci_bus);
98 static struct class pcibus_class = {
100 .dev_release = &release_pcibus_dev,
101 .dev_groups = pcibus_groups,
104 static int __init pcibus_class_init(void)
106 return class_register(&pcibus_class);
108 postcore_initcall(pcibus_class_init);
110 static u64 pci_size(u64 base, u64 maxbase, u64 mask)
112 u64 size = mask & maxbase; /* Find the significant bits */
117 * Get the lowest of them to find the decode size, and from that
120 size = size & ~(size-1);
123 * base == maxbase can be valid only if the BAR has already been
124 * programmed with all 1s.
126 if (base == maxbase && ((base | (size - 1)) & mask) != mask)
132 static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
137 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
138 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
139 flags |= IORESOURCE_IO;
143 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
144 flags |= IORESOURCE_MEM;
145 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
146 flags |= IORESOURCE_PREFETCH;
148 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
150 case PCI_BASE_ADDRESS_MEM_TYPE_32:
152 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
153 /* 1M mem BAR treated as 32-bit BAR */
155 case PCI_BASE_ADDRESS_MEM_TYPE_64:
156 flags |= IORESOURCE_MEM_64;
159 /* mem unknown type treated as 32-bit BAR */
165 #define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
168 * __pci_read_base - Read a PCI BAR
169 * @dev: the PCI device
170 * @type: type of the BAR
171 * @res: resource buffer to be filled in
172 * @pos: BAR position in the config space
174 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
176 int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
177 struct resource *res, unsigned int pos)
179 u32 l = 0, sz = 0, mask;
180 u64 l64, sz64, mask64;
182 struct pci_bus_region region, inverted_region;
183 const char *res_name = pci_resource_name(dev, res - dev->resource);
185 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
187 /* No printks while decoding is disabled! */
188 if (!dev->mmio_always_on) {
189 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
190 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
191 pci_write_config_word(dev, PCI_COMMAND,
192 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
196 res->name = pci_name(dev);
198 pci_read_config_dword(dev, pos, &l);
199 pci_write_config_dword(dev, pos, l | mask);
200 pci_read_config_dword(dev, pos, &sz);
201 pci_write_config_dword(dev, pos, l);
204 * All bits set in sz means the device isn't working properly.
205 * If the BAR isn't implemented, all bits must be 0. If it's a
206 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
209 if (PCI_POSSIBLE_ERROR(sz))
213 * I don't know how l can have all bits set. Copied from old code.
214 * Maybe it fixes a bug on some ancient platform.
216 if (PCI_POSSIBLE_ERROR(l))
219 if (type == pci_bar_unknown) {
220 res->flags = decode_bar(dev, l);
221 res->flags |= IORESOURCE_SIZEALIGN;
222 if (res->flags & IORESOURCE_IO) {
223 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
224 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
225 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
227 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
228 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
229 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
232 if (l & PCI_ROM_ADDRESS_ENABLE)
233 res->flags |= IORESOURCE_ROM_ENABLE;
234 l64 = l & PCI_ROM_ADDRESS_MASK;
235 sz64 = sz & PCI_ROM_ADDRESS_MASK;
236 mask64 = PCI_ROM_ADDRESS_MASK;
239 if (res->flags & IORESOURCE_MEM_64) {
240 pci_read_config_dword(dev, pos + 4, &l);
241 pci_write_config_dword(dev, pos + 4, ~0);
242 pci_read_config_dword(dev, pos + 4, &sz);
243 pci_write_config_dword(dev, pos + 4, l);
245 l64 |= ((u64)l << 32);
246 sz64 |= ((u64)sz << 32);
247 mask64 |= ((u64)~0 << 32);
250 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
251 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
256 sz64 = pci_size(l64, sz64, mask64);
258 pci_info(dev, FW_BUG "%s: invalid; can't size\n", res_name);
262 if (res->flags & IORESOURCE_MEM_64) {
263 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
264 && sz64 > 0x100000000ULL) {
265 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
268 pci_err(dev, "%s: can't handle BAR larger than 4GB (size %#010llx)\n",
269 res_name, (unsigned long long)sz64);
273 if ((sizeof(pci_bus_addr_t) < 8) && l) {
274 /* Above 32-bit boundary; try to reallocate */
275 res->flags |= IORESOURCE_UNSET;
278 pci_info(dev, "%s: can't handle BAR above 4GB (bus address %#010llx)\n",
279 res_name, (unsigned long long)l64);
285 region.end = l64 + sz64 - 1;
287 pcibios_bus_to_resource(dev->bus, res, ®ion);
288 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
291 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
292 * the corresponding resource address (the physical address used by
293 * the CPU. Converting that resource address back to a bus address
294 * should yield the original BAR value:
296 * resource_to_bus(bus_to_resource(A)) == A
298 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
299 * be claimed by the device.
301 if (inverted_region.start != region.start) {
302 res->flags |= IORESOURCE_UNSET;
304 res->end = region.end - region.start;
305 pci_info(dev, "%s: initial BAR value %#010llx invalid\n",
306 res_name, (unsigned long long)region.start);
316 pci_info(dev, "%s %pR\n", res_name, res);
318 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
321 static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
323 unsigned int pos, reg;
325 if (dev->non_compliant_bars)
328 /* Per PCIe r4.0, sec 9.3.4.1.11, the VF BARs are all RO Zero */
332 for (pos = 0; pos < howmany; pos++) {
333 struct resource *res = &dev->resource[pos];
334 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
335 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
339 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
340 dev->rom_base_reg = rom;
341 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
342 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
343 __pci_read_base(dev, pci_bar_mem32, res, rom);
347 static void pci_read_bridge_io(struct pci_dev *dev, struct resource *res,
350 u8 io_base_lo, io_limit_lo;
351 unsigned long io_mask, io_granularity, base, limit;
352 struct pci_bus_region region;
354 io_mask = PCI_IO_RANGE_MASK;
355 io_granularity = 0x1000;
356 if (dev->io_window_1k) {
357 /* Support 1K I/O space granularity */
358 io_mask = PCI_IO_1K_RANGE_MASK;
359 io_granularity = 0x400;
362 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
363 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
364 base = (io_base_lo & io_mask) << 8;
365 limit = (io_limit_lo & io_mask) << 8;
367 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
368 u16 io_base_hi, io_limit_hi;
370 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
371 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
372 base |= ((unsigned long) io_base_hi << 16);
373 limit |= ((unsigned long) io_limit_hi << 16);
377 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
379 region.end = limit + io_granularity - 1;
380 pcibios_bus_to_resource(dev->bus, res, ®ion);
382 pci_info(dev, " bridge window %pR\n", res);
386 static void pci_read_bridge_mmio(struct pci_dev *dev, struct resource *res,
389 u16 mem_base_lo, mem_limit_lo;
390 unsigned long base, limit;
391 struct pci_bus_region region;
393 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
394 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
395 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
396 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
398 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
400 region.end = limit + 0xfffff;
401 pcibios_bus_to_resource(dev->bus, res, ®ion);
403 pci_info(dev, " bridge window %pR\n", res);
407 static void pci_read_bridge_mmio_pref(struct pci_dev *dev, struct resource *res,
410 u16 mem_base_lo, mem_limit_lo;
412 pci_bus_addr_t base, limit;
413 struct pci_bus_region region;
415 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
416 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
417 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
418 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
420 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
421 u32 mem_base_hi, mem_limit_hi;
423 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
424 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
427 * Some bridges set the base > limit by default, and some
428 * (broken) BIOSes do not initialize them. If we find
429 * this, just assume they are not being used.
431 if (mem_base_hi <= mem_limit_hi) {
432 base64 |= (u64) mem_base_hi << 32;
433 limit64 |= (u64) mem_limit_hi << 32;
437 base = (pci_bus_addr_t) base64;
438 limit = (pci_bus_addr_t) limit64;
440 if (base != base64) {
441 pci_err(dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
442 (unsigned long long) base64);
447 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
448 IORESOURCE_MEM | IORESOURCE_PREFETCH;
449 if (res->flags & PCI_PREF_RANGE_TYPE_64)
450 res->flags |= IORESOURCE_MEM_64;
452 region.end = limit + 0xfffff;
453 pcibios_bus_to_resource(dev->bus, res, ®ion);
455 pci_info(dev, " bridge window %pR\n", res);
459 static void pci_read_bridge_windows(struct pci_dev *bridge)
466 pci_read_config_dword(bridge, PCI_PRIMARY_BUS, &buses);
467 res.flags = IORESOURCE_BUS;
468 res.start = (buses >> 8) & 0xff;
469 res.end = (buses >> 16) & 0xff;
470 pci_info(bridge, "PCI bridge to %pR%s\n", &res,
471 bridge->transparent ? " (subtractive decode)" : "");
473 pci_read_config_word(bridge, PCI_IO_BASE, &io);
475 pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
476 pci_read_config_word(bridge, PCI_IO_BASE, &io);
477 pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
480 bridge->io_window = 1;
481 pci_read_bridge_io(bridge, &res, true);
484 pci_read_bridge_mmio(bridge, &res, true);
487 * DECchip 21050 pass 2 errata: the bridge may miss an address
488 * disconnect boundary by one PCI data phase. Workaround: do not
489 * use prefetching on this device.
491 if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
494 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
496 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
498 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
499 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
504 bridge->pref_window = 1;
506 if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
509 * Bridge claims to have a 64-bit prefetchable memory
510 * window; verify that the upper bits are actually
513 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &pmem);
514 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
516 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
517 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, pmem);
519 bridge->pref_64_window = 1;
522 pci_read_bridge_mmio_pref(bridge, &res, true);
525 void pci_read_bridge_bases(struct pci_bus *child)
527 struct pci_dev *dev = child->self;
528 struct resource *res;
531 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
534 pci_info(dev, "PCI bridge to %pR%s\n",
536 dev->transparent ? " (subtractive decode)" : "");
538 pci_bus_remove_resources(child);
539 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
540 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
542 pci_read_bridge_io(child->self, child->resource[0], false);
543 pci_read_bridge_mmio(child->self, child->resource[1], false);
544 pci_read_bridge_mmio_pref(child->self, child->resource[2], false);
546 if (dev->transparent) {
547 pci_bus_for_each_resource(child->parent, res) {
548 if (res && res->flags) {
549 pci_bus_add_resource(child, res,
550 PCI_SUBTRACTIVE_DECODE);
551 pci_info(dev, " bridge window %pR (subtractive decode)\n",
558 static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
562 b = kzalloc(sizeof(*b), GFP_KERNEL);
566 INIT_LIST_HEAD(&b->node);
567 INIT_LIST_HEAD(&b->children);
568 INIT_LIST_HEAD(&b->devices);
569 INIT_LIST_HEAD(&b->slots);
570 INIT_LIST_HEAD(&b->resources);
571 b->max_bus_speed = PCI_SPEED_UNKNOWN;
572 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
573 #ifdef CONFIG_PCI_DOMAINS_GENERIC
575 b->domain_nr = parent->domain_nr;
580 static void pci_release_host_bridge_dev(struct device *dev)
582 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
584 if (bridge->release_fn)
585 bridge->release_fn(bridge);
587 pci_free_resource_list(&bridge->windows);
588 pci_free_resource_list(&bridge->dma_ranges);
592 static void pci_init_host_bridge(struct pci_host_bridge *bridge)
594 INIT_LIST_HEAD(&bridge->windows);
595 INIT_LIST_HEAD(&bridge->dma_ranges);
598 * We assume we can manage these PCIe features. Some systems may
599 * reserve these for use by the platform itself, e.g., an ACPI BIOS
600 * may implement its own AER handling and use _OSC to prevent the
601 * OS from interfering.
603 bridge->native_aer = 1;
604 bridge->native_pcie_hotplug = 1;
605 bridge->native_shpc_hotplug = 1;
606 bridge->native_pme = 1;
607 bridge->native_ltr = 1;
608 bridge->native_dpc = 1;
609 bridge->domain_nr = PCI_DOMAIN_NR_NOT_SET;
610 bridge->native_cxl_error = 1;
612 device_initialize(&bridge->dev);
615 struct pci_host_bridge *pci_alloc_host_bridge(size_t priv)
617 struct pci_host_bridge *bridge;
619 bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL);
623 pci_init_host_bridge(bridge);
624 bridge->dev.release = pci_release_host_bridge_dev;
628 EXPORT_SYMBOL(pci_alloc_host_bridge);
630 static void devm_pci_alloc_host_bridge_release(void *data)
632 pci_free_host_bridge(data);
635 struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
639 struct pci_host_bridge *bridge;
641 bridge = pci_alloc_host_bridge(priv);
645 bridge->dev.parent = dev;
647 ret = devm_add_action_or_reset(dev, devm_pci_alloc_host_bridge_release,
652 ret = devm_of_pci_bridge_init(dev, bridge);
658 EXPORT_SYMBOL(devm_pci_alloc_host_bridge);
660 void pci_free_host_bridge(struct pci_host_bridge *bridge)
662 put_device(&bridge->dev);
664 EXPORT_SYMBOL(pci_free_host_bridge);
666 /* Indexed by PCI_X_SSTATUS_FREQ (secondary bus mode and frequency) */
667 static const unsigned char pcix_bus_speed[] = {
668 PCI_SPEED_UNKNOWN, /* 0 */
669 PCI_SPEED_66MHz_PCIX, /* 1 */
670 PCI_SPEED_100MHz_PCIX, /* 2 */
671 PCI_SPEED_133MHz_PCIX, /* 3 */
672 PCI_SPEED_UNKNOWN, /* 4 */
673 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
674 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
675 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
676 PCI_SPEED_UNKNOWN, /* 8 */
677 PCI_SPEED_66MHz_PCIX_266, /* 9 */
678 PCI_SPEED_100MHz_PCIX_266, /* A */
679 PCI_SPEED_133MHz_PCIX_266, /* B */
680 PCI_SPEED_UNKNOWN, /* C */
681 PCI_SPEED_66MHz_PCIX_533, /* D */
682 PCI_SPEED_100MHz_PCIX_533, /* E */
683 PCI_SPEED_133MHz_PCIX_533 /* F */
686 /* Indexed by PCI_EXP_LNKCAP_SLS, PCI_EXP_LNKSTA_CLS */
687 const unsigned char pcie_link_speed[] = {
688 PCI_SPEED_UNKNOWN, /* 0 */
689 PCIE_SPEED_2_5GT, /* 1 */
690 PCIE_SPEED_5_0GT, /* 2 */
691 PCIE_SPEED_8_0GT, /* 3 */
692 PCIE_SPEED_16_0GT, /* 4 */
693 PCIE_SPEED_32_0GT, /* 5 */
694 PCIE_SPEED_64_0GT, /* 6 */
695 PCI_SPEED_UNKNOWN, /* 7 */
696 PCI_SPEED_UNKNOWN, /* 8 */
697 PCI_SPEED_UNKNOWN, /* 9 */
698 PCI_SPEED_UNKNOWN, /* A */
699 PCI_SPEED_UNKNOWN, /* B */
700 PCI_SPEED_UNKNOWN, /* C */
701 PCI_SPEED_UNKNOWN, /* D */
702 PCI_SPEED_UNKNOWN, /* E */
703 PCI_SPEED_UNKNOWN /* F */
705 EXPORT_SYMBOL_GPL(pcie_link_speed);
707 const char *pci_speed_string(enum pci_bus_speed speed)
709 /* Indexed by the pci_bus_speed enum */
710 static const char *speed_strings[] = {
711 "33 MHz PCI", /* 0x00 */
712 "66 MHz PCI", /* 0x01 */
713 "66 MHz PCI-X", /* 0x02 */
714 "100 MHz PCI-X", /* 0x03 */
715 "133 MHz PCI-X", /* 0x04 */
720 "66 MHz PCI-X 266", /* 0x09 */
721 "100 MHz PCI-X 266", /* 0x0a */
722 "133 MHz PCI-X 266", /* 0x0b */
723 "Unknown AGP", /* 0x0c */
728 "66 MHz PCI-X 533", /* 0x11 */
729 "100 MHz PCI-X 533", /* 0x12 */
730 "133 MHz PCI-X 533", /* 0x13 */
731 "2.5 GT/s PCIe", /* 0x14 */
732 "5.0 GT/s PCIe", /* 0x15 */
733 "8.0 GT/s PCIe", /* 0x16 */
734 "16.0 GT/s PCIe", /* 0x17 */
735 "32.0 GT/s PCIe", /* 0x18 */
736 "64.0 GT/s PCIe", /* 0x19 */
739 if (speed < ARRAY_SIZE(speed_strings))
740 return speed_strings[speed];
743 EXPORT_SYMBOL_GPL(pci_speed_string);
745 void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
747 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
749 EXPORT_SYMBOL_GPL(pcie_update_link_speed);
751 static unsigned char agp_speeds[] = {
759 static enum pci_bus_speed agp_speed(int agp3, int agpstat)
765 else if (agpstat & 2)
767 else if (agpstat & 1)
779 return agp_speeds[index];
782 static void pci_set_bus_speed(struct pci_bus *bus)
784 struct pci_dev *bridge = bus->self;
787 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
789 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
793 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
794 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
796 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
797 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
800 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
803 enum pci_bus_speed max;
805 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
808 if (status & PCI_X_SSTATUS_533MHZ) {
809 max = PCI_SPEED_133MHz_PCIX_533;
810 } else if (status & PCI_X_SSTATUS_266MHZ) {
811 max = PCI_SPEED_133MHz_PCIX_266;
812 } else if (status & PCI_X_SSTATUS_133MHZ) {
813 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
814 max = PCI_SPEED_133MHz_PCIX_ECC;
816 max = PCI_SPEED_133MHz_PCIX;
818 max = PCI_SPEED_66MHz_PCIX;
821 bus->max_bus_speed = max;
823 pcix_bus_speed[FIELD_GET(PCI_X_SSTATUS_FREQ, status)];
828 if (pci_is_pcie(bridge)) {
832 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
833 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
835 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
836 pcie_update_link_speed(bus, linksta);
840 static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
842 struct irq_domain *d;
844 /* If the host bridge driver sets a MSI domain of the bridge, use it */
845 d = dev_get_msi_domain(bus->bridge);
848 * Any firmware interface that can resolve the msi_domain
849 * should be called from here.
852 d = pci_host_bridge_of_msi_domain(bus);
854 d = pci_host_bridge_acpi_msi_domain(bus);
857 * If no IRQ domain was found via the OF tree, try looking it up
858 * directly through the fwnode_handle.
861 struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
864 d = irq_find_matching_fwnode(fwnode,
871 static void pci_set_bus_msi_domain(struct pci_bus *bus)
873 struct irq_domain *d;
877 * The bus can be a root bus, a subordinate bus, or a virtual bus
878 * created by an SR-IOV device. Walk up to the first bridge device
879 * found or derive the domain from the host bridge.
881 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
883 d = dev_get_msi_domain(&b->self->dev);
887 d = pci_host_bridge_msi_domain(b);
889 dev_set_msi_domain(&bus->dev, d);
892 static int pci_register_host_bridge(struct pci_host_bridge *bridge)
894 struct device *parent = bridge->dev.parent;
895 struct resource_entry *window, *next, *n;
896 struct pci_bus *bus, *b;
897 resource_size_t offset, next_offset;
898 LIST_HEAD(resources);
899 struct resource *res, *next_res;
904 bus = pci_alloc_bus(NULL);
910 bus->sysdata = bridge->sysdata;
911 bus->ops = bridge->ops;
912 bus->number = bus->busn_res.start = bridge->busnr;
913 #ifdef CONFIG_PCI_DOMAINS_GENERIC
914 if (bridge->domain_nr == PCI_DOMAIN_NR_NOT_SET)
915 bus->domain_nr = pci_bus_find_domain_nr(bus, parent);
917 bus->domain_nr = bridge->domain_nr;
918 if (bus->domain_nr < 0) {
919 err = bus->domain_nr;
924 b = pci_find_bus(pci_domain_nr(bus), bridge->busnr);
926 /* Ignore it if we already got here via a different bridge */
927 dev_dbg(&b->dev, "bus already known\n");
932 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus),
935 err = pcibios_root_bridge_prepare(bridge);
939 /* Temporarily move resources off the list */
940 list_splice_init(&bridge->windows, &resources);
941 err = device_add(&bridge->dev);
943 put_device(&bridge->dev);
946 bus->bridge = get_device(&bridge->dev);
947 device_enable_async_suspend(bus->bridge);
948 pci_set_bus_of_node(bus);
949 pci_set_bus_msi_domain(bus);
950 if (bridge->msi_domain && !dev_get_msi_domain(&bus->dev) &&
951 !pci_host_of_has_msi_map(parent))
952 bus->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
955 set_dev_node(bus->bridge, pcibus_to_node(bus));
957 bus->dev.class = &pcibus_class;
958 bus->dev.parent = bus->bridge;
960 dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number);
961 name = dev_name(&bus->dev);
963 err = device_register(&bus->dev);
967 pcibios_add_bus(bus);
969 if (bus->ops->add_bus) {
970 err = bus->ops->add_bus(bus);
971 if (WARN_ON(err < 0))
972 dev_err(&bus->dev, "failed to add bus: %d\n", err);
975 /* Create legacy_io and legacy_mem files for this bus */
976 pci_create_legacy_files(bus);
979 dev_info(parent, "PCI host bridge to bus %s\n", name);
981 pr_info("PCI host bridge to bus %s\n", name);
983 if (nr_node_ids > 1 && pcibus_to_node(bus) == NUMA_NO_NODE)
984 dev_warn(&bus->dev, "Unknown NUMA node; performance will be reduced\n");
986 /* Coalesce contiguous windows */
987 resource_list_for_each_entry_safe(window, n, &resources) {
988 if (list_is_last(&window->node, &resources))
991 next = list_next_entry(window, node);
992 offset = window->offset;
994 next_offset = next->offset;
995 next_res = next->res;
997 if (res->flags != next_res->flags || offset != next_offset)
1000 if (res->end + 1 == next_res->start) {
1001 next_res->start = res->start;
1002 res->flags = res->start = res->end = 0;
1006 /* Add initial resources to the bus */
1007 resource_list_for_each_entry_safe(window, n, &resources) {
1008 offset = window->offset;
1010 if (!res->flags && !res->start && !res->end) {
1011 release_resource(res);
1012 resource_list_destroy_entry(window);
1016 list_move_tail(&window->node, &bridge->windows);
1018 if (res->flags & IORESOURCE_BUS)
1019 pci_bus_insert_busn_res(bus, bus->number, res->end);
1021 pci_bus_add_resource(bus, res, 0);
1024 if (resource_type(res) == IORESOURCE_IO)
1025 fmt = " (bus address [%#06llx-%#06llx])";
1027 fmt = " (bus address [%#010llx-%#010llx])";
1029 snprintf(addr, sizeof(addr), fmt,
1030 (unsigned long long)(res->start - offset),
1031 (unsigned long long)(res->end - offset));
1035 dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr);
1038 down_write(&pci_bus_sem);
1039 list_add_tail(&bus->node, &pci_root_buses);
1040 up_write(&pci_bus_sem);
1045 put_device(&bridge->dev);
1046 device_del(&bridge->dev);
1049 #ifdef CONFIG_PCI_DOMAINS_GENERIC
1050 pci_bus_release_domain_nr(bus, parent);
1056 static bool pci_bridge_child_ext_cfg_accessible(struct pci_dev *bridge)
1062 * If extended config space isn't accessible on a bridge's primary
1063 * bus, we certainly can't access it on the secondary bus.
1065 if (bridge->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
1069 * PCIe Root Ports and switch ports are PCIe on both sides, so if
1070 * extended config space is accessible on the primary, it's also
1071 * accessible on the secondary.
1073 if (pci_is_pcie(bridge) &&
1074 (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT ||
1075 pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM ||
1076 pci_pcie_type(bridge) == PCI_EXP_TYPE_DOWNSTREAM))
1080 * For the other bridge types:
1081 * - PCI-to-PCI bridges
1082 * - PCIe-to-PCI/PCI-X forward bridges
1083 * - PCI/PCI-X-to-PCIe reverse bridges
1084 * extended config space on the secondary side is only accessible
1085 * if the bridge supports PCI-X Mode 2.
1087 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
1091 pci_read_config_dword(bridge, pos + PCI_X_STATUS, &status);
1092 return status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ);
1095 static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
1096 struct pci_dev *bridge, int busnr)
1098 struct pci_bus *child;
1099 struct pci_host_bridge *host;
1103 /* Allocate a new bus and inherit stuff from the parent */
1104 child = pci_alloc_bus(parent);
1108 child->parent = parent;
1109 child->sysdata = parent->sysdata;
1110 child->bus_flags = parent->bus_flags;
1112 host = pci_find_host_bridge(parent);
1113 if (host->child_ops)
1114 child->ops = host->child_ops;
1116 child->ops = parent->ops;
1119 * Initialize some portions of the bus device, but don't register
1120 * it now as the parent is not properly set up yet.
1122 child->dev.class = &pcibus_class;
1123 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1125 /* Set up the primary, secondary and subordinate bus numbers */
1126 child->number = child->busn_res.start = busnr;
1127 child->primary = parent->busn_res.start;
1128 child->busn_res.end = 0xff;
1131 child->dev.parent = parent->bridge;
1135 child->self = bridge;
1136 child->bridge = get_device(&bridge->dev);
1137 child->dev.parent = child->bridge;
1138 pci_set_bus_of_node(child);
1139 pci_set_bus_speed(child);
1142 * Check whether extended config space is accessible on the child
1143 * bus. Note that we currently assume it is always accessible on
1146 if (!pci_bridge_child_ext_cfg_accessible(bridge)) {
1147 child->bus_flags |= PCI_BUS_FLAGS_NO_EXTCFG;
1148 pci_info(child, "extended config space not accessible\n");
1151 /* Set up default resource pointers and names */
1152 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1153 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
1154 child->resource[i]->name = child->name;
1156 bridge->subordinate = child;
1159 pci_set_bus_msi_domain(child);
1160 ret = device_register(&child->dev);
1163 pcibios_add_bus(child);
1165 if (child->ops->add_bus) {
1166 ret = child->ops->add_bus(child);
1167 if (WARN_ON(ret < 0))
1168 dev_err(&child->dev, "failed to add bus: %d\n", ret);
1171 /* Create legacy_io and legacy_mem files for this bus */
1172 pci_create_legacy_files(child);
1177 struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
1180 struct pci_bus *child;
1182 child = pci_alloc_child_bus(parent, dev, busnr);
1184 down_write(&pci_bus_sem);
1185 list_add_tail(&child->node, &parent->children);
1186 up_write(&pci_bus_sem);
1190 EXPORT_SYMBOL(pci_add_new_bus);
1192 static void pci_enable_crs(struct pci_dev *pdev)
1196 /* Enable CRS Software Visibility if supported */
1197 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
1198 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
1199 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
1200 PCI_EXP_RTCTL_CRSSVE);
1203 static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
1204 unsigned int available_buses);
1206 * pci_ea_fixed_busnrs() - Read fixed Secondary and Subordinate bus
1207 * numbers from EA capability.
1209 * @sec: updated with secondary bus number from EA
1210 * @sub: updated with subordinate bus number from EA
1212 * If @dev is a bridge with EA capability that specifies valid secondary
1213 * and subordinate bus numbers, return true with the bus numbers in @sec
1214 * and @sub. Otherwise return false.
1216 static bool pci_ea_fixed_busnrs(struct pci_dev *dev, u8 *sec, u8 *sub)
1222 if (dev->hdr_type != PCI_HEADER_TYPE_BRIDGE)
1225 /* find PCI EA capability in list */
1226 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
1230 offset = ea + PCI_EA_FIRST_ENT;
1231 pci_read_config_dword(dev, offset, &dw);
1232 ea_sec = FIELD_GET(PCI_EA_SEC_BUS_MASK, dw);
1233 ea_sub = FIELD_GET(PCI_EA_SUB_BUS_MASK, dw);
1234 if (ea_sec == 0 || ea_sub < ea_sec)
1243 * pci_scan_bridge_extend() - Scan buses behind a bridge
1244 * @bus: Parent bus the bridge is on
1245 * @dev: Bridge itself
1246 * @max: Starting subordinate number of buses behind this bridge
1247 * @available_buses: Total number of buses available for this bridge and
1248 * the devices below. After the minimal bus space has
1249 * been allocated the remaining buses will be
1250 * distributed equally between hotplug-capable bridges.
1251 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1252 * that need to be reconfigured.
1254 * If it's a bridge, configure it and scan the bus behind it.
1255 * For CardBus bridges, we don't scan behind as the devices will
1256 * be handled by the bridge driver itself.
1258 * We need to process bridges in two passes -- first we scan those
1259 * already configured by the BIOS and after we are done with all of
1260 * them, we proceed to assigning numbers to the remaining buses in
1261 * order to avoid overlaps between old and new bus numbers.
1263 * Return: New subordinate number covering all buses behind this bridge.
1265 static int pci_scan_bridge_extend(struct pci_bus *bus, struct pci_dev *dev,
1266 int max, unsigned int available_buses,
1269 struct pci_bus *child;
1270 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
1271 u32 buses, i, j = 0;
1273 u8 primary, secondary, subordinate;
1276 u8 fixed_sec, fixed_sub;
1280 * Make sure the bridge is powered on to be able to access config
1281 * space of devices below it.
1283 pm_runtime_get_sync(&dev->dev);
1285 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
1286 primary = buses & 0xFF;
1287 secondary = (buses >> 8) & 0xFF;
1288 subordinate = (buses >> 16) & 0xFF;
1290 pci_dbg(dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
1291 secondary, subordinate, pass);
1293 if (!primary && (primary != bus->number) && secondary && subordinate) {
1294 pci_warn(dev, "Primary bus is hard wired to 0\n");
1295 primary = bus->number;
1298 /* Check if setup is sensible at all */
1300 (primary != bus->number || secondary <= bus->number ||
1301 secondary > subordinate)) {
1302 pci_info(dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
1303 secondary, subordinate);
1308 * Disable Master-Abort Mode during probing to avoid reporting of
1309 * bus errors in some architectures.
1311 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
1312 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
1313 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
1315 pci_enable_crs(dev);
1317 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
1318 !is_cardbus && !broken) {
1319 unsigned int cmax, buses;
1322 * Bus already configured by firmware, process it in the
1323 * first pass and just note the configuration.
1329 * The bus might already exist for two reasons: Either we
1330 * are rescanning the bus or the bus is reachable through
1331 * more than one bridge. The second case can happen with
1332 * the i450NX chipset.
1334 child = pci_find_bus(pci_domain_nr(bus), secondary);
1336 child = pci_add_new_bus(bus, dev, secondary);
1339 child->primary = primary;
1340 pci_bus_insert_busn_res(child, secondary, subordinate);
1341 child->bridge_ctl = bctl;
1344 buses = subordinate - secondary;
1345 cmax = pci_scan_child_bus_extend(child, buses);
1346 if (cmax > subordinate)
1347 pci_warn(dev, "bridge has subordinate %02x but max busn %02x\n",
1350 /* Subordinate should equal child->busn_res.end */
1351 if (subordinate > max)
1356 * We need to assign a number to this bus which we always
1357 * do in the second pass.
1360 if (pcibios_assign_all_busses() || broken || is_cardbus)
1363 * Temporarily disable forwarding of the
1364 * configuration cycles on all bridges in
1365 * this bus segment to avoid possible
1366 * conflicts in the second pass between two
1367 * bridges programmed with overlapping bus
1370 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
1376 pci_write_config_word(dev, PCI_STATUS, 0xffff);
1378 /* Read bus numbers from EA Capability (if present) */
1379 fixed_buses = pci_ea_fixed_busnrs(dev, &fixed_sec, &fixed_sub);
1381 next_busnr = fixed_sec;
1383 next_busnr = max + 1;
1386 * Prevent assigning a bus number that already exists.
1387 * This can happen when a bridge is hot-plugged, so in this
1388 * case we only re-scan this bus.
1390 child = pci_find_bus(pci_domain_nr(bus), next_busnr);
1392 child = pci_add_new_bus(bus, dev, next_busnr);
1395 pci_bus_insert_busn_res(child, next_busnr,
1399 if (available_buses)
1402 buses = (buses & 0xff000000)
1403 | ((unsigned int)(child->primary) << 0)
1404 | ((unsigned int)(child->busn_res.start) << 8)
1405 | ((unsigned int)(child->busn_res.end) << 16);
1408 * yenta.c forces a secondary latency timer of 176.
1409 * Copy that behaviour here.
1412 buses &= ~0xff000000;
1413 buses |= CARDBUS_LATENCY_TIMER << 24;
1416 /* We need to blast all three values with a single write */
1417 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
1420 child->bridge_ctl = bctl;
1421 max = pci_scan_child_bus_extend(child, available_buses);
1425 * For CardBus bridges, we leave 4 bus numbers as
1426 * cards with a PCI-to-PCI bridge can be inserted
1429 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
1430 struct pci_bus *parent = bus;
1431 if (pci_find_bus(pci_domain_nr(bus),
1434 while (parent->parent) {
1435 if ((!pcibios_assign_all_busses()) &&
1436 (parent->busn_res.end > max) &&
1437 (parent->busn_res.end <= max+i)) {
1440 parent = parent->parent;
1445 * Often, there are two CardBus
1446 * bridges -- try to leave one
1447 * valid bus number for each one.
1457 * Set subordinate bus number to its real value.
1458 * If fixed subordinate bus number exists from EA
1459 * capability then use it.
1463 pci_bus_update_busn_res_end(child, max);
1464 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
1467 sprintf(child->name,
1468 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1469 pci_domain_nr(bus), child->number);
1471 /* Check that all devices are accessible */
1472 while (bus->parent) {
1473 if ((child->busn_res.end > bus->busn_res.end) ||
1474 (child->number > bus->busn_res.end) ||
1475 (child->number < bus->number) ||
1476 (child->busn_res.end < bus->number)) {
1477 dev_info(&dev->dev, "devices behind bridge are unusable because %pR cannot be assigned for them\n",
1485 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1487 pm_runtime_put(&dev->dev);
1493 * pci_scan_bridge() - Scan buses behind a bridge
1494 * @bus: Parent bus the bridge is on
1495 * @dev: Bridge itself
1496 * @max: Starting subordinate number of buses behind this bridge
1497 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1498 * that need to be reconfigured.
1500 * If it's a bridge, configure it and scan the bus behind it.
1501 * For CardBus bridges, we don't scan behind as the devices will
1502 * be handled by the bridge driver itself.
1504 * We need to process bridges in two passes -- first we scan those
1505 * already configured by the BIOS and after we are done with all of
1506 * them, we proceed to assigning numbers to the remaining buses in
1507 * order to avoid overlaps between old and new bus numbers.
1509 * Return: New subordinate number covering all buses behind this bridge.
1511 int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1513 return pci_scan_bridge_extend(bus, dev, max, 0, pass);
1515 EXPORT_SYMBOL(pci_scan_bridge);
1518 * Read interrupt line and base address registers.
1519 * The architecture-dependent code can tweak these, of course.
1521 static void pci_read_irq(struct pci_dev *dev)
1525 /* VFs are not allowed to use INTx, so skip the config reads */
1526 if (dev->is_virtfn) {
1532 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
1535 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1539 void set_pcie_port_type(struct pci_dev *pdev)
1545 struct pci_dev *parent;
1547 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1551 pdev->pcie_cap = pos;
1552 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16);
1553 pdev->pcie_flags_reg = reg16;
1554 pci_read_config_dword(pdev, pos + PCI_EXP_DEVCAP, &pdev->devcap);
1555 pdev->pcie_mpss = FIELD_GET(PCI_EXP_DEVCAP_PAYLOAD, pdev->devcap);
1557 pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, ®32);
1558 if (reg32 & PCI_EXP_LNKCAP_DLLLARC)
1559 pdev->link_active_reporting = 1;
1561 parent = pci_upstream_bridge(pdev);
1566 * Some systems do not identify their upstream/downstream ports
1567 * correctly so detect impossible configurations here and correct
1568 * the port type accordingly.
1570 type = pci_pcie_type(pdev);
1571 if (type == PCI_EXP_TYPE_DOWNSTREAM) {
1573 * If pdev claims to be downstream port but the parent
1574 * device is also downstream port assume pdev is actually
1577 if (pcie_downstream_port(parent)) {
1578 pci_info(pdev, "claims to be downstream port but is acting as upstream port, correcting type\n");
1579 pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1580 pdev->pcie_flags_reg |= PCI_EXP_TYPE_UPSTREAM;
1582 } else if (type == PCI_EXP_TYPE_UPSTREAM) {
1584 * If pdev claims to be upstream port but the parent
1585 * device is also upstream port assume pdev is actually
1588 if (pci_pcie_type(parent) == PCI_EXP_TYPE_UPSTREAM) {
1589 pci_info(pdev, "claims to be upstream port but is acting as downstream port, correcting type\n");
1590 pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1591 pdev->pcie_flags_reg |= PCI_EXP_TYPE_DOWNSTREAM;
1596 void set_pcie_hotplug_bridge(struct pci_dev *pdev)
1600 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, ®32);
1601 if (reg32 & PCI_EXP_SLTCAP_HPC)
1602 pdev->is_hotplug_bridge = 1;
1605 static void set_pcie_thunderbolt(struct pci_dev *dev)
1609 /* Is the device part of a Thunderbolt controller? */
1610 vsec = pci_find_vsec_capability(dev, PCI_VENDOR_ID_INTEL, PCI_VSEC_ID_INTEL_TBT);
1612 dev->is_thunderbolt = 1;
1615 static void set_pcie_untrusted(struct pci_dev *dev)
1617 struct pci_dev *parent;
1620 * If the upstream bridge is untrusted we treat this device
1621 * untrusted as well.
1623 parent = pci_upstream_bridge(dev);
1624 if (parent && (parent->untrusted || parent->external_facing))
1625 dev->untrusted = true;
1628 static void pci_set_removable(struct pci_dev *dev)
1630 struct pci_dev *parent = pci_upstream_bridge(dev);
1633 * We (only) consider everything downstream from an external_facing
1634 * device to be removable by the user. We're mainly concerned with
1635 * consumer platforms with user accessible thunderbolt ports that are
1636 * vulnerable to DMA attacks, and we expect those ports to be marked by
1637 * the firmware as external_facing. Devices in traditional hotplug
1638 * slots can technically be removed, but the expectation is that unless
1639 * the port is marked with external_facing, such devices are less
1640 * accessible to user / may not be removed by end user, and thus not
1641 * exposed as "removable" to userspace.
1644 (parent->external_facing || dev_is_removable(&parent->dev)))
1645 dev_set_removable(&dev->dev, DEVICE_REMOVABLE);
1649 * pci_ext_cfg_is_aliased - Is ext config space just an alias of std config?
1652 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1653 * when forwarding a type1 configuration request the bridge must check that
1654 * the extended register address field is zero. The bridge is not permitted
1655 * to forward the transactions and must handle it as an Unsupported Request.
1656 * Some bridges do not follow this rule and simply drop the extended register
1657 * bits, resulting in the standard config space being aliased, every 256
1658 * bytes across the entire configuration space. Test for this condition by
1659 * comparing the first dword of each potential alias to the vendor/device ID.
1661 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1662 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1664 static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1666 #ifdef CONFIG_PCI_QUIRKS
1670 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1672 for (pos = PCI_CFG_SPACE_SIZE;
1673 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1674 ret = pci_read_config_dword(dev, pos, &tmp);
1675 if ((ret != PCIBIOS_SUCCESSFUL) || (header != tmp))
1686 * pci_cfg_space_size_ext - Get the configuration space size of the PCI device
1689 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1690 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1691 * access it. Maybe we don't have a way to generate extended config space
1692 * accesses, or the device is behind a reverse Express bridge. So we try
1693 * reading the dword at 0x100 which must either be 0 or a valid extended
1694 * capability header.
1696 static int pci_cfg_space_size_ext(struct pci_dev *dev)
1699 int pos = PCI_CFG_SPACE_SIZE;
1701 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1702 return PCI_CFG_SPACE_SIZE;
1703 if (PCI_POSSIBLE_ERROR(status) || pci_ext_cfg_is_aliased(dev))
1704 return PCI_CFG_SPACE_SIZE;
1706 return PCI_CFG_SPACE_EXP_SIZE;
1709 int pci_cfg_space_size(struct pci_dev *dev)
1715 #ifdef CONFIG_PCI_IOV
1717 * Per the SR-IOV specification (rev 1.1, sec 3.5), VFs are required to
1718 * implement a PCIe capability and therefore must implement extended
1719 * config space. We can skip the NO_EXTCFG test below and the
1720 * reachability/aliasing test in pci_cfg_space_size_ext() by virtue of
1721 * the fact that the SR-IOV capability on the PF resides in extended
1722 * config space and must be accessible and non-aliased to have enabled
1723 * support for this VF. This is a micro performance optimization for
1724 * systems supporting many VFs.
1727 return PCI_CFG_SPACE_EXP_SIZE;
1730 if (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
1731 return PCI_CFG_SPACE_SIZE;
1733 class = dev->class >> 8;
1734 if (class == PCI_CLASS_BRIDGE_HOST)
1735 return pci_cfg_space_size_ext(dev);
1737 if (pci_is_pcie(dev))
1738 return pci_cfg_space_size_ext(dev);
1740 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1742 return PCI_CFG_SPACE_SIZE;
1744 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1745 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1746 return pci_cfg_space_size_ext(dev);
1748 return PCI_CFG_SPACE_SIZE;
1751 static u32 pci_class(struct pci_dev *dev)
1755 #ifdef CONFIG_PCI_IOV
1757 return dev->physfn->sriov->class;
1759 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
1763 static void pci_subsystem_ids(struct pci_dev *dev, u16 *vendor, u16 *device)
1765 #ifdef CONFIG_PCI_IOV
1766 if (dev->is_virtfn) {
1767 *vendor = dev->physfn->sriov->subsystem_vendor;
1768 *device = dev->physfn->sriov->subsystem_device;
1772 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, vendor);
1773 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, device);
1776 static u8 pci_hdr_type(struct pci_dev *dev)
1780 #ifdef CONFIG_PCI_IOV
1782 return dev->physfn->sriov->hdr_type;
1784 pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
1788 #define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
1791 * pci_intx_mask_broken - Test PCI_COMMAND_INTX_DISABLE writability
1794 * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev. Check this
1795 * at enumeration-time to avoid modifying PCI_COMMAND at run-time.
1797 static int pci_intx_mask_broken(struct pci_dev *dev)
1799 u16 orig, toggle, new;
1801 pci_read_config_word(dev, PCI_COMMAND, &orig);
1802 toggle = orig ^ PCI_COMMAND_INTX_DISABLE;
1803 pci_write_config_word(dev, PCI_COMMAND, toggle);
1804 pci_read_config_word(dev, PCI_COMMAND, &new);
1806 pci_write_config_word(dev, PCI_COMMAND, orig);
1809 * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI
1810 * r2.3, so strictly speaking, a device is not *broken* if it's not
1811 * writable. But we'll live with the misnomer for now.
1818 static void early_dump_pci_device(struct pci_dev *pdev)
1823 pci_info(pdev, "config space:\n");
1825 for (i = 0; i < 256; i += 4)
1826 pci_read_config_dword(pdev, i, &value[i / 4]);
1828 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 1,
1832 static const char *pci_type_str(struct pci_dev *dev)
1834 static const char * const str[] = {
1836 "PCIe Legacy Endpoint",
1840 "PCIe Switch Upstream Port",
1841 "PCIe Switch Downstream Port",
1842 "PCIe to PCI/PCI-X bridge",
1843 "PCI/PCI-X to PCIe bridge",
1844 "PCIe Root Complex Integrated Endpoint",
1845 "PCIe Root Complex Event Collector",
1849 if (pci_is_pcie(dev)) {
1850 type = pci_pcie_type(dev);
1851 if (type < ARRAY_SIZE(str))
1854 return "PCIe unknown";
1857 switch (dev->hdr_type) {
1858 case PCI_HEADER_TYPE_NORMAL:
1859 return "conventional PCI endpoint";
1860 case PCI_HEADER_TYPE_BRIDGE:
1861 return "conventional PCI bridge";
1862 case PCI_HEADER_TYPE_CARDBUS:
1863 return "CardBus bridge";
1865 return "conventional PCI";
1870 * pci_setup_device - Fill in class and map information of a device
1871 * @dev: the device structure to fill
1873 * Initialize the device structure with information about the device's
1874 * vendor,class,memory and IO-space addresses, IRQ lines etc.
1875 * Called at initialisation of the PCI subsystem and by CardBus services.
1876 * Returns 0 on success and negative if unknown type of device (not normal,
1877 * bridge or CardBus).
1879 int pci_setup_device(struct pci_dev *dev)
1885 struct pci_bus_region region;
1886 struct resource *res;
1888 hdr_type = pci_hdr_type(dev);
1890 dev->sysdata = dev->bus->sysdata;
1891 dev->dev.parent = dev->bus->bridge;
1892 dev->dev.bus = &pci_bus_type;
1893 dev->hdr_type = hdr_type & 0x7f;
1894 dev->multifunction = !!(hdr_type & 0x80);
1895 dev->error_state = pci_channel_io_normal;
1896 set_pcie_port_type(dev);
1898 err = pci_set_of_node(dev);
1901 pci_set_acpi_fwnode(dev);
1903 pci_dev_assign_slot(dev);
1906 * Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1907 * set this higher, assuming the system even supports it.
1909 dev->dma_mask = 0xffffffff;
1911 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1912 dev->bus->number, PCI_SLOT(dev->devfn),
1913 PCI_FUNC(dev->devfn));
1915 class = pci_class(dev);
1917 dev->revision = class & 0xff;
1918 dev->class = class >> 8; /* upper 3 bytes */
1921 early_dump_pci_device(dev);
1923 /* Need to have dev->class ready */
1924 dev->cfg_size = pci_cfg_space_size(dev);
1926 /* Need to have dev->cfg_size ready */
1927 set_pcie_thunderbolt(dev);
1929 set_pcie_untrusted(dev);
1931 /* "Unknown power state" */
1932 dev->current_state = PCI_UNKNOWN;
1934 /* Early fixups, before probing the BARs */
1935 pci_fixup_device(pci_fixup_early, dev);
1937 pci_set_removable(dev);
1939 pci_info(dev, "[%04x:%04x] type %02x class %#08x %s\n",
1940 dev->vendor, dev->device, dev->hdr_type, dev->class,
1943 /* Device class may be changed after fixup */
1944 class = dev->class >> 8;
1946 if (dev->non_compliant_bars && !dev->mmio_always_on) {
1947 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1948 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
1949 pci_info(dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
1950 cmd &= ~PCI_COMMAND_IO;
1951 cmd &= ~PCI_COMMAND_MEMORY;
1952 pci_write_config_word(dev, PCI_COMMAND, cmd);
1956 dev->broken_intx_masking = pci_intx_mask_broken(dev);
1958 switch (dev->hdr_type) { /* header type */
1959 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1960 if (class == PCI_CLASS_BRIDGE_PCI)
1963 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1965 pci_subsystem_ids(dev, &dev->subsystem_vendor, &dev->subsystem_device);
1968 * Do the ugly legacy mode stuff here rather than broken chip
1969 * quirk code. Legacy mode ATA controllers have fixed
1970 * addresses. These are not always echoed in BAR0-3, and
1971 * BAR0-3 in a few cases contain junk!
1973 if (class == PCI_CLASS_STORAGE_IDE) {
1975 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1976 if ((progif & 1) == 0) {
1977 region.start = 0x1F0;
1979 res = &dev->resource[0];
1980 res->flags = LEGACY_IO_RESOURCE;
1981 pcibios_bus_to_resource(dev->bus, res, ®ion);
1982 pci_info(dev, "BAR 0 %pR: legacy IDE quirk\n",
1984 region.start = 0x3F6;
1986 res = &dev->resource[1];
1987 res->flags = LEGACY_IO_RESOURCE;
1988 pcibios_bus_to_resource(dev->bus, res, ®ion);
1989 pci_info(dev, "BAR 1 %pR: legacy IDE quirk\n",
1992 if ((progif & 4) == 0) {
1993 region.start = 0x170;
1995 res = &dev->resource[2];
1996 res->flags = LEGACY_IO_RESOURCE;
1997 pcibios_bus_to_resource(dev->bus, res, ®ion);
1998 pci_info(dev, "BAR 2 %pR: legacy IDE quirk\n",
2000 region.start = 0x376;
2002 res = &dev->resource[3];
2003 res->flags = LEGACY_IO_RESOURCE;
2004 pcibios_bus_to_resource(dev->bus, res, ®ion);
2005 pci_info(dev, "BAR 3 %pR: legacy IDE quirk\n",
2011 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
2013 * The PCI-to-PCI bridge spec requires that subtractive
2014 * decoding (i.e. transparent) bridge must have programming
2015 * interface code of 0x01.
2018 dev->transparent = ((dev->class & 0xff) == 1);
2019 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
2020 pci_read_bridge_windows(dev);
2021 set_pcie_hotplug_bridge(dev);
2022 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
2024 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
2025 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
2029 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
2030 if (class != PCI_CLASS_BRIDGE_CARDBUS)
2033 pci_read_bases(dev, 1, 0);
2034 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
2035 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
2038 default: /* unknown header */
2039 pci_err(dev, "unknown header type %02x, ignoring device\n",
2041 pci_release_of_node(dev);
2045 pci_err(dev, "ignoring class %#08x (doesn't match header type %02x)\n",
2046 dev->class, dev->hdr_type);
2047 dev->class = PCI_CLASS_NOT_DEFINED << 8;
2050 /* We found a fine healthy device, go go go... */
2054 static void pci_configure_mps(struct pci_dev *dev)
2056 struct pci_dev *bridge = pci_upstream_bridge(dev);
2057 int mps, mpss, p_mps, rc;
2059 if (!pci_is_pcie(dev))
2062 /* MPS and MRRS fields are of type 'RsvdP' for VFs, short-circuit out */
2067 * For Root Complex Integrated Endpoints, program the maximum
2068 * supported value unless limited by the PCIE_BUS_PEER2PEER case.
2070 if (pci_pcie_type(dev) == PCI_EXP_TYPE_RC_END) {
2071 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2074 mps = 128 << dev->pcie_mpss;
2075 rc = pcie_set_mps(dev, mps);
2077 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
2083 if (!bridge || !pci_is_pcie(bridge))
2086 mps = pcie_get_mps(dev);
2087 p_mps = pcie_get_mps(bridge);
2092 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
2093 pci_warn(dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
2094 mps, pci_name(bridge), p_mps);
2099 * Fancier MPS configuration is done later by
2100 * pcie_bus_configure_settings()
2102 if (pcie_bus_config != PCIE_BUS_DEFAULT)
2105 mpss = 128 << dev->pcie_mpss;
2106 if (mpss < p_mps && pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) {
2107 pcie_set_mps(bridge, mpss);
2108 pci_info(dev, "Upstream bridge's Max Payload Size set to %d (was %d, max %d)\n",
2109 mpss, p_mps, 128 << bridge->pcie_mpss);
2110 p_mps = pcie_get_mps(bridge);
2113 rc = pcie_set_mps(dev, p_mps);
2115 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
2120 pci_info(dev, "Max Payload Size set to %d (was %d, max %d)\n",
2124 int pci_configure_extended_tags(struct pci_dev *dev, void *ign)
2126 struct pci_host_bridge *host;
2131 if (!pci_is_pcie(dev))
2134 ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
2138 if (!(cap & PCI_EXP_DEVCAP_EXT_TAG))
2141 ret = pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
2145 host = pci_find_host_bridge(dev->bus);
2150 * If some device in the hierarchy doesn't handle Extended Tags
2151 * correctly, make sure they're disabled.
2153 if (host->no_ext_tags) {
2154 if (ctl & PCI_EXP_DEVCTL_EXT_TAG) {
2155 pci_info(dev, "disabling Extended Tags\n");
2156 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2157 PCI_EXP_DEVCTL_EXT_TAG);
2162 if (!(ctl & PCI_EXP_DEVCTL_EXT_TAG)) {
2163 pci_info(dev, "enabling Extended Tags\n");
2164 pcie_capability_set_word(dev, PCI_EXP_DEVCTL,
2165 PCI_EXP_DEVCTL_EXT_TAG);
2171 * pcie_relaxed_ordering_enabled - Probe for PCIe relaxed ordering enable
2172 * @dev: PCI device to query
2174 * Returns true if the device has enabled relaxed ordering attribute.
2176 bool pcie_relaxed_ordering_enabled(struct pci_dev *dev)
2180 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &v);
2182 return !!(v & PCI_EXP_DEVCTL_RELAX_EN);
2184 EXPORT_SYMBOL(pcie_relaxed_ordering_enabled);
2186 static void pci_configure_relaxed_ordering(struct pci_dev *dev)
2188 struct pci_dev *root;
2190 /* PCI_EXP_DEVCTL_RELAX_EN is RsvdP in VFs */
2194 if (!pcie_relaxed_ordering_enabled(dev))
2198 * For now, we only deal with Relaxed Ordering issues with Root
2199 * Ports. Peer-to-Peer DMA is another can of worms.
2201 root = pcie_find_root_port(dev);
2205 if (root->dev_flags & PCI_DEV_FLAGS_NO_RELAXED_ORDERING) {
2206 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2207 PCI_EXP_DEVCTL_RELAX_EN);
2208 pci_info(dev, "Relaxed Ordering disabled because the Root Port didn't support it\n");
2212 static void pci_configure_ltr(struct pci_dev *dev)
2214 #ifdef CONFIG_PCIEASPM
2215 struct pci_host_bridge *host = pci_find_host_bridge(dev->bus);
2216 struct pci_dev *bridge;
2219 if (!pci_is_pcie(dev))
2222 /* Read L1 PM substate capabilities */
2223 dev->l1ss = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_L1SS);
2225 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2226 if (!(cap & PCI_EXP_DEVCAP2_LTR))
2229 pcie_capability_read_dword(dev, PCI_EXP_DEVCTL2, &ctl);
2230 if (ctl & PCI_EXP_DEVCTL2_LTR_EN) {
2231 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) {
2236 bridge = pci_upstream_bridge(dev);
2237 if (bridge && bridge->ltr_path)
2243 if (!host->native_ltr)
2247 * Software must not enable LTR in an Endpoint unless the Root
2248 * Complex and all intermediate Switches indicate support for LTR.
2249 * PCIe r4.0, sec 6.18.
2251 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) {
2252 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
2253 PCI_EXP_DEVCTL2_LTR_EN);
2259 * If we're configuring a hot-added device, LTR was likely
2260 * disabled in the upstream bridge, so re-enable it before enabling
2261 * it in the new device.
2263 bridge = pci_upstream_bridge(dev);
2264 if (bridge && bridge->ltr_path) {
2265 pci_bridge_reconfigure_ltr(dev);
2266 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
2267 PCI_EXP_DEVCTL2_LTR_EN);
2273 static void pci_configure_eetlp_prefix(struct pci_dev *dev)
2275 #ifdef CONFIG_PCI_PASID
2276 struct pci_dev *bridge;
2280 if (!pci_is_pcie(dev))
2283 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2284 if (!(cap & PCI_EXP_DEVCAP2_EE_PREFIX))
2287 pcie_type = pci_pcie_type(dev);
2288 if (pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
2289 pcie_type == PCI_EXP_TYPE_RC_END)
2290 dev->eetlp_prefix_path = 1;
2292 bridge = pci_upstream_bridge(dev);
2293 if (bridge && bridge->eetlp_prefix_path)
2294 dev->eetlp_prefix_path = 1;
2299 static void pci_configure_serr(struct pci_dev *dev)
2303 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
2306 * A bridge will not forward ERR_ messages coming from an
2307 * endpoint unless SERR# forwarding is enabled.
2309 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &control);
2310 if (!(control & PCI_BRIDGE_CTL_SERR)) {
2311 control |= PCI_BRIDGE_CTL_SERR;
2312 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, control);
2317 static void pci_configure_device(struct pci_dev *dev)
2319 pci_configure_mps(dev);
2320 pci_configure_extended_tags(dev, NULL);
2321 pci_configure_relaxed_ordering(dev);
2322 pci_configure_ltr(dev);
2323 pci_configure_eetlp_prefix(dev);
2324 pci_configure_serr(dev);
2326 pci_acpi_program_hp_params(dev);
2329 static void pci_release_capabilities(struct pci_dev *dev)
2333 pci_iov_release(dev);
2334 pci_free_cap_save_buffers(dev);
2338 * pci_release_dev - Free a PCI device structure when all users of it are
2340 * @dev: device that's been disconnected
2342 * Will be called only by the device core when all users of this PCI device are
2345 static void pci_release_dev(struct device *dev)
2347 struct pci_dev *pci_dev;
2349 pci_dev = to_pci_dev(dev);
2350 pci_release_capabilities(pci_dev);
2351 pci_release_of_node(pci_dev);
2352 pcibios_release_device(pci_dev);
2353 pci_bus_put(pci_dev->bus);
2354 kfree(pci_dev->driver_override);
2355 bitmap_free(pci_dev->dma_alias_mask);
2356 dev_dbg(dev, "device released\n");
2360 struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
2362 struct pci_dev *dev;
2364 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
2368 INIT_LIST_HEAD(&dev->bus_list);
2369 dev->dev.type = &pci_dev_type;
2370 dev->bus = pci_bus_get(bus);
2371 dev->driver_exclusive_resource = (struct resource) {
2372 .name = "PCI Exclusive",
2377 spin_lock_init(&dev->pcie_cap_lock);
2378 #ifdef CONFIG_PCI_MSI
2379 raw_spin_lock_init(&dev->msi_lock);
2383 EXPORT_SYMBOL(pci_alloc_dev);
2385 static bool pci_bus_crs_vendor_id(u32 l)
2387 return (l & 0xffff) == PCI_VENDOR_ID_PCI_SIG;
2390 static bool pci_bus_wait_crs(struct pci_bus *bus, int devfn, u32 *l,
2395 if (!pci_bus_crs_vendor_id(*l))
2396 return true; /* not a CRS completion */
2399 return false; /* CRS, but caller doesn't want to wait */
2402 * We got the reserved Vendor ID that indicates a completion with
2403 * Configuration Request Retry Status (CRS). Retry until we get a
2404 * valid Vendor ID or we time out.
2406 while (pci_bus_crs_vendor_id(*l)) {
2407 if (delay > timeout) {
2408 pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n",
2409 pci_domain_nr(bus), bus->number,
2410 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2415 pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n",
2416 pci_domain_nr(bus), bus->number,
2417 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2422 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2427 pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n",
2428 pci_domain_nr(bus), bus->number,
2429 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2434 bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2437 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2440 /* Some broken boards return 0 or ~0 (PCI_ERROR_RESPONSE) if a slot is empty: */
2441 if (PCI_POSSIBLE_ERROR(*l) || *l == 0x00000000 ||
2442 *l == 0x0000ffff || *l == 0xffff0000)
2445 if (pci_bus_crs_vendor_id(*l))
2446 return pci_bus_wait_crs(bus, devfn, l, timeout);
2451 bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2454 #ifdef CONFIG_PCI_QUIRKS
2455 struct pci_dev *bridge = bus->self;
2458 * Certain IDT switches have an issue where they improperly trigger
2459 * ACS Source Validation errors on completions for config reads.
2461 if (bridge && bridge->vendor == PCI_VENDOR_ID_IDT &&
2462 bridge->device == 0x80b5)
2463 return pci_idt_bus_quirk(bus, devfn, l, timeout);
2466 return pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
2468 EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
2471 * Read the config data for a PCI device, sanity-check it,
2472 * and fill in the dev structure.
2474 static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
2476 struct pci_dev *dev;
2479 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
2482 dev = pci_alloc_dev(bus);
2487 dev->vendor = l & 0xffff;
2488 dev->device = (l >> 16) & 0xffff;
2490 if (pci_setup_device(dev)) {
2491 pci_bus_put(dev->bus);
2499 void pcie_report_downtraining(struct pci_dev *dev)
2501 if (!pci_is_pcie(dev))
2504 /* Look from the device up to avoid downstream ports with no devices */
2505 if ((pci_pcie_type(dev) != PCI_EXP_TYPE_ENDPOINT) &&
2506 (pci_pcie_type(dev) != PCI_EXP_TYPE_LEG_END) &&
2507 (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM))
2510 /* Multi-function PCIe devices share the same link/status */
2511 if (PCI_FUNC(dev->devfn) != 0 || dev->is_virtfn)
2514 /* Print link status only if the device is constrained by the fabric */
2515 __pcie_print_link_status(dev, false);
2518 static void pci_init_capabilities(struct pci_dev *dev)
2520 pci_ea_init(dev); /* Enhanced Allocation */
2521 pci_msi_init(dev); /* Disable MSI */
2522 pci_msix_init(dev); /* Disable MSI-X */
2524 /* Buffers for saving PCIe and PCI-X capabilities */
2525 pci_allocate_cap_save_buffers(dev);
2527 pci_pm_init(dev); /* Power Management */
2528 pci_vpd_init(dev); /* Vital Product Data */
2529 pci_configure_ari(dev); /* Alternative Routing-ID Forwarding */
2530 pci_iov_init(dev); /* Single Root I/O Virtualization */
2531 pci_ats_init(dev); /* Address Translation Services */
2532 pci_pri_init(dev); /* Page Request Interface */
2533 pci_pasid_init(dev); /* Process Address Space ID */
2534 pci_acs_init(dev); /* Access Control Services */
2535 pci_ptm_init(dev); /* Precision Time Measurement */
2536 pci_aer_init(dev); /* Advanced Error Reporting */
2537 pci_dpc_init(dev); /* Downstream Port Containment */
2538 pci_rcec_init(dev); /* Root Complex Event Collector */
2539 pci_doe_init(dev); /* Data Object Exchange */
2541 pcie_report_downtraining(dev);
2542 pci_init_reset_methods(dev);
2546 * This is the equivalent of pci_host_bridge_msi_domain() that acts on
2547 * devices. Firmware interfaces that can select the MSI domain on a
2548 * per-device basis should be called from here.
2550 static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
2552 struct irq_domain *d;
2555 * If a domain has been set through the pcibios_device_add()
2556 * callback, then this is the one (platform code knows best).
2558 d = dev_get_msi_domain(&dev->dev);
2563 * Let's see if we have a firmware interface able to provide
2566 d = pci_msi_get_device_domain(dev);
2573 static void pci_set_msi_domain(struct pci_dev *dev)
2575 struct irq_domain *d;
2578 * If the platform or firmware interfaces cannot supply a
2579 * device-specific MSI domain, then inherit the default domain
2580 * from the host bridge itself.
2582 d = pci_dev_msi_domain(dev);
2584 d = dev_get_msi_domain(&dev->bus->dev);
2586 dev_set_msi_domain(&dev->dev, d);
2589 void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
2593 pci_configure_device(dev);
2595 device_initialize(&dev->dev);
2596 dev->dev.release = pci_release_dev;
2598 set_dev_node(&dev->dev, pcibus_to_node(bus));
2599 dev->dev.dma_mask = &dev->dma_mask;
2600 dev->dev.dma_parms = &dev->dma_parms;
2601 dev->dev.coherent_dma_mask = 0xffffffffull;
2603 dma_set_max_seg_size(&dev->dev, 65536);
2604 dma_set_seg_boundary(&dev->dev, 0xffffffff);
2606 pcie_failed_link_retrain(dev);
2608 /* Fix up broken headers */
2609 pci_fixup_device(pci_fixup_header, dev);
2611 pci_reassigndev_resource_alignment(dev);
2613 dev->state_saved = false;
2615 pci_init_capabilities(dev);
2618 * Add the device to our list of discovered devices
2619 * and the bus list for fixup functions, etc.
2621 down_write(&pci_bus_sem);
2622 list_add_tail(&dev->bus_list, &bus->devices);
2623 up_write(&pci_bus_sem);
2625 ret = pcibios_device_add(dev);
2628 /* Set up MSI IRQ domain */
2629 pci_set_msi_domain(dev);
2631 /* Notifier could use PCI capabilities */
2632 dev->match_driver = false;
2633 ret = device_add(&dev->dev);
2637 struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
2639 struct pci_dev *dev;
2641 dev = pci_get_slot(bus, devfn);
2647 dev = pci_scan_device(bus, devfn);
2651 pci_device_add(dev, bus);
2655 EXPORT_SYMBOL(pci_scan_single_device);
2657 static int next_ari_fn(struct pci_bus *bus, struct pci_dev *dev, int fn)
2661 unsigned int next_fn;
2666 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
2670 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
2671 next_fn = PCI_ARI_CAP_NFN(cap);
2673 return -ENODEV; /* protect against malformed list */
2678 static int next_fn(struct pci_bus *bus, struct pci_dev *dev, int fn)
2680 if (pci_ari_enabled(bus))
2681 return next_ari_fn(bus, dev, fn);
2685 /* only multifunction devices may have more functions */
2686 if (dev && !dev->multifunction)
2692 static int only_one_child(struct pci_bus *bus)
2694 struct pci_dev *bridge = bus->self;
2697 * Systems with unusual topologies set PCI_SCAN_ALL_PCIE_DEVS so
2698 * we scan for all possible devices, not just Device 0.
2700 if (pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
2704 * A PCIe Downstream Port normally leads to a Link with only Device
2705 * 0 on it (PCIe spec r3.1, sec 7.3.1). As an optimization, scan
2706 * only for Device 0 in that situation.
2708 if (bridge && pci_is_pcie(bridge) && pcie_downstream_port(bridge))
2715 * pci_scan_slot - Scan a PCI slot on a bus for devices
2716 * @bus: PCI bus to scan
2717 * @devfn: slot number to scan (must have zero function)
2719 * Scan a PCI slot on the specified PCI bus for devices, adding
2720 * discovered devices to the @bus->devices list. New devices
2721 * will not have is_added set.
2723 * Returns the number of new devices found.
2725 int pci_scan_slot(struct pci_bus *bus, int devfn)
2727 struct pci_dev *dev;
2730 if (only_one_child(bus) && (devfn > 0))
2731 return 0; /* Already scanned the entire slot */
2734 dev = pci_scan_single_device(bus, devfn + fn);
2736 if (!pci_dev_is_added(dev))
2739 dev->multifunction = 1;
2740 } else if (fn == 0) {
2742 * Function 0 is required unless we are running on
2743 * a hypervisor that passes through individual PCI
2746 if (!hypervisor_isolated_pci_functions())
2749 fn = next_fn(bus, dev, fn);
2752 /* Only one slot has PCIe device */
2753 if (bus->self && nr)
2754 pcie_aspm_init_link_state(bus->self);
2758 EXPORT_SYMBOL(pci_scan_slot);
2760 static int pcie_find_smpss(struct pci_dev *dev, void *data)
2764 if (!pci_is_pcie(dev))
2768 * We don't have a way to change MPS settings on devices that have
2769 * drivers attached. A hot-added device might support only the minimum
2770 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
2771 * where devices may be hot-added, we limit the fabric MPS to 128 so
2772 * hot-added devices will work correctly.
2774 * However, if we hot-add a device to a slot directly below a Root
2775 * Port, it's impossible for there to be other existing devices below
2776 * the port. We don't limit the MPS in this case because we can
2777 * reconfigure MPS on both the Root Port and the hot-added device,
2778 * and there are no other devices involved.
2780 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
2782 if (dev->is_hotplug_bridge &&
2783 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
2786 if (*smpss > dev->pcie_mpss)
2787 *smpss = dev->pcie_mpss;
2792 static void pcie_write_mps(struct pci_dev *dev, int mps)
2796 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
2797 mps = 128 << dev->pcie_mpss;
2799 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
2803 * For "Performance", the assumption is made that
2804 * downstream communication will never be larger than
2805 * the MRRS. So, the MPS only needs to be configured
2806 * for the upstream communication. This being the case,
2807 * walk from the top down and set the MPS of the child
2808 * to that of the parent bus.
2810 * Configure the device MPS with the smaller of the
2811 * device MPSS or the bridge MPS (which is assumed to be
2812 * properly configured at this point to the largest
2813 * allowable MPS based on its parent bus).
2815 mps = min(mps, pcie_get_mps(dev->bus->self));
2818 rc = pcie_set_mps(dev, mps);
2820 pci_err(dev, "Failed attempting to set the MPS\n");
2823 static void pcie_write_mrrs(struct pci_dev *dev)
2828 * In the "safe" case, do not configure the MRRS. There appear to be
2829 * issues with setting MRRS to 0 on a number of devices.
2831 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2835 * For max performance, the MRRS must be set to the largest supported
2836 * value. However, it cannot be configured larger than the MPS the
2837 * device or the bus can support. This should already be properly
2838 * configured by a prior call to pcie_write_mps().
2840 mrrs = pcie_get_mps(dev);
2843 * MRRS is a R/W register. Invalid values can be written, but a
2844 * subsequent read will verify if the value is acceptable or not.
2845 * If the MRRS value provided is not acceptable (e.g., too large),
2846 * shrink the value until it is acceptable to the HW.
2848 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2849 rc = pcie_set_readrq(dev, mrrs);
2853 pci_warn(dev, "Failed attempting to set the MRRS\n");
2858 pci_err(dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
2861 static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2865 if (!pci_is_pcie(dev))
2868 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2869 pcie_bus_config == PCIE_BUS_DEFAULT)
2872 mps = 128 << *(u8 *)data;
2873 orig_mps = pcie_get_mps(dev);
2875 pcie_write_mps(dev, mps);
2876 pcie_write_mrrs(dev);
2878 pci_info(dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
2879 pcie_get_mps(dev), 128 << dev->pcie_mpss,
2880 orig_mps, pcie_get_readrq(dev));
2886 * pcie_bus_configure_settings() requires that pci_walk_bus work in a top-down,
2887 * parents then children fashion. If this changes, then this code will not
2890 void pcie_bus_configure_settings(struct pci_bus *bus)
2897 if (!pci_is_pcie(bus->self))
2901 * FIXME - Peer to peer DMA is possible, though the endpoint would need
2902 * to be aware of the MPS of the destination. To work around this,
2903 * simply force the MPS of the entire system to the smallest possible.
2905 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2908 if (pcie_bus_config == PCIE_BUS_SAFE) {
2909 smpss = bus->self->pcie_mpss;
2911 pcie_find_smpss(bus->self, &smpss);
2912 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2915 pcie_bus_configure_set(bus->self, &smpss);
2916 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2918 EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
2921 * Called after each bus is probed, but before its children are examined. This
2922 * is marked as __weak because multiple architectures define it.
2924 void __weak pcibios_fixup_bus(struct pci_bus *bus)
2926 /* nothing to do, expected to be removed in the future */
2930 * pci_scan_child_bus_extend() - Scan devices below a bus
2931 * @bus: Bus to scan for devices
2932 * @available_buses: Total number of buses available (%0 does not try to
2933 * extend beyond the minimal)
2935 * Scans devices below @bus including subordinate buses. Returns new
2936 * subordinate number including all the found devices. Passing
2937 * @available_buses causes the remaining bus space to be distributed
2938 * equally between hotplug-capable bridges to allow future extension of the
2941 static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
2942 unsigned int available_buses)
2944 unsigned int used_buses, normal_bridges = 0, hotplug_bridges = 0;
2945 unsigned int start = bus->busn_res.start;
2946 unsigned int devfn, cmax, max = start;
2947 struct pci_dev *dev;
2949 dev_dbg(&bus->dev, "scanning bus\n");
2951 /* Go find them, Rover! */
2952 for (devfn = 0; devfn < 256; devfn += 8)
2953 pci_scan_slot(bus, devfn);
2955 /* Reserve buses for SR-IOV capability */
2956 used_buses = pci_iov_bus_range(bus);
2960 * After performing arch-dependent fixup of the bus, look behind
2961 * all PCI-to-PCI bridges on this bus.
2963 if (!bus->is_added) {
2964 dev_dbg(&bus->dev, "fixups for bus\n");
2965 pcibios_fixup_bus(bus);
2970 * Calculate how many hotplug bridges and normal bridges there
2971 * are on this bus. We will distribute the additional available
2972 * buses between hotplug bridges.
2974 for_each_pci_bridge(dev, bus) {
2975 if (dev->is_hotplug_bridge)
2982 * Scan bridges that are already configured. We don't touch them
2983 * unless they are misconfigured (which will be done in the second
2986 for_each_pci_bridge(dev, bus) {
2988 max = pci_scan_bridge_extend(bus, dev, max, 0, 0);
2991 * Reserve one bus for each bridge now to avoid extending
2992 * hotplug bridges too much during the second scan below.
2996 used_buses += max - cmax - 1;
2999 /* Scan bridges that need to be reconfigured */
3000 for_each_pci_bridge(dev, bus) {
3001 unsigned int buses = 0;
3003 if (!hotplug_bridges && normal_bridges == 1) {
3005 * There is only one bridge on the bus (upstream
3006 * port) so it gets all available buses which it
3007 * can then distribute to the possible hotplug
3010 buses = available_buses;
3011 } else if (dev->is_hotplug_bridge) {
3013 * Distribute the extra buses between hotplug
3016 buses = available_buses / hotplug_bridges;
3017 buses = min(buses, available_buses - used_buses + 1);
3021 max = pci_scan_bridge_extend(bus, dev, cmax, buses, 1);
3022 /* One bus is already accounted so don't add it again */
3024 used_buses += max - cmax - 1;
3028 * Make sure a hotplug bridge has at least the minimum requested
3029 * number of buses but allow it to grow up to the maximum available
3030 * bus number if there is room.
3032 if (bus->self && bus->self->is_hotplug_bridge) {
3033 used_buses = max_t(unsigned int, available_buses,
3034 pci_hotplug_bus_size - 1);
3035 if (max - start < used_buses) {
3036 max = start + used_buses;
3038 /* Do not allocate more buses than we have room left */
3039 if (max > bus->busn_res.end)
3040 max = bus->busn_res.end;
3042 dev_dbg(&bus->dev, "%pR extended by %#02x\n",
3043 &bus->busn_res, max - start);
3048 * We've scanned the bus and so we know all about what's on
3049 * the other side of any bridges that may be on this bus plus
3052 * Return how far we've got finding sub-buses.
3054 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
3059 * pci_scan_child_bus() - Scan devices below a bus
3060 * @bus: Bus to scan for devices
3062 * Scans devices below @bus including subordinate buses. Returns new
3063 * subordinate number including all the found devices.
3065 unsigned int pci_scan_child_bus(struct pci_bus *bus)
3067 return pci_scan_child_bus_extend(bus, 0);
3069 EXPORT_SYMBOL_GPL(pci_scan_child_bus);
3072 * pcibios_root_bridge_prepare - Platform-specific host bridge setup
3073 * @bridge: Host bridge to set up
3075 * Default empty implementation. Replace with an architecture-specific setup
3076 * routine, if necessary.
3078 int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
3083 void __weak pcibios_add_bus(struct pci_bus *bus)
3087 void __weak pcibios_remove_bus(struct pci_bus *bus)
3091 struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
3092 struct pci_ops *ops, void *sysdata, struct list_head *resources)
3095 struct pci_host_bridge *bridge;
3097 bridge = pci_alloc_host_bridge(0);
3101 bridge->dev.parent = parent;
3103 list_splice_init(resources, &bridge->windows);
3104 bridge->sysdata = sysdata;
3105 bridge->busnr = bus;
3108 error = pci_register_host_bridge(bridge);
3115 put_device(&bridge->dev);
3118 EXPORT_SYMBOL_GPL(pci_create_root_bus);
3120 int pci_host_probe(struct pci_host_bridge *bridge)
3122 struct pci_bus *bus, *child;
3125 ret = pci_scan_root_bus_bridge(bridge);
3127 dev_err(bridge->dev.parent, "Scanning root bridge failed");
3134 * We insert PCI resources into the iomem_resource and
3135 * ioport_resource trees in either pci_bus_claim_resources()
3136 * or pci_bus_assign_resources().
3138 if (pci_has_flag(PCI_PROBE_ONLY)) {
3139 pci_bus_claim_resources(bus);
3141 pci_bus_size_bridges(bus);
3142 pci_bus_assign_resources(bus);
3144 list_for_each_entry(child, &bus->children, node)
3145 pcie_bus_configure_settings(child);
3148 pci_bus_add_devices(bus);
3151 EXPORT_SYMBOL_GPL(pci_host_probe);
3153 int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
3155 struct resource *res = &b->busn_res;
3156 struct resource *parent_res, *conflict;
3160 res->flags = IORESOURCE_BUS;
3162 if (!pci_is_root_bus(b))
3163 parent_res = &b->parent->busn_res;
3165 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
3166 res->flags |= IORESOURCE_PCI_FIXED;
3169 conflict = request_resource_conflict(parent_res, res);
3173 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
3174 res, pci_is_root_bus(b) ? "domain " : "",
3175 parent_res, conflict->name, conflict);
3177 return conflict == NULL;
3180 int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
3182 struct resource *res = &b->busn_res;
3183 struct resource old_res = *res;
3184 resource_size_t size;
3187 if (res->start > bus_max)
3190 size = bus_max - res->start + 1;
3191 ret = adjust_resource(res, res->start, size);
3192 dev_info(&b->dev, "busn_res: %pR end %s updated to %02x\n",
3193 &old_res, ret ? "can not be" : "is", bus_max);
3195 if (!ret && !res->parent)
3196 pci_bus_insert_busn_res(b, res->start, res->end);
3201 void pci_bus_release_busn_res(struct pci_bus *b)
3203 struct resource *res = &b->busn_res;
3206 if (!res->flags || !res->parent)
3209 ret = release_resource(res);
3210 dev_info(&b->dev, "busn_res: %pR %s released\n",
3211 res, ret ? "can not be" : "is");
3214 int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge)
3216 struct resource_entry *window;
3224 resource_list_for_each_entry(window, &bridge->windows)
3225 if (window->res->flags & IORESOURCE_BUS) {
3226 bridge->busnr = window->res->start;
3231 ret = pci_register_host_bridge(bridge);
3236 bus = bridge->busnr;
3240 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3242 pci_bus_insert_busn_res(b, bus, 255);
3245 max = pci_scan_child_bus(b);
3248 pci_bus_update_busn_res_end(b, max);
3252 EXPORT_SYMBOL(pci_scan_root_bus_bridge);
3254 struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
3255 struct pci_ops *ops, void *sysdata, struct list_head *resources)
3257 struct resource_entry *window;
3262 resource_list_for_each_entry(window, resources)
3263 if (window->res->flags & IORESOURCE_BUS) {
3268 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
3274 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3276 pci_bus_insert_busn_res(b, bus, 255);
3279 max = pci_scan_child_bus(b);
3282 pci_bus_update_busn_res_end(b, max);
3286 EXPORT_SYMBOL(pci_scan_root_bus);
3288 struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
3291 LIST_HEAD(resources);
3294 pci_add_resource(&resources, &ioport_resource);
3295 pci_add_resource(&resources, &iomem_resource);
3296 pci_add_resource(&resources, &busn_resource);
3297 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
3299 pci_scan_child_bus(b);
3301 pci_free_resource_list(&resources);
3305 EXPORT_SYMBOL(pci_scan_bus);
3308 * pci_rescan_bus_bridge_resize - Scan a PCI bus for devices
3309 * @bridge: PCI bridge for the bus to scan
3311 * Scan a PCI bus and child buses for new devices, add them,
3312 * and enable them, resizing bridge mmio/io resource if necessary
3313 * and possible. The caller must ensure the child devices are already
3314 * removed for resizing to occur.
3316 * Returns the max number of subordinate bus discovered.
3318 unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
3321 struct pci_bus *bus = bridge->subordinate;
3323 max = pci_scan_child_bus(bus);
3325 pci_assign_unassigned_bridge_resources(bridge);
3327 pci_bus_add_devices(bus);
3333 * pci_rescan_bus - Scan a PCI bus for devices
3334 * @bus: PCI bus to scan
3336 * Scan a PCI bus and child buses for new devices, add them,
3339 * Returns the max number of subordinate bus discovered.
3341 unsigned int pci_rescan_bus(struct pci_bus *bus)
3345 max = pci_scan_child_bus(bus);
3346 pci_assign_unassigned_bus_resources(bus);
3347 pci_bus_add_devices(bus);
3351 EXPORT_SYMBOL_GPL(pci_rescan_bus);
3354 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
3355 * routines should always be executed under this mutex.
3357 static DEFINE_MUTEX(pci_rescan_remove_lock);
3359 void pci_lock_rescan_remove(void)
3361 mutex_lock(&pci_rescan_remove_lock);
3363 EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
3365 void pci_unlock_rescan_remove(void)
3367 mutex_unlock(&pci_rescan_remove_lock);
3369 EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
3371 static int __init pci_sort_bf_cmp(const struct device *d_a,
3372 const struct device *d_b)
3374 const struct pci_dev *a = to_pci_dev(d_a);
3375 const struct pci_dev *b = to_pci_dev(d_b);
3377 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
3378 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
3380 if (a->bus->number < b->bus->number) return -1;
3381 else if (a->bus->number > b->bus->number) return 1;
3383 if (a->devfn < b->devfn) return -1;
3384 else if (a->devfn > b->devfn) return 1;
3389 void __init pci_sort_breadthfirst(void)
3391 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
3394 int pci_hp_add_bridge(struct pci_dev *dev)
3396 struct pci_bus *parent = dev->bus;
3397 int busnr, start = parent->busn_res.start;
3398 unsigned int available_buses = 0;
3399 int end = parent->busn_res.end;
3401 for (busnr = start; busnr <= end; busnr++) {
3402 if (!pci_find_bus(pci_domain_nr(parent), busnr))
3405 if (busnr-- > end) {
3406 pci_err(dev, "No bus number available for hot-added bridge\n");
3410 /* Scan bridges that are already configured */
3411 busnr = pci_scan_bridge(parent, dev, busnr, 0);
3414 * Distribute the available bus numbers between hotplug-capable
3415 * bridges to make extending the chain later possible.
3417 available_buses = end - busnr;
3419 /* Scan bridges that need to be reconfigured */
3420 pci_scan_bridge_extend(parent, dev, busnr, available_buses, 1);
3422 if (!dev->subordinate)
3427 EXPORT_SYMBOL_GPL(pci_hp_add_bridge);