Merge branch 'linus' into perfcounters/core
[linux-2.6-microblaze.git] / drivers / net / igb / e1000_hw.h
1 /*******************************************************************************
2
3   Intel(R) Gigabit Ethernet Linux driver
4   Copyright(c) 2007-2009 Intel Corporation.
5
6   This program is free software; you can redistribute it and/or modify it
7   under the terms and conditions of the GNU General Public License,
8   version 2, as published by the Free Software Foundation.
9
10   This program is distributed in the hope it will be useful, but WITHOUT
11   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12   FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13   more details.
14
15   You should have received a copy of the GNU General Public License along with
16   this program; if not, write to the Free Software Foundation, Inc.,
17   51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19   The full GNU General Public License is included in this distribution in
20   the file called "COPYING".
21
22   Contact Information:
23   e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26 *******************************************************************************/
27
28 #ifndef _E1000_HW_H_
29 #define _E1000_HW_H_
30
31 #include <linux/types.h>
32 #include <linux/delay.h>
33 #include <linux/io.h>
34
35 #include "e1000_regs.h"
36 #include "e1000_defines.h"
37
38 struct e1000_hw;
39
40 #define E1000_DEV_ID_82576                    0x10C9
41 #define E1000_DEV_ID_82576_FIBER              0x10E6
42 #define E1000_DEV_ID_82576_SERDES             0x10E7
43 #define E1000_DEV_ID_82576_QUAD_COPPER        0x10E8
44 #define E1000_DEV_ID_82576_NS                 0x150A
45 #define E1000_DEV_ID_82576_SERDES_QUAD        0x150D
46 #define E1000_DEV_ID_82575EB_COPPER           0x10A7
47 #define E1000_DEV_ID_82575EB_FIBER_SERDES     0x10A9
48 #define E1000_DEV_ID_82575GB_QUAD_COPPER      0x10D6
49
50 #define E1000_REVISION_2 2
51 #define E1000_REVISION_4 4
52
53 #define E1000_FUNC_1     1
54
55 enum e1000_mac_type {
56         e1000_undefined = 0,
57         e1000_82575,
58         e1000_82576,
59         e1000_num_macs  /* List is 1-based, so subtract 1 for true count. */
60 };
61
62 enum e1000_media_type {
63         e1000_media_type_unknown = 0,
64         e1000_media_type_copper = 1,
65         e1000_media_type_internal_serdes = 2,
66         e1000_num_media_types
67 };
68
69 enum e1000_nvm_type {
70         e1000_nvm_unknown = 0,
71         e1000_nvm_none,
72         e1000_nvm_eeprom_spi,
73         e1000_nvm_eeprom_microwire,
74         e1000_nvm_flash_hw,
75         e1000_nvm_flash_sw
76 };
77
78 enum e1000_nvm_override {
79         e1000_nvm_override_none = 0,
80         e1000_nvm_override_spi_small,
81         e1000_nvm_override_spi_large,
82         e1000_nvm_override_microwire_small,
83         e1000_nvm_override_microwire_large
84 };
85
86 enum e1000_phy_type {
87         e1000_phy_unknown = 0,
88         e1000_phy_none,
89         e1000_phy_m88,
90         e1000_phy_igp,
91         e1000_phy_igp_2,
92         e1000_phy_gg82563,
93         e1000_phy_igp_3,
94         e1000_phy_ife,
95 };
96
97 enum e1000_bus_type {
98         e1000_bus_type_unknown = 0,
99         e1000_bus_type_pci,
100         e1000_bus_type_pcix,
101         e1000_bus_type_pci_express,
102         e1000_bus_type_reserved
103 };
104
105 enum e1000_bus_speed {
106         e1000_bus_speed_unknown = 0,
107         e1000_bus_speed_33,
108         e1000_bus_speed_66,
109         e1000_bus_speed_100,
110         e1000_bus_speed_120,
111         e1000_bus_speed_133,
112         e1000_bus_speed_2500,
113         e1000_bus_speed_5000,
114         e1000_bus_speed_reserved
115 };
116
117 enum e1000_bus_width {
118         e1000_bus_width_unknown = 0,
119         e1000_bus_width_pcie_x1,
120         e1000_bus_width_pcie_x2,
121         e1000_bus_width_pcie_x4 = 4,
122         e1000_bus_width_pcie_x8 = 8,
123         e1000_bus_width_32,
124         e1000_bus_width_64,
125         e1000_bus_width_reserved
126 };
127
128 enum e1000_1000t_rx_status {
129         e1000_1000t_rx_status_not_ok = 0,
130         e1000_1000t_rx_status_ok,
131         e1000_1000t_rx_status_undefined = 0xFF
132 };
133
134 enum e1000_rev_polarity {
135         e1000_rev_polarity_normal = 0,
136         e1000_rev_polarity_reversed,
137         e1000_rev_polarity_undefined = 0xFF
138 };
139
140 enum e1000_fc_mode {
141         e1000_fc_none = 0,
142         e1000_fc_rx_pause,
143         e1000_fc_tx_pause,
144         e1000_fc_full,
145         e1000_fc_default = 0xFF
146 };
147
148 /* Statistics counters collected by the MAC */
149 struct e1000_hw_stats {
150         u64 crcerrs;
151         u64 algnerrc;
152         u64 symerrs;
153         u64 rxerrc;
154         u64 mpc;
155         u64 scc;
156         u64 ecol;
157         u64 mcc;
158         u64 latecol;
159         u64 colc;
160         u64 dc;
161         u64 tncrs;
162         u64 sec;
163         u64 cexterr;
164         u64 rlec;
165         u64 xonrxc;
166         u64 xontxc;
167         u64 xoffrxc;
168         u64 xofftxc;
169         u64 fcruc;
170         u64 prc64;
171         u64 prc127;
172         u64 prc255;
173         u64 prc511;
174         u64 prc1023;
175         u64 prc1522;
176         u64 gprc;
177         u64 bprc;
178         u64 mprc;
179         u64 gptc;
180         u64 gorc;
181         u64 gotc;
182         u64 rnbc;
183         u64 ruc;
184         u64 rfc;
185         u64 roc;
186         u64 rjc;
187         u64 mgprc;
188         u64 mgpdc;
189         u64 mgptc;
190         u64 tor;
191         u64 tot;
192         u64 tpr;
193         u64 tpt;
194         u64 ptc64;
195         u64 ptc127;
196         u64 ptc255;
197         u64 ptc511;
198         u64 ptc1023;
199         u64 ptc1522;
200         u64 mptc;
201         u64 bptc;
202         u64 tsctc;
203         u64 tsctfc;
204         u64 iac;
205         u64 icrxptc;
206         u64 icrxatc;
207         u64 ictxptc;
208         u64 ictxatc;
209         u64 ictxqec;
210         u64 ictxqmtc;
211         u64 icrxdmtc;
212         u64 icrxoc;
213         u64 cbtmpc;
214         u64 htdpmc;
215         u64 cbrdpc;
216         u64 cbrmpc;
217         u64 rpthc;
218         u64 hgptc;
219         u64 htcbdpc;
220         u64 hgorc;
221         u64 hgotc;
222         u64 lenerrs;
223         u64 scvpc;
224         u64 hrmpc;
225         u64 doosync;
226 };
227
228 struct e1000_phy_stats {
229         u32 idle_errors;
230         u32 receive_errors;
231 };
232
233 struct e1000_host_mng_dhcp_cookie {
234         u32 signature;
235         u8  status;
236         u8  reserved0;
237         u16 vlan_id;
238         u32 reserved1;
239         u16 reserved2;
240         u8  reserved3;
241         u8  checksum;
242 };
243
244 /* Host Interface "Rev 1" */
245 struct e1000_host_command_header {
246         u8 command_id;
247         u8 command_length;
248         u8 command_options;
249         u8 checksum;
250 };
251
252 #define E1000_HI_MAX_DATA_LENGTH     252
253 struct e1000_host_command_info {
254         struct e1000_host_command_header command_header;
255         u8 command_data[E1000_HI_MAX_DATA_LENGTH];
256 };
257
258 /* Host Interface "Rev 2" */
259 struct e1000_host_mng_command_header {
260         u8  command_id;
261         u8  checksum;
262         u16 reserved1;
263         u16 reserved2;
264         u16 command_length;
265 };
266
267 #define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8
268 struct e1000_host_mng_command_info {
269         struct e1000_host_mng_command_header command_header;
270         u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];
271 };
272
273 #include "e1000_mac.h"
274 #include "e1000_phy.h"
275 #include "e1000_nvm.h"
276 #include "e1000_mbx.h"
277
278 struct e1000_mac_operations {
279         s32  (*check_for_link)(struct e1000_hw *);
280         s32  (*reset_hw)(struct e1000_hw *);
281         s32  (*init_hw)(struct e1000_hw *);
282         bool (*check_mng_mode)(struct e1000_hw *);
283         s32  (*setup_physical_interface)(struct e1000_hw *);
284         void (*rar_set)(struct e1000_hw *, u8 *, u32);
285         s32  (*read_mac_addr)(struct e1000_hw *);
286         s32  (*get_speed_and_duplex)(struct e1000_hw *, u16 *, u16 *);
287 };
288
289 struct e1000_phy_operations {
290         s32  (*acquire)(struct e1000_hw *);
291         s32  (*check_reset_block)(struct e1000_hw *);
292         s32  (*force_speed_duplex)(struct e1000_hw *);
293         s32  (*get_cfg_done)(struct e1000_hw *hw);
294         s32  (*get_cable_length)(struct e1000_hw *);
295         s32  (*get_phy_info)(struct e1000_hw *);
296         s32  (*read_reg)(struct e1000_hw *, u32, u16 *);
297         void (*release)(struct e1000_hw *);
298         s32  (*reset)(struct e1000_hw *);
299         s32  (*set_d0_lplu_state)(struct e1000_hw *, bool);
300         s32  (*set_d3_lplu_state)(struct e1000_hw *, bool);
301         s32  (*write_reg)(struct e1000_hw *, u32, u16);
302 };
303
304 struct e1000_nvm_operations {
305         s32  (*acquire)(struct e1000_hw *);
306         s32  (*read)(struct e1000_hw *, u16, u16, u16 *);
307         void (*release)(struct e1000_hw *);
308         s32  (*write)(struct e1000_hw *, u16, u16, u16 *);
309 };
310
311 struct e1000_info {
312         s32 (*get_invariants)(struct e1000_hw *);
313         struct e1000_mac_operations *mac_ops;
314         struct e1000_phy_operations *phy_ops;
315         struct e1000_nvm_operations *nvm_ops;
316 };
317
318 extern const struct e1000_info e1000_82575_info;
319
320 struct e1000_mac_info {
321         struct e1000_mac_operations ops;
322
323         u8 addr[6];
324         u8 perm_addr[6];
325
326         enum e1000_mac_type type;
327
328         u32 collision_delta;
329         u32 ledctl_default;
330         u32 ledctl_mode1;
331         u32 ledctl_mode2;
332         u32 mc_filter_type;
333         u32 tx_packet_delta;
334         u32 txcw;
335
336         u16 current_ifs_val;
337         u16 ifs_max_val;
338         u16 ifs_min_val;
339         u16 ifs_ratio;
340         u16 ifs_step_size;
341         u16 mta_reg_count;
342
343         /* Maximum size of the MTA register table in all supported adapters */
344         #define MAX_MTA_REG 128
345         u32 mta_shadow[MAX_MTA_REG];
346         u16 rar_entry_count;
347
348         u8  forced_speed_duplex;
349
350         bool adaptive_ifs;
351         bool arc_subsystem_valid;
352         bool asf_firmware_present;
353         bool autoneg;
354         bool autoneg_failed;
355         bool disable_hw_init_bits;
356         bool get_link_status;
357         bool ifs_params_forced;
358         bool in_ifs_mode;
359         bool report_tx_early;
360         bool serdes_has_link;
361         bool tx_pkt_filtering;
362 };
363
364 struct e1000_phy_info {
365         struct e1000_phy_operations ops;
366
367         enum e1000_phy_type type;
368
369         enum e1000_1000t_rx_status local_rx;
370         enum e1000_1000t_rx_status remote_rx;
371         enum e1000_ms_type ms_type;
372         enum e1000_ms_type original_ms_type;
373         enum e1000_rev_polarity cable_polarity;
374         enum e1000_smart_speed smart_speed;
375
376         u32 addr;
377         u32 id;
378         u32 reset_delay_us; /* in usec */
379         u32 revision;
380
381         enum e1000_media_type media_type;
382
383         u16 autoneg_advertised;
384         u16 autoneg_mask;
385         u16 cable_length;
386         u16 max_cable_length;
387         u16 min_cable_length;
388
389         u8 mdix;
390
391         bool disable_polarity_correction;
392         bool is_mdix;
393         bool polarity_correction;
394         bool reset_disable;
395         bool speed_downgraded;
396         bool autoneg_wait_to_complete;
397 };
398
399 struct e1000_nvm_info {
400         struct e1000_nvm_operations ops;
401
402         enum e1000_nvm_type type;
403         enum e1000_nvm_override override;
404
405         u32 flash_bank_size;
406         u32 flash_base_addr;
407
408         u16 word_size;
409         u16 delay_usec;
410         u16 address_bits;
411         u16 opcode_bits;
412         u16 page_size;
413 };
414
415 struct e1000_bus_info {
416         enum e1000_bus_type type;
417         enum e1000_bus_speed speed;
418         enum e1000_bus_width width;
419
420         u32 snoop;
421
422         u16 func;
423         u16 pci_cmd_word;
424 };
425
426 struct e1000_fc_info {
427         u32 high_water;     /* Flow control high-water mark */
428         u32 low_water;      /* Flow control low-water mark */
429         u16 pause_time;     /* Flow control pause timer */
430         bool send_xon;      /* Flow control send XON */
431         bool strict_ieee;   /* Strict IEEE mode */
432         enum e1000_fc_mode current_mode; /* Type of flow control */
433         enum e1000_fc_mode requested_mode;
434 };
435
436 struct e1000_mbx_operations {
437         s32 (*init_params)(struct e1000_hw *hw);
438         s32 (*read)(struct e1000_hw *, u32 *, u16,  u16);
439         s32 (*write)(struct e1000_hw *, u32 *, u16, u16);
440         s32 (*read_posted)(struct e1000_hw *, u32 *, u16,  u16);
441         s32 (*write_posted)(struct e1000_hw *, u32 *, u16, u16);
442         s32 (*check_for_msg)(struct e1000_hw *, u16);
443         s32 (*check_for_ack)(struct e1000_hw *, u16);
444         s32 (*check_for_rst)(struct e1000_hw *, u16);
445 };
446
447 struct e1000_mbx_stats {
448         u32 msgs_tx;
449         u32 msgs_rx;
450
451         u32 acks;
452         u32 reqs;
453         u32 rsts;
454 };
455
456 struct e1000_mbx_info {
457         struct e1000_mbx_operations ops;
458         struct e1000_mbx_stats stats;
459         u32 timeout;
460         u32 usec_delay;
461         u16 size;
462 };
463
464 struct e1000_dev_spec_82575 {
465         bool sgmii_active;
466 };
467
468 struct e1000_hw {
469         void *back;
470
471         u8 __iomem *hw_addr;
472         u8 __iomem *flash_address;
473         unsigned long io_base;
474
475         struct e1000_mac_info  mac;
476         struct e1000_fc_info   fc;
477         struct e1000_phy_info  phy;
478         struct e1000_nvm_info  nvm;
479         struct e1000_bus_info  bus;
480         struct e1000_mbx_info mbx;
481         struct e1000_host_mng_dhcp_cookie mng_cookie;
482
483         union {
484                 struct e1000_dev_spec_82575     _82575;
485         } dev_spec;
486
487         u16 device_id;
488         u16 subsystem_vendor_id;
489         u16 subsystem_device_id;
490         u16 vendor_id;
491
492         u8  revision_id;
493 };
494
495 #ifdef DEBUG
496 extern char *igb_get_hw_dev_name(struct e1000_hw *hw);
497 #define hw_dbg(format, arg...) \
498         printk(KERN_DEBUG "%s: " format, igb_get_hw_dev_name(hw), ##arg)
499 #else
500 #define hw_dbg(format, arg...)
501 #endif
502 #endif
503 /* These functions must be implemented by drivers */
504 s32  igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value);
505 s32  igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value);