1 // SPDX-License-Identifier: GPL-2.0
2 /* Copyright(c) 2017 - 2019 Pensando Systems, Inc */
5 #include <linux/ipv6.h>
6 #include <linux/if_vlan.h>
7 #include <net/ip6_checksum.h>
10 #include "ionic_lif.h"
11 #include "ionic_txrx.h"
13 static void ionic_rx_clean(struct ionic_queue *q,
14 struct ionic_desc_info *desc_info,
15 struct ionic_cq_info *cq_info,
18 static bool ionic_rx_service(struct ionic_cq *cq, struct ionic_cq_info *cq_info);
20 static bool ionic_tx_service(struct ionic_cq *cq, struct ionic_cq_info *cq_info);
22 static inline void ionic_txq_post(struct ionic_queue *q, bool ring_dbell,
23 ionic_desc_cb cb_func, void *cb_arg)
25 DEBUG_STATS_TXQ_POST(q, ring_dbell);
27 ionic_q_post(q, ring_dbell, cb_func, cb_arg);
30 static inline void ionic_rxq_post(struct ionic_queue *q, bool ring_dbell,
31 ionic_desc_cb cb_func, void *cb_arg)
33 ionic_q_post(q, ring_dbell, cb_func, cb_arg);
35 DEBUG_STATS_RX_BUFF_CNT(q);
38 static inline struct netdev_queue *q_to_ndq(struct ionic_queue *q)
40 return netdev_get_tx_queue(q->lif->netdev, q->index);
43 static struct sk_buff *ionic_rx_skb_alloc(struct ionic_queue *q,
44 unsigned int len, bool frags)
46 struct ionic_lif *lif = q->lif;
47 struct ionic_rx_stats *stats;
48 struct net_device *netdev;
52 stats = &q->lif->rxqstats[q->index];
55 skb = napi_get_frags(&q_to_qcq(q)->napi);
57 skb = netdev_alloc_skb_ip_align(netdev, len);
60 net_warn_ratelimited("%s: SKB alloc failed on %s!\n",
61 netdev->name, q->name);
69 static struct sk_buff *ionic_rx_frags(struct ionic_queue *q,
70 struct ionic_desc_info *desc_info,
71 struct ionic_cq_info *cq_info)
73 struct ionic_rxq_comp *comp = cq_info->cq_desc;
74 struct device *dev = q->lif->ionic->dev;
75 struct ionic_page_info *page_info;
81 page_info = &desc_info->pages[0];
82 len = le16_to_cpu(comp->len);
84 prefetch(page_address(page_info->page) + NET_IP_ALIGN);
86 skb = ionic_rx_skb_alloc(q, len, true);
90 i = comp->num_sg_elems + 1;
92 if (unlikely(!page_info->page)) {
93 struct napi_struct *napi = &q_to_qcq(q)->napi;
100 frag_len = min(len, (u16)PAGE_SIZE);
103 dma_unmap_page(dev, dma_unmap_addr(page_info, dma_addr),
104 PAGE_SIZE, DMA_FROM_DEVICE);
105 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
106 page_info->page, 0, frag_len, PAGE_SIZE);
107 page_info->page = NULL;
115 static struct sk_buff *ionic_rx_copybreak(struct ionic_queue *q,
116 struct ionic_desc_info *desc_info,
117 struct ionic_cq_info *cq_info)
119 struct ionic_rxq_comp *comp = cq_info->cq_desc;
120 struct device *dev = q->lif->ionic->dev;
121 struct ionic_page_info *page_info;
125 page_info = &desc_info->pages[0];
126 len = le16_to_cpu(comp->len);
128 skb = ionic_rx_skb_alloc(q, len, false);
132 if (unlikely(!page_info->page)) {
137 dma_sync_single_for_cpu(dev, dma_unmap_addr(page_info, dma_addr),
138 len, DMA_FROM_DEVICE);
139 skb_copy_to_linear_data(skb, page_address(page_info->page), len);
140 dma_sync_single_for_device(dev, dma_unmap_addr(page_info, dma_addr),
141 len, DMA_FROM_DEVICE);
144 skb->protocol = eth_type_trans(skb, q->lif->netdev);
149 static void ionic_rx_clean(struct ionic_queue *q,
150 struct ionic_desc_info *desc_info,
151 struct ionic_cq_info *cq_info,
154 struct ionic_rxq_comp *comp = cq_info->cq_desc;
155 struct ionic_qcq *qcq = q_to_qcq(q);
156 struct ionic_rx_stats *stats;
157 struct net_device *netdev;
160 stats = q_to_rx_stats(q);
161 netdev = q->lif->netdev;
169 stats->bytes += le16_to_cpu(comp->len);
171 if (le16_to_cpu(comp->len) <= q->lif->rx_copybreak)
172 skb = ionic_rx_copybreak(q, desc_info, cq_info);
174 skb = ionic_rx_frags(q, desc_info, cq_info);
176 if (unlikely(!skb)) {
181 skb_record_rx_queue(skb, q->index);
183 if (likely(netdev->features & NETIF_F_RXHASH)) {
184 switch (comp->pkt_type_color & IONIC_RXQ_COMP_PKT_TYPE_MASK) {
185 case IONIC_PKT_TYPE_IPV4:
186 case IONIC_PKT_TYPE_IPV6:
187 skb_set_hash(skb, le32_to_cpu(comp->rss_hash),
190 case IONIC_PKT_TYPE_IPV4_TCP:
191 case IONIC_PKT_TYPE_IPV6_TCP:
192 case IONIC_PKT_TYPE_IPV4_UDP:
193 case IONIC_PKT_TYPE_IPV6_UDP:
194 skb_set_hash(skb, le32_to_cpu(comp->rss_hash),
200 if (likely(netdev->features & NETIF_F_RXCSUM)) {
201 if (comp->csum_flags & IONIC_RXQ_COMP_CSUM_F_CALC) {
202 skb->ip_summed = CHECKSUM_COMPLETE;
203 skb->csum = (__force __wsum)le16_to_cpu(comp->csum);
204 stats->csum_complete++;
210 if (unlikely((comp->csum_flags & IONIC_RXQ_COMP_CSUM_F_TCP_BAD) ||
211 (comp->csum_flags & IONIC_RXQ_COMP_CSUM_F_UDP_BAD) ||
212 (comp->csum_flags & IONIC_RXQ_COMP_CSUM_F_IP_BAD)))
215 if (likely(netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
216 (comp->csum_flags & IONIC_RXQ_COMP_CSUM_F_VLAN)) {
217 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
218 le16_to_cpu(comp->vlan_tci));
219 stats->vlan_stripped++;
222 if (le16_to_cpu(comp->len) <= q->lif->rx_copybreak)
223 napi_gro_receive(&qcq->napi, skb);
225 napi_gro_frags(&qcq->napi);
228 static bool ionic_rx_service(struct ionic_cq *cq, struct ionic_cq_info *cq_info)
230 struct ionic_rxq_comp *comp = cq_info->cq_desc;
231 struct ionic_queue *q = cq->bound_q;
232 struct ionic_desc_info *desc_info;
234 if (!color_match(comp->pkt_type_color, cq->done_color))
237 /* check for empty queue */
238 if (q->tail_idx == q->head_idx)
241 if (q->tail_idx != le16_to_cpu(comp->comp_index))
244 desc_info = &q->info[q->tail_idx];
245 q->tail_idx = (q->tail_idx + 1) & (q->num_descs - 1);
247 /* clean the related q entry, only one per qc completion */
248 ionic_rx_clean(q, desc_info, cq_info, desc_info->cb_arg);
250 desc_info->cb = NULL;
251 desc_info->cb_arg = NULL;
256 static int ionic_rx_page_alloc(struct ionic_queue *q,
257 struct ionic_page_info *page_info)
259 struct ionic_lif *lif = q->lif;
260 struct ionic_rx_stats *stats;
261 struct net_device *netdev;
264 netdev = lif->netdev;
265 dev = lif->ionic->dev;
266 stats = q_to_rx_stats(q);
268 if (unlikely(!page_info)) {
269 net_err_ratelimited("%s: %s invalid page_info in alloc\n",
270 netdev->name, q->name);
274 page_info->page = dev_alloc_page();
275 if (unlikely(!page_info->page)) {
276 net_err_ratelimited("%s: %s page alloc failed\n",
277 netdev->name, q->name);
282 page_info->dma_addr = dma_map_page(dev, page_info->page, 0, PAGE_SIZE,
284 if (unlikely(dma_mapping_error(dev, page_info->dma_addr))) {
285 put_page(page_info->page);
286 page_info->dma_addr = 0;
287 page_info->page = NULL;
288 net_err_ratelimited("%s: %s dma map failed\n",
289 netdev->name, q->name);
290 stats->dma_map_err++;
297 static void ionic_rx_page_free(struct ionic_queue *q,
298 struct ionic_page_info *page_info)
300 struct ionic_lif *lif = q->lif;
301 struct net_device *netdev;
304 netdev = lif->netdev;
305 dev = lif->ionic->dev;
307 if (unlikely(!page_info)) {
308 net_err_ratelimited("%s: %s invalid page_info in free\n",
309 netdev->name, q->name);
313 if (unlikely(!page_info->page)) {
314 net_err_ratelimited("%s: %s invalid page in free\n",
315 netdev->name, q->name);
319 dma_unmap_page(dev, page_info->dma_addr, PAGE_SIZE, DMA_FROM_DEVICE);
321 put_page(page_info->page);
322 page_info->dma_addr = 0;
323 page_info->page = NULL;
326 void ionic_rx_fill(struct ionic_queue *q)
328 struct net_device *netdev = q->lif->netdev;
329 struct ionic_desc_info *desc_info;
330 struct ionic_page_info *page_info;
331 struct ionic_rxq_sg_desc *sg_desc;
332 struct ionic_rxq_sg_elem *sg_elem;
333 struct ionic_rxq_desc *desc;
334 unsigned int remain_len;
335 unsigned int seg_len;
340 len = netdev->mtu + ETH_HLEN;
341 nfrags = round_up(len, PAGE_SIZE) / PAGE_SIZE;
343 for (i = ionic_q_space_avail(q); i; i--) {
345 desc_info = &q->info[q->head_idx];
346 desc = desc_info->desc;
347 sg_desc = desc_info->sg_desc;
348 page_info = &desc_info->pages[0];
350 if (page_info->page) { /* recycle the buffer */
351 ionic_rxq_post(q, false, ionic_rx_clean, NULL);
355 /* fill main descriptor - pages[0] */
356 desc->opcode = (nfrags > 1) ? IONIC_RXQ_DESC_OPCODE_SG :
357 IONIC_RXQ_DESC_OPCODE_SIMPLE;
358 desc_info->npages = nfrags;
359 if (unlikely(ionic_rx_page_alloc(q, page_info))) {
364 desc->addr = cpu_to_le64(page_info->dma_addr);
365 seg_len = min_t(unsigned int, PAGE_SIZE, len);
366 desc->len = cpu_to_le16(seg_len);
367 remain_len -= seg_len;
370 /* fill sg descriptors - pages[1..n] */
371 for (j = 0; j < nfrags - 1; j++) {
372 if (page_info->page) /* recycle the sg buffer */
375 sg_elem = &sg_desc->elems[j];
376 if (unlikely(ionic_rx_page_alloc(q, page_info))) {
381 sg_elem->addr = cpu_to_le64(page_info->dma_addr);
382 seg_len = min_t(unsigned int, PAGE_SIZE, remain_len);
383 sg_elem->len = cpu_to_le16(seg_len);
384 remain_len -= seg_len;
388 ionic_rxq_post(q, false, ionic_rx_clean, NULL);
391 ionic_dbell_ring(q->lif->kern_dbpage, q->hw_type,
392 q->dbval | q->head_idx);
395 static void ionic_rx_fill_cb(void *arg)
400 void ionic_rx_empty(struct ionic_queue *q)
402 struct ionic_desc_info *desc_info;
403 struct ionic_rxq_desc *desc;
408 while (idx != q->head_idx) {
409 desc_info = &q->info[idx];
410 desc = desc_info->desc;
414 for (i = 0; i < desc_info->npages; i++)
415 ionic_rx_page_free(q, &desc_info->pages[i]);
417 desc_info->cb_arg = NULL;
418 idx = (idx + 1) & (q->num_descs - 1);
422 static void ionic_dim_update(struct ionic_qcq *qcq)
424 struct dim_sample dim_sample;
425 struct ionic_lif *lif;
428 if (!qcq->intr.dim_coal_hw)
432 qi = qcq->cq.bound_q->index;
434 ionic_intr_coal_init(lif->ionic->idev.intr_ctrl,
435 lif->rxqcqs[qi]->intr.index,
436 qcq->intr.dim_coal_hw);
438 dim_update_sample(qcq->cq.bound_intr->rearm_count,
439 lif->txqstats[qi].pkts,
440 lif->txqstats[qi].bytes,
443 net_dim(&qcq->dim, dim_sample);
446 int ionic_tx_napi(struct napi_struct *napi, int budget)
448 struct ionic_qcq *qcq = napi_to_qcq(napi);
449 struct ionic_cq *cq = napi_to_cq(napi);
450 struct ionic_dev *idev;
451 struct ionic_lif *lif;
455 lif = cq->bound_q->lif;
456 idev = &lif->ionic->idev;
458 work_done = ionic_cq_service(cq, budget,
459 ionic_tx_service, NULL, NULL);
461 if (work_done < budget && napi_complete_done(napi, work_done)) {
462 ionic_dim_update(qcq);
463 flags |= IONIC_INTR_CRED_UNMASK;
464 cq->bound_intr->rearm_count++;
467 if (work_done || flags) {
468 flags |= IONIC_INTR_CRED_RESET_COALESCE;
469 ionic_intr_credits(idev->intr_ctrl,
470 cq->bound_intr->index,
474 DEBUG_STATS_NAPI_POLL(qcq, work_done);
479 int ionic_rx_napi(struct napi_struct *napi, int budget)
481 struct ionic_qcq *qcq = napi_to_qcq(napi);
482 struct ionic_cq *cq = napi_to_cq(napi);
483 struct ionic_dev *idev;
484 struct ionic_lif *lif;
488 lif = cq->bound_q->lif;
489 idev = &lif->ionic->idev;
491 work_done = ionic_cq_service(cq, budget,
492 ionic_rx_service, NULL, NULL);
495 ionic_rx_fill(cq->bound_q);
497 if (work_done < budget && napi_complete_done(napi, work_done)) {
498 ionic_dim_update(qcq);
499 flags |= IONIC_INTR_CRED_UNMASK;
500 cq->bound_intr->rearm_count++;
503 if (work_done || flags) {
504 flags |= IONIC_INTR_CRED_RESET_COALESCE;
505 ionic_intr_credits(idev->intr_ctrl,
506 cq->bound_intr->index,
510 DEBUG_STATS_NAPI_POLL(qcq, work_done);
515 int ionic_txrx_napi(struct napi_struct *napi, int budget)
517 struct ionic_qcq *qcq = napi_to_qcq(napi);
518 struct ionic_cq *rxcq = napi_to_cq(napi);
519 unsigned int qi = rxcq->bound_q->index;
520 struct ionic_dev *idev;
521 struct ionic_lif *lif;
522 struct ionic_cq *txcq;
523 u32 rx_work_done = 0;
524 u32 tx_work_done = 0;
527 lif = rxcq->bound_q->lif;
528 idev = &lif->ionic->idev;
529 txcq = &lif->txqcqs[qi]->cq;
531 tx_work_done = ionic_cq_service(txcq, lif->tx_budget,
532 ionic_tx_service, NULL, NULL);
534 rx_work_done = ionic_cq_service(rxcq, budget,
535 ionic_rx_service, NULL, NULL);
537 ionic_rx_fill_cb(rxcq->bound_q);
539 if (rx_work_done < budget && napi_complete_done(napi, rx_work_done)) {
540 ionic_dim_update(qcq);
541 flags |= IONIC_INTR_CRED_UNMASK;
542 rxcq->bound_intr->rearm_count++;
545 if (rx_work_done || flags) {
546 flags |= IONIC_INTR_CRED_RESET_COALESCE;
547 ionic_intr_credits(idev->intr_ctrl, rxcq->bound_intr->index,
548 tx_work_done + rx_work_done, flags);
551 DEBUG_STATS_NAPI_POLL(qcq, rx_work_done);
552 DEBUG_STATS_NAPI_POLL(qcq, tx_work_done);
557 static dma_addr_t ionic_tx_map_single(struct ionic_queue *q,
558 void *data, size_t len)
560 struct ionic_tx_stats *stats = q_to_tx_stats(q);
561 struct device *dev = q->lif->ionic->dev;
564 dma_addr = dma_map_single(dev, data, len, DMA_TO_DEVICE);
565 if (dma_mapping_error(dev, dma_addr)) {
566 net_warn_ratelimited("%s: DMA single map failed on %s!\n",
567 q->lif->netdev->name, q->name);
568 stats->dma_map_err++;
574 static dma_addr_t ionic_tx_map_frag(struct ionic_queue *q,
575 const skb_frag_t *frag,
576 size_t offset, size_t len)
578 struct ionic_tx_stats *stats = q_to_tx_stats(q);
579 struct device *dev = q->lif->ionic->dev;
582 dma_addr = skb_frag_dma_map(dev, frag, offset, len, DMA_TO_DEVICE);
583 if (dma_mapping_error(dev, dma_addr)) {
584 net_warn_ratelimited("%s: DMA frag map failed on %s!\n",
585 q->lif->netdev->name, q->name);
586 stats->dma_map_err++;
591 static void ionic_tx_clean(struct ionic_queue *q,
592 struct ionic_desc_info *desc_info,
593 struct ionic_cq_info *cq_info,
596 struct ionic_txq_sg_desc *sg_desc = desc_info->sg_desc;
597 struct ionic_txq_sg_elem *elem = sg_desc->elems;
598 struct ionic_tx_stats *stats = q_to_tx_stats(q);
599 struct ionic_txq_desc *desc = desc_info->desc;
600 struct device *dev = q->lif->ionic->dev;
601 u8 opcode, flags, nsge;
606 decode_txq_desc_cmd(le64_to_cpu(desc->cmd),
607 &opcode, &flags, &nsge, &addr);
609 /* use unmap_single only if either this is not TSO,
610 * or this is first descriptor of a TSO
612 if (opcode != IONIC_TXQ_DESC_OPCODE_TSO ||
613 flags & IONIC_TXQ_DESC_FLAG_TSO_SOT)
614 dma_unmap_single(dev, (dma_addr_t)addr,
615 le16_to_cpu(desc->len), DMA_TO_DEVICE);
617 dma_unmap_page(dev, (dma_addr_t)addr,
618 le16_to_cpu(desc->len), DMA_TO_DEVICE);
620 for (i = 0; i < nsge; i++, elem++)
621 dma_unmap_page(dev, (dma_addr_t)le64_to_cpu(elem->addr),
622 le16_to_cpu(elem->len), DMA_TO_DEVICE);
625 struct sk_buff *skb = cb_arg;
628 queue_index = skb_get_queue_mapping(skb);
629 if (unlikely(__netif_subqueue_stopped(q->lif->netdev,
631 netif_wake_subqueue(q->lif->netdev, queue_index);
634 dev_kfree_skb_any(skb);
636 netdev_tx_completed_queue(q_to_ndq(q), 1, len);
640 static bool ionic_tx_service(struct ionic_cq *cq, struct ionic_cq_info *cq_info)
642 struct ionic_txq_comp *comp = cq_info->cq_desc;
643 struct ionic_queue *q = cq->bound_q;
644 struct ionic_desc_info *desc_info;
647 if (!color_match(comp->color, cq->done_color))
650 /* clean the related q entries, there could be
651 * several q entries completed for each cq completion
654 desc_info = &q->info[q->tail_idx];
656 q->tail_idx = (q->tail_idx + 1) & (q->num_descs - 1);
657 ionic_tx_clean(q, desc_info, cq_info, desc_info->cb_arg);
658 desc_info->cb = NULL;
659 desc_info->cb_arg = NULL;
660 } while (index != le16_to_cpu(comp->comp_index));
665 void ionic_tx_flush(struct ionic_cq *cq)
667 struct ionic_dev *idev = &cq->lif->ionic->idev;
670 work_done = ionic_cq_service(cq, cq->num_descs,
671 ionic_tx_service, NULL, NULL);
673 ionic_intr_credits(idev->intr_ctrl, cq->bound_intr->index,
674 work_done, IONIC_INTR_CRED_RESET_COALESCE);
677 void ionic_tx_empty(struct ionic_queue *q)
679 struct ionic_desc_info *desc_info;
681 /* walk the not completed tx entries, if any */
682 while (q->head_idx != q->tail_idx) {
683 desc_info = &q->info[q->tail_idx];
684 q->tail_idx = (q->tail_idx + 1) & (q->num_descs - 1);
685 ionic_tx_clean(q, desc_info, NULL, desc_info->cb_arg);
686 desc_info->cb = NULL;
687 desc_info->cb_arg = NULL;
691 static int ionic_tx_tcp_inner_pseudo_csum(struct sk_buff *skb)
695 err = skb_cow_head(skb, 0);
699 if (skb->protocol == cpu_to_be16(ETH_P_IP)) {
700 inner_ip_hdr(skb)->check = 0;
701 inner_tcp_hdr(skb)->check =
702 ~csum_tcpudp_magic(inner_ip_hdr(skb)->saddr,
703 inner_ip_hdr(skb)->daddr,
705 } else if (skb->protocol == cpu_to_be16(ETH_P_IPV6)) {
706 inner_tcp_hdr(skb)->check =
707 ~csum_ipv6_magic(&inner_ipv6_hdr(skb)->saddr,
708 &inner_ipv6_hdr(skb)->daddr,
715 static int ionic_tx_tcp_pseudo_csum(struct sk_buff *skb)
719 err = skb_cow_head(skb, 0);
723 if (skb->protocol == cpu_to_be16(ETH_P_IP)) {
724 ip_hdr(skb)->check = 0;
725 tcp_hdr(skb)->check =
726 ~csum_tcpudp_magic(ip_hdr(skb)->saddr,
729 } else if (skb->protocol == cpu_to_be16(ETH_P_IPV6)) {
730 tcp_v6_gso_csum_prep(skb);
736 static void ionic_tx_tso_post(struct ionic_queue *q, struct ionic_txq_desc *desc,
738 dma_addr_t addr, u8 nsge, u16 len,
739 unsigned int hdrlen, unsigned int mss,
741 u16 vlan_tci, bool has_vlan,
742 bool start, bool done)
747 flags |= has_vlan ? IONIC_TXQ_DESC_FLAG_VLAN : 0;
748 flags |= outer_csum ? IONIC_TXQ_DESC_FLAG_ENCAP : 0;
749 flags |= start ? IONIC_TXQ_DESC_FLAG_TSO_SOT : 0;
750 flags |= done ? IONIC_TXQ_DESC_FLAG_TSO_EOT : 0;
752 cmd = encode_txq_desc_cmd(IONIC_TXQ_DESC_OPCODE_TSO, flags, nsge, addr);
753 desc->cmd = cpu_to_le64(cmd);
754 desc->len = cpu_to_le16(len);
755 desc->vlan_tci = cpu_to_le16(vlan_tci);
756 desc->hdr_len = cpu_to_le16(hdrlen);
757 desc->mss = cpu_to_le16(mss);
760 skb_tx_timestamp(skb);
761 netdev_tx_sent_queue(q_to_ndq(q), skb->len);
762 ionic_txq_post(q, !netdev_xmit_more(), ionic_tx_clean, skb);
764 ionic_txq_post(q, false, ionic_tx_clean, NULL);
768 static struct ionic_txq_desc *ionic_tx_tso_next(struct ionic_queue *q,
769 struct ionic_txq_sg_elem **elem)
771 struct ionic_txq_sg_desc *sg_desc = q->info[q->head_idx].txq_sg_desc;
772 struct ionic_txq_desc *desc = q->info[q->head_idx].txq_desc;
774 *elem = sg_desc->elems;
778 static int ionic_tx_tso(struct ionic_queue *q, struct sk_buff *skb)
780 struct ionic_tx_stats *stats = q_to_tx_stats(q);
781 struct ionic_desc_info *rewind_desc_info;
782 struct device *dev = q->lif->ionic->dev;
783 struct ionic_txq_sg_elem *elem;
784 struct ionic_txq_desc *desc;
785 unsigned int frag_left = 0;
786 unsigned int offset = 0;
787 u16 abort = q->head_idx;
788 unsigned int len_left;
789 dma_addr_t desc_addr;
810 mss = skb_shinfo(skb)->gso_size;
811 nfrags = skb_shinfo(skb)->nr_frags;
812 len_left = skb->len - skb_headlen(skb);
813 outer_csum = (skb_shinfo(skb)->gso_type & SKB_GSO_GRE_CSUM) ||
814 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM);
815 has_vlan = !!skb_vlan_tag_present(skb);
816 vlan_tci = skb_vlan_tag_get(skb);
817 encap = skb->encapsulation;
819 /* Preload inner-most TCP csum field with IP pseudo hdr
820 * calculated with IP length set to zero. HW will later
821 * add in length to each TCP segment resulting from the TSO.
825 err = ionic_tx_tcp_inner_pseudo_csum(skb);
827 err = ionic_tx_tcp_pseudo_csum(skb);
832 hdrlen = skb_inner_transport_header(skb) - skb->data +
833 inner_tcp_hdrlen(skb);
835 hdrlen = skb_transport_offset(skb) + tcp_hdrlen(skb);
837 seglen = hdrlen + mss;
838 left = skb_headlen(skb);
840 desc = ionic_tx_tso_next(q, &elem);
843 /* Chop skb->data up into desc segments */
846 len = min(seglen, left);
847 frag_left = seglen - len;
848 desc_addr = ionic_tx_map_single(q, skb->data + offset, len);
849 if (dma_mapping_error(dev, desc_addr))
855 if (nfrags > 0 && frag_left > 0)
857 done = (nfrags == 0 && left == 0);
858 ionic_tx_tso_post(q, desc, skb,
859 desc_addr, desc_nsge, desc_len,
865 total_bytes += start ? len : len + hdrlen;
866 desc = ionic_tx_tso_next(q, &elem);
871 /* Chop skb frags into desc segments */
873 for (frag = skb_shinfo(skb)->frags; len_left; frag++) {
875 left = skb_frag_size(frag);
882 len = min(frag_left, left);
884 addr = ionic_tx_map_frag(q, frag, offset, len);
885 if (dma_mapping_error(dev, addr))
887 elem->addr = cpu_to_le64(addr);
888 elem->len = cpu_to_le16(len);
893 if (nfrags > 0 && frag_left > 0)
895 done = (nfrags == 0 && left == 0);
896 ionic_tx_tso_post(q, desc, skb, desc_addr,
898 hdrlen, mss, outer_csum,
902 total_bytes += start ? len : len + hdrlen;
903 desc = ionic_tx_tso_next(q, &elem);
906 len = min(mss, left);
907 frag_left = mss - len;
908 desc_addr = ionic_tx_map_frag(q, frag,
910 if (dma_mapping_error(dev, desc_addr))
916 if (nfrags > 0 && frag_left > 0)
918 done = (nfrags == 0 && left == 0);
919 ionic_tx_tso_post(q, desc, skb, desc_addr,
921 hdrlen, mss, outer_csum,
925 total_bytes += start ? len : len + hdrlen;
926 desc = ionic_tx_tso_next(q, &elem);
932 stats->pkts += total_pkts;
933 stats->bytes += total_bytes;
935 stats->tso_bytes += total_bytes;
940 while (rewind != q->head_idx) {
941 rewind_desc_info = &q->info[rewind];
942 ionic_tx_clean(q, rewind_desc_info, NULL, NULL);
943 rewind = (rewind + 1) & (q->num_descs - 1);
950 static int ionic_tx_calc_csum(struct ionic_queue *q, struct sk_buff *skb)
952 struct ionic_txq_desc *desc = q->info[q->head_idx].txq_desc;
953 struct ionic_tx_stats *stats = q_to_tx_stats(q);
954 struct device *dev = q->lif->ionic->dev;
961 has_vlan = !!skb_vlan_tag_present(skb);
962 encap = skb->encapsulation;
964 dma_addr = ionic_tx_map_single(q, skb->data, skb_headlen(skb));
965 if (dma_mapping_error(dev, dma_addr))
968 flags |= has_vlan ? IONIC_TXQ_DESC_FLAG_VLAN : 0;
969 flags |= encap ? IONIC_TXQ_DESC_FLAG_ENCAP : 0;
971 cmd = encode_txq_desc_cmd(IONIC_TXQ_DESC_OPCODE_CSUM_PARTIAL,
972 flags, skb_shinfo(skb)->nr_frags, dma_addr);
973 desc->cmd = cpu_to_le64(cmd);
974 desc->len = cpu_to_le16(skb_headlen(skb));
975 desc->csum_start = cpu_to_le16(skb_checksum_start_offset(skb));
976 desc->csum_offset = cpu_to_le16(skb->csum_offset);
978 desc->vlan_tci = cpu_to_le16(skb_vlan_tag_get(skb));
979 stats->vlan_inserted++;
982 if (skb->csum_not_inet)
990 static int ionic_tx_calc_no_csum(struct ionic_queue *q, struct sk_buff *skb)
992 struct ionic_txq_desc *desc = q->info[q->head_idx].txq_desc;
993 struct ionic_tx_stats *stats = q_to_tx_stats(q);
994 struct device *dev = q->lif->ionic->dev;
1001 has_vlan = !!skb_vlan_tag_present(skb);
1002 encap = skb->encapsulation;
1004 dma_addr = ionic_tx_map_single(q, skb->data, skb_headlen(skb));
1005 if (dma_mapping_error(dev, dma_addr))
1008 flags |= has_vlan ? IONIC_TXQ_DESC_FLAG_VLAN : 0;
1009 flags |= encap ? IONIC_TXQ_DESC_FLAG_ENCAP : 0;
1011 cmd = encode_txq_desc_cmd(IONIC_TXQ_DESC_OPCODE_CSUM_NONE,
1012 flags, skb_shinfo(skb)->nr_frags, dma_addr);
1013 desc->cmd = cpu_to_le64(cmd);
1014 desc->len = cpu_to_le16(skb_headlen(skb));
1016 desc->vlan_tci = cpu_to_le16(skb_vlan_tag_get(skb));
1017 stats->vlan_inserted++;
1025 static int ionic_tx_skb_frags(struct ionic_queue *q, struct sk_buff *skb)
1027 struct ionic_txq_sg_desc *sg_desc = q->info[q->head_idx].txq_sg_desc;
1028 unsigned int len_left = skb->len - skb_headlen(skb);
1029 struct ionic_txq_sg_elem *elem = sg_desc->elems;
1030 struct ionic_tx_stats *stats = q_to_tx_stats(q);
1031 struct device *dev = q->lif->ionic->dev;
1032 dma_addr_t dma_addr;
1036 for (frag = skb_shinfo(skb)->frags; len_left; frag++, elem++) {
1037 len = skb_frag_size(frag);
1038 elem->len = cpu_to_le16(len);
1039 dma_addr = ionic_tx_map_frag(q, frag, 0, len);
1040 if (dma_mapping_error(dev, dma_addr))
1042 elem->addr = cpu_to_le64(dma_addr);
1050 static int ionic_tx(struct ionic_queue *q, struct sk_buff *skb)
1052 struct ionic_tx_stats *stats = q_to_tx_stats(q);
1055 /* set up the initial descriptor */
1056 if (skb->ip_summed == CHECKSUM_PARTIAL)
1057 err = ionic_tx_calc_csum(q, skb);
1059 err = ionic_tx_calc_no_csum(q, skb);
1064 err = ionic_tx_skb_frags(q, skb);
1068 skb_tx_timestamp(skb);
1070 stats->bytes += skb->len;
1072 netdev_tx_sent_queue(q_to_ndq(q), skb->len);
1073 ionic_txq_post(q, !netdev_xmit_more(), ionic_tx_clean, skb);
1078 static int ionic_tx_descs_needed(struct ionic_queue *q, struct sk_buff *skb)
1080 int sg_elems = q->lif->qtype_info[IONIC_QTYPE_TXQ].max_sg_elems;
1081 struct ionic_tx_stats *stats = q_to_tx_stats(q);
1084 /* If TSO, need roundup(skb->len/mss) descs */
1085 if (skb_is_gso(skb))
1086 return (skb->len / skb_shinfo(skb)->gso_size) + 1;
1088 /* If non-TSO, just need 1 desc and nr_frags sg elems */
1089 if (skb_shinfo(skb)->nr_frags <= sg_elems)
1092 /* Too many frags, so linearize */
1093 err = skb_linearize(skb);
1099 /* Need 1 desc and zero sg elems */
1103 static int ionic_maybe_stop_tx(struct ionic_queue *q, int ndescs)
1107 if (unlikely(!ionic_q_has_space(q, ndescs))) {
1108 netif_stop_subqueue(q->lif->netdev, q->index);
1112 /* Might race with ionic_tx_clean, check again */
1114 if (ionic_q_has_space(q, ndescs)) {
1115 netif_wake_subqueue(q->lif->netdev, q->index);
1123 netdev_tx_t ionic_start_xmit(struct sk_buff *skb, struct net_device *netdev)
1125 u16 queue_index = skb_get_queue_mapping(skb);
1126 struct ionic_lif *lif = netdev_priv(netdev);
1127 struct ionic_queue *q;
1131 if (unlikely(!test_bit(IONIC_LIF_F_UP, lif->state))) {
1133 return NETDEV_TX_OK;
1136 if (unlikely(queue_index >= lif->nxqs))
1138 q = &lif->txqcqs[queue_index]->q;
1140 ndescs = ionic_tx_descs_needed(q, skb);
1144 if (unlikely(ionic_maybe_stop_tx(q, ndescs)))
1145 return NETDEV_TX_BUSY;
1147 if (skb_is_gso(skb))
1148 err = ionic_tx_tso(q, skb);
1150 err = ionic_tx(q, skb);
1155 /* Stop the queue if there aren't descriptors for the next packet.
1156 * Since our SG lists per descriptor take care of most of the possible
1157 * fragmentation, we don't need to have many descriptors available.
1159 ionic_maybe_stop_tx(q, 4);
1161 return NETDEV_TX_OK;
1167 return NETDEV_TX_OK;