2 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 #ifndef __MLX5_CORE_H__
34 #define __MLX5_CORE_H__
36 #include <linux/types.h>
37 #include <linux/kernel.h>
38 #include <linux/sched.h>
39 #include <linux/if_link.h>
40 #include <linux/firmware.h>
41 #include <linux/mlx5/cq.h>
43 #define DRIVER_NAME "mlx5_core"
44 #define DRIVER_VERSION "5.0-0"
46 extern uint mlx5_core_debug_mask;
48 #define mlx5_core_dbg(__dev, format, ...) \
49 dev_dbg(&(__dev)->pdev->dev, "%s:%d:(pid %d): " format, \
50 __func__, __LINE__, current->pid, \
53 #define mlx5_core_dbg_once(__dev, format, ...) \
54 dev_dbg_once(&(__dev)->pdev->dev, "%s:%d:(pid %d): " format, \
55 __func__, __LINE__, current->pid, \
58 #define mlx5_core_dbg_mask(__dev, mask, format, ...) \
60 if ((mask) & mlx5_core_debug_mask) \
61 mlx5_core_dbg(__dev, format, ##__VA_ARGS__); \
64 #define mlx5_core_err(__dev, format, ...) \
65 dev_err(&(__dev)->pdev->dev, "%s:%d:(pid %d): " format, \
66 __func__, __LINE__, current->pid, \
69 #define mlx5_core_warn(__dev, format, ...) \
70 dev_warn(&(__dev)->pdev->dev, "%s:%d:(pid %d): " format, \
71 __func__, __LINE__, current->pid, \
74 #define mlx5_core_info(__dev, format, ...) \
75 dev_info(&(__dev)->pdev->dev, format, ##__VA_ARGS__)
78 MLX5_CMD_DATA, /* print command payload only */
79 MLX5_CMD_TIME, /* print command execution time */
83 MLX5_DRIVER_STATUS_ABORTED = 0xfe,
84 MLX5_DRIVER_SYND = 0xbadd00de,
87 int mlx5_query_hca_caps(struct mlx5_core_dev *dev);
88 int mlx5_query_board_id(struct mlx5_core_dev *dev);
89 int mlx5_cmd_init_hca(struct mlx5_core_dev *dev, uint32_t *sw_owner_id);
90 int mlx5_cmd_teardown_hca(struct mlx5_core_dev *dev);
91 int mlx5_cmd_force_teardown_hca(struct mlx5_core_dev *dev);
92 void mlx5_core_event(struct mlx5_core_dev *dev, enum mlx5_dev_event event,
94 void mlx5_core_page_fault(struct mlx5_core_dev *dev,
95 struct mlx5_pagefault *pfault);
96 void mlx5_pps_event(struct mlx5_core_dev *dev, struct mlx5_eqe *eqe);
97 void mlx5_port_module_event(struct mlx5_core_dev *dev, struct mlx5_eqe *eqe);
98 void mlx5_enter_error_state(struct mlx5_core_dev *dev, bool force);
99 void mlx5_disable_device(struct mlx5_core_dev *dev);
100 void mlx5_recover_device(struct mlx5_core_dev *dev);
101 int mlx5_sriov_init(struct mlx5_core_dev *dev);
102 void mlx5_sriov_cleanup(struct mlx5_core_dev *dev);
103 int mlx5_sriov_attach(struct mlx5_core_dev *dev);
104 void mlx5_sriov_detach(struct mlx5_core_dev *dev);
105 int mlx5_core_sriov_configure(struct pci_dev *dev, int num_vfs);
106 bool mlx5_sriov_is_enabled(struct mlx5_core_dev *dev);
107 int mlx5_core_enable_hca(struct mlx5_core_dev *dev, u16 func_id);
108 int mlx5_core_disable_hca(struct mlx5_core_dev *dev, u16 func_id);
109 int mlx5_create_scheduling_element_cmd(struct mlx5_core_dev *dev, u8 hierarchy,
110 void *context, u32 *element_id);
111 int mlx5_modify_scheduling_element_cmd(struct mlx5_core_dev *dev, u8 hierarchy,
112 void *context, u32 element_id,
114 int mlx5_destroy_scheduling_element_cmd(struct mlx5_core_dev *dev, u8 hierarchy,
116 int mlx5_wait_for_vf_pages(struct mlx5_core_dev *dev);
117 u64 mlx5_read_internal_timer(struct mlx5_core_dev *dev);
119 int mlx5_eq_init(struct mlx5_core_dev *dev);
120 void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
121 int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
122 int nent, u64 mask, const char *name,
123 enum mlx5_eq_type type);
124 int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
125 int mlx5_eq_add_cq(struct mlx5_eq *eq, struct mlx5_core_cq *cq);
126 int mlx5_eq_del_cq(struct mlx5_eq *eq, struct mlx5_core_cq *cq);
127 int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
128 u32 *out, int outlen);
129 int mlx5_start_eqs(struct mlx5_core_dev *dev);
130 void mlx5_stop_eqs(struct mlx5_core_dev *dev);
131 /* This function should only be called after mlx5_cmd_force_teardown_hca */
132 void mlx5_core_eq_free_irqs(struct mlx5_core_dev *dev);
133 struct mlx5_eq *mlx5_eqn2eq(struct mlx5_core_dev *dev, int eqn);
134 u32 mlx5_eq_poll_irq_disabled(struct mlx5_eq *eq);
135 void mlx5_cq_tasklet_cb(unsigned long data);
136 void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec, bool forced);
137 int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
138 void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
139 int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
140 void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
141 int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
142 void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
144 int mlx5_query_pcam_reg(struct mlx5_core_dev *dev, u32 *pcam, u8 feature_group,
145 u8 access_reg_group);
146 int mlx5_query_mcam_reg(struct mlx5_core_dev *dev, u32 *mcap, u8 feature_group,
147 u8 access_reg_group);
148 int mlx5_query_qcam_reg(struct mlx5_core_dev *mdev, u32 *qcam,
149 u8 feature_group, u8 access_reg_group);
151 void mlx5_lag_add(struct mlx5_core_dev *dev, struct net_device *netdev);
152 void mlx5_lag_remove(struct mlx5_core_dev *dev);
154 void mlx5_add_device(struct mlx5_interface *intf, struct mlx5_priv *priv);
155 void mlx5_remove_device(struct mlx5_interface *intf, struct mlx5_priv *priv);
156 void mlx5_attach_device(struct mlx5_core_dev *dev);
157 void mlx5_detach_device(struct mlx5_core_dev *dev);
158 bool mlx5_device_registered(struct mlx5_core_dev *dev);
159 int mlx5_register_device(struct mlx5_core_dev *dev);
160 void mlx5_unregister_device(struct mlx5_core_dev *dev);
161 void mlx5_add_dev_by_protocol(struct mlx5_core_dev *dev, int protocol);
162 void mlx5_remove_dev_by_protocol(struct mlx5_core_dev *dev, int protocol);
163 struct mlx5_core_dev *mlx5_get_next_phys_dev(struct mlx5_core_dev *dev);
164 void mlx5_dev_list_lock(void);
165 void mlx5_dev_list_unlock(void);
166 int mlx5_dev_list_trylock(void);
167 int mlx5_encap_alloc(struct mlx5_core_dev *dev,
172 void mlx5_encap_dealloc(struct mlx5_core_dev *dev, u32 encap_id);
174 int mlx5_modify_header_alloc(struct mlx5_core_dev *dev,
175 u8 namespace, u8 num_actions,
176 void *modify_actions, u32 *modify_header_id);
177 void mlx5_modify_header_dealloc(struct mlx5_core_dev *dev, u32 modify_header_id);
179 bool mlx5_lag_intf_add(struct mlx5_interface *intf, struct mlx5_priv *priv);
181 int mlx5_query_mtpps(struct mlx5_core_dev *dev, u32 *mtpps, u32 mtpps_size);
182 int mlx5_set_mtpps(struct mlx5_core_dev *mdev, u32 *mtpps, u32 mtpps_size);
183 int mlx5_query_mtppse(struct mlx5_core_dev *mdev, u8 pin, u8 *arm, u8 *mode);
184 int mlx5_set_mtppse(struct mlx5_core_dev *mdev, u8 pin, u8 arm, u8 mode);
186 #define MLX5_PPS_CAP(mdev) (MLX5_CAP_GEN((mdev), pps) && \
187 MLX5_CAP_GEN((mdev), pps_modify) && \
188 MLX5_CAP_MCAM_FEATURE((mdev), mtpps_fs) && \
189 MLX5_CAP_MCAM_FEATURE((mdev), mtpps_enh_out_per_adj))
191 int mlx5_firmware_flash(struct mlx5_core_dev *dev, const struct firmware *fw);
193 void mlx5e_init(void);
194 void mlx5e_cleanup(void);
196 static inline int mlx5_lag_is_lacp_owner(struct mlx5_core_dev *dev)
198 /* LACP owner conditions:
199 * 1) Function is physical.
200 * 2) LAG is supported by FW.
201 * 3) LAG is managed by driver (currently the only option).
203 return MLX5_CAP_GEN(dev, vport_group_manager) &&
204 (MLX5_CAP_GEN(dev, num_lag_ports) > 1) &&
205 MLX5_CAP_GEN(dev, lag_master);
208 int mlx5_lag_allow(struct mlx5_core_dev *dev);
209 int mlx5_lag_forbid(struct mlx5_core_dev *dev);
211 void mlx5_reload_interface(struct mlx5_core_dev *mdev, int protocol);
212 #endif /* __MLX5_CORE_H__ */