2 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
35 #include <linux/if_vlan.h>
36 #include <linux/etherdevice.h>
37 #include <linux/timecounter.h>
38 #include <linux/net_tstamp.h>
39 #include <linux/ptp_clock_kernel.h>
40 #include <linux/crash_dump.h>
41 #include <linux/mlx5/driver.h>
42 #include <linux/mlx5/qp.h>
43 #include <linux/mlx5/cq.h>
44 #include <linux/mlx5/port.h>
45 #include <linux/mlx5/vport.h>
46 #include <linux/mlx5/transobj.h>
47 #include <linux/mlx5/fs.h>
48 #include <linux/rhashtable.h>
49 #include <net/switchdev.h>
51 #include <linux/net_dim.h>
52 #include <linux/bits.h>
54 #include "mlx5_core.h"
58 extern const struct net_device_ops mlx5e_netdev_ops;
61 #define MLX5E_METADATA_ETHER_TYPE (0x8CE4)
62 #define MLX5E_METADATA_ETHER_LEN 8
64 #define MLX5_SET_CFG(p, f, v) MLX5_SET(create_flow_group_in, p, f, v)
66 #define MLX5E_ETH_HARD_MTU (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN)
68 #define MLX5E_HW2SW_MTU(params, hwmtu) ((hwmtu) - ((params)->hard_mtu))
69 #define MLX5E_SW2HW_MTU(params, swmtu) ((swmtu) + ((params)->hard_mtu))
71 #define MLX5E_MAX_PRIORITY 8
72 #define MLX5E_MAX_DSCP 64
73 #define MLX5E_MAX_NUM_TC 8
75 #define MLX5_RX_HEADROOM NET_SKB_PAD
76 #define MLX5_SKB_FRAG_SZ(len) (SKB_DATA_ALIGN(len) + \
77 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
79 #define MLX5_MPWRQ_MIN_LOG_STRIDE_SZ(mdev) \
80 (6 + MLX5_CAP_GEN(mdev, cache_line_128byte)) /* HW restriction */
81 #define MLX5_MPWRQ_LOG_STRIDE_SZ(mdev, req) \
82 max_t(u32, MLX5_MPWRQ_MIN_LOG_STRIDE_SZ(mdev), req)
83 #define MLX5_MPWRQ_DEF_LOG_STRIDE_SZ(mdev) MLX5_MPWRQ_LOG_STRIDE_SZ(mdev, 6)
84 #define MLX5_MPWRQ_CQE_CMPRS_LOG_STRIDE_SZ(mdev) MLX5_MPWRQ_LOG_STRIDE_SZ(mdev, 8)
85 #define MLX5E_MPWQE_STRIDE_SZ(mdev, cqe_cmprs) \
86 (cqe_cmprs ? MLX5_MPWRQ_CQE_CMPRS_LOG_STRIDE_SZ(mdev) : \
87 MLX5_MPWRQ_DEF_LOG_STRIDE_SZ(mdev))
89 #define MLX5_MPWRQ_LOG_WQE_SZ 18
90 #define MLX5_MPWRQ_WQE_PAGE_ORDER (MLX5_MPWRQ_LOG_WQE_SZ - PAGE_SHIFT > 0 ? \
91 MLX5_MPWRQ_LOG_WQE_SZ - PAGE_SHIFT : 0)
92 #define MLX5_MPWRQ_PAGES_PER_WQE BIT(MLX5_MPWRQ_WQE_PAGE_ORDER)
94 #define MLX5_MTT_OCTW(npages) (ALIGN(npages, 8) / 2)
95 #define MLX5E_REQUIRED_WQE_MTTS (ALIGN(MLX5_MPWRQ_PAGES_PER_WQE, 8))
96 #define MLX5E_LOG_ALIGNED_MPWQE_PPW (ilog2(MLX5E_REQUIRED_WQE_MTTS))
97 #define MLX5E_REQUIRED_MTTS(wqes) (wqes * MLX5E_REQUIRED_WQE_MTTS)
98 #define MLX5E_MAX_RQ_NUM_MTTS \
99 ((1 << 16) * 2) /* So that MLX5_MTT_OCTW(num_mtts) fits into u16 */
100 #define MLX5E_ORDER2_MAX_PACKET_MTU (order_base_2(10 * 1024))
101 #define MLX5E_PARAMS_MAXIMUM_LOG_RQ_SIZE_MPW \
102 (ilog2(MLX5E_MAX_RQ_NUM_MTTS / MLX5E_REQUIRED_WQE_MTTS))
103 #define MLX5E_LOG_MAX_RQ_NUM_PACKETS_MPW \
104 (MLX5E_PARAMS_MAXIMUM_LOG_RQ_SIZE_MPW + \
105 (MLX5_MPWRQ_LOG_WQE_SZ - MLX5E_ORDER2_MAX_PACKET_MTU))
107 #define MLX5E_MIN_SKB_FRAG_SZ (MLX5_SKB_FRAG_SZ(MLX5_RX_HEADROOM))
108 #define MLX5E_LOG_MAX_RX_WQE_BULK \
109 (ilog2(PAGE_SIZE / roundup_pow_of_two(MLX5E_MIN_SKB_FRAG_SZ)))
111 #define MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE 0x6
112 #define MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE 0xa
113 #define MLX5E_PARAMS_MAXIMUM_LOG_SQ_SIZE 0xd
115 #define MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE (1 + MLX5E_LOG_MAX_RX_WQE_BULK)
116 #define MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE 0xa
117 #define MLX5E_PARAMS_MAXIMUM_LOG_RQ_SIZE min_t(u8, 0xd, \
118 MLX5E_LOG_MAX_RQ_NUM_PACKETS_MPW)
120 #define MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW 0x2
122 #define MLX5E_RX_MAX_HEAD (256)
124 #define MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ (64 * 1024)
125 #define MLX5E_DEFAULT_LRO_TIMEOUT 32
126 #define MLX5E_LRO_TIMEOUT_ARR_SIZE 4
128 #define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC 0x10
129 #define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE 0x3
130 #define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS 0x20
131 #define MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC 0x10
132 #define MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE 0x10
133 #define MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS 0x20
134 #define MLX5E_PARAMS_DEFAULT_MIN_RX_WQES 0x80
135 #define MLX5E_PARAMS_DEFAULT_MIN_RX_WQES_MPW 0x2
137 #define MLX5E_LOG_INDIR_RQT_SIZE 0x7
138 #define MLX5E_INDIR_RQT_SIZE BIT(MLX5E_LOG_INDIR_RQT_SIZE)
139 #define MLX5E_MIN_NUM_CHANNELS 0x1
140 #define MLX5E_MAX_NUM_CHANNELS (MLX5E_INDIR_RQT_SIZE >> 1)
141 #define MLX5E_MAX_NUM_SQS (MLX5E_MAX_NUM_CHANNELS * MLX5E_MAX_NUM_TC)
142 #define MLX5E_TX_CQ_POLL_BUDGET 128
143 #define MLX5E_SQ_RECOVER_MIN_INTERVAL 500 /* msecs */
145 #define MLX5E_UMR_WQE_INLINE_SZ \
146 (sizeof(struct mlx5e_umr_wqe) + \
147 ALIGN(MLX5_MPWRQ_PAGES_PER_WQE * sizeof(struct mlx5_mtt), \
148 MLX5_UMR_MTT_ALIGNMENT))
149 #define MLX5E_UMR_WQEBBS \
150 (DIV_ROUND_UP(MLX5E_UMR_WQE_INLINE_SZ, MLX5_SEND_WQE_BB))
152 #define MLX5E_MSG_LEVEL NETIF_MSG_LINK
154 #define mlx5e_dbg(mlevel, priv, format, ...) \
156 if (NETIF_MSG_##mlevel & (priv)->msglevel) \
157 netdev_warn(priv->netdev, format, \
162 static inline u16 mlx5_min_rx_wqes(int wq_type, u32 wq_size)
165 case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
166 return min_t(u16, MLX5E_PARAMS_DEFAULT_MIN_RX_WQES_MPW,
169 return min_t(u16, MLX5E_PARAMS_DEFAULT_MIN_RX_WQES,
174 /* Use this function to get max num channels (rxqs/txqs) only to create netdev */
175 static inline int mlx5e_get_max_num_channels(struct mlx5_core_dev *mdev)
177 return is_kdump_kernel() ?
178 MLX5E_MIN_NUM_CHANNELS :
179 min_t(int, mlx5_comp_vectors_count(mdev), MLX5E_MAX_NUM_CHANNELS);
182 /* Use this function to get max num channels after netdev was created */
183 static inline int mlx5e_get_netdev_max_channels(struct net_device *netdev)
185 return min_t(unsigned int, netdev->num_rx_queues,
186 netdev->num_tx_queues);
189 struct mlx5e_tx_wqe {
190 struct mlx5_wqe_ctrl_seg ctrl;
191 struct mlx5_wqe_eth_seg eth;
192 struct mlx5_wqe_data_seg data[0];
195 struct mlx5e_rx_wqe_ll {
196 struct mlx5_wqe_srq_next_seg next;
197 struct mlx5_wqe_data_seg data[0];
200 struct mlx5e_rx_wqe_cyc {
201 struct mlx5_wqe_data_seg data[0];
204 struct mlx5e_umr_wqe {
205 struct mlx5_wqe_ctrl_seg ctrl;
206 struct mlx5_wqe_umr_ctrl_seg uctrl;
207 struct mlx5_mkey_seg mkc;
208 struct mlx5_mtt inline_mtts[0];
211 extern const char mlx5e_self_tests[][ETH_GSTRING_LEN];
213 enum mlx5e_priv_flag {
214 MLX5E_PFLAG_RX_CQE_BASED_MODER,
215 MLX5E_PFLAG_TX_CQE_BASED_MODER,
216 MLX5E_PFLAG_RX_CQE_COMPRESS,
217 MLX5E_PFLAG_RX_STRIDING_RQ,
218 MLX5E_PFLAG_RX_NO_CSUM_COMPLETE,
219 MLX5E_PFLAG_XDP_TX_MPWQE,
220 MLX5E_NUM_PFLAGS, /* Keep last */
223 #define MLX5E_SET_PFLAG(params, pflag, enable) \
226 (params)->pflags |= BIT(pflag); \
228 (params)->pflags &= ~(BIT(pflag)); \
231 #define MLX5E_GET_PFLAG(params, pflag) (!!((params)->pflags & (BIT(pflag))))
233 #ifdef CONFIG_MLX5_CORE_EN_DCB
234 #define MLX5E_MAX_BW_ALLOC 100 /* Max percentage of BW allocation */
237 struct mlx5e_params {
240 u8 log_rq_mtu_frames;
243 bool rx_cqe_compress_def;
244 struct net_dim_cq_moder rx_cq_moderation;
245 struct net_dim_cq_moder tx_cq_moderation;
248 u8 tx_min_inline_mode;
249 bool vlan_strip_disable;
255 struct bpf_prog *xdp_prog;
260 #ifdef CONFIG_MLX5_CORE_EN_DCB
261 struct mlx5e_cee_config {
262 /* bw pct for priority group */
263 u8 pg_bw_pct[CEE_DCBX_MAX_PGS];
264 u8 prio_to_pg_map[CEE_DCBX_MAX_PRIO];
265 bool pfc_setting[CEE_DCBX_MAX_PRIO];
272 MLX5_DCB_CHG_NO_RESET,
276 enum mlx5_dcbx_oper_mode mode;
277 struct mlx5e_cee_config cee_cfg; /* pending configuration */
280 /* The only setting that cannot be read from FW */
281 u8 tc_tsa[IEEE_8021QAZ_MAX_TCS];
284 /* Buffer configuration */
290 struct mlx5e_dcbx_dp {
291 u8 dscp2prio[MLX5E_MAX_DSCP];
297 MLX5E_RQ_STATE_ENABLED,
299 MLX5E_RQ_STATE_NO_CSUM_COMPLETE,
303 /* data path - accessed per cqe */
306 /* data path - accessed per napi poll */
308 struct napi_struct *napi;
309 struct mlx5_core_cq mcq;
310 struct mlx5e_channel *channel;
312 /* cqe decompression */
313 struct mlx5_cqe64 title;
314 struct mlx5_mini_cqe8 mini_arr[MLX5_MINI_CQE_ARRAY_SIZE];
317 u16 decmprs_wqe_counter;
320 struct mlx5_core_dev *mdev;
321 struct mlx5_wq_ctrl wq_ctrl;
322 } ____cacheline_aligned_in_smp;
324 struct mlx5e_tx_wqe_info {
331 enum mlx5e_dma_map_type {
332 MLX5E_DMA_MAP_SINGLE,
336 struct mlx5e_sq_dma {
339 enum mlx5e_dma_map_type type;
343 MLX5E_SQ_STATE_ENABLED,
344 MLX5E_SQ_STATE_RECOVERING,
345 MLX5E_SQ_STATE_IPSEC,
350 struct mlx5e_sq_wqe_info {
357 /* dirtied @completion */
360 struct net_dim dim; /* Adaptive Moderation */
363 u16 pc ____cacheline_aligned_in_smp;
369 struct mlx5_wq_cyc wq;
371 struct mlx5e_sq_stats *stats;
373 struct mlx5e_sq_dma *dma_fifo;
374 struct mlx5e_tx_wqe_info *wqe_info;
376 void __iomem *uar_map;
377 struct netdev_queue *txq;
383 struct hwtstamp_config *tstamp;
384 struct mlx5_clock *clock;
387 struct mlx5_wq_ctrl wq_ctrl;
388 struct mlx5e_channel *channel;
391 struct mlx5e_txqsq_recover {
392 struct work_struct recover_work;
395 } ____cacheline_aligned_in_smp;
397 struct mlx5e_dma_info {
402 struct mlx5e_xdp_info {
403 struct xdp_frame *xdpf;
405 struct mlx5e_dma_info di;
408 struct mlx5e_xdp_info_fifo {
409 struct mlx5e_xdp_info *xi;
415 struct mlx5e_xdp_wqe_info {
420 struct mlx5e_xdp_mpwqe {
421 /* Current MPWQE session */
422 struct mlx5e_tx_wqe *wqe;
428 typedef bool (*mlx5e_fp_xmit_xdp_frame)(struct mlx5e_xdpsq*,
429 struct mlx5e_xdp_info*);
433 /* dirtied @completion */
439 u32 xdpi_fifo_pc ____cacheline_aligned_in_smp;
441 struct mlx5_wqe_ctrl_seg *doorbell_cseg;
442 struct mlx5e_xdp_mpwqe mpwqe;
447 struct mlx5_wq_cyc wq;
448 struct mlx5e_xdpsq_stats *stats;
449 mlx5e_fp_xmit_xdp_frame xmit_xdp_frame;
451 struct mlx5e_xdp_wqe_info *wqe_info;
452 struct mlx5e_xdp_info_fifo xdpi_fifo;
454 void __iomem *uar_map;
463 struct mlx5_wq_ctrl wq_ctrl;
464 struct mlx5e_channel *channel;
465 } ____cacheline_aligned_in_smp;
471 u16 pc ____cacheline_aligned_in_smp;
475 /* write@xmit, read@completion */
477 struct mlx5e_sq_wqe_info *ico_wqe;
481 struct mlx5_wq_cyc wq;
482 void __iomem *uar_map;
487 struct mlx5_wq_ctrl wq_ctrl;
488 struct mlx5e_channel *channel;
489 } ____cacheline_aligned_in_smp;
492 mlx5e_wqc_has_room_for(struct mlx5_wq_cyc *wq, u16 cc, u16 pc, u16 n)
494 return (mlx5_wq_cyc_ctr2ix(wq, cc - pc) >= n) || (cc == pc);
497 struct mlx5e_wqe_frag_info {
498 struct mlx5e_dma_info *di;
503 struct mlx5e_umr_dma_info {
504 struct mlx5e_dma_info dma_info[MLX5_MPWRQ_PAGES_PER_WQE];
507 struct mlx5e_mpw_info {
508 struct mlx5e_umr_dma_info umr;
509 u16 consumed_strides;
510 DECLARE_BITMAP(xdp_xmit_bitmap, MLX5_MPWRQ_PAGES_PER_WQE);
513 #define MLX5E_MAX_RX_FRAGS 4
515 /* a single cache unit is capable to serve one napi call (for non-striding rq)
516 * or a MPWQE (for striding rq).
518 #define MLX5E_CACHE_UNIT (MLX5_MPWRQ_PAGES_PER_WQE > NAPI_POLL_WEIGHT ? \
519 MLX5_MPWRQ_PAGES_PER_WQE : NAPI_POLL_WEIGHT)
520 #define MLX5E_CACHE_SIZE (4 * roundup_pow_of_two(MLX5E_CACHE_UNIT))
521 struct mlx5e_page_cache {
524 struct mlx5e_dma_info page_cache[MLX5E_CACHE_SIZE];
528 typedef void (*mlx5e_fp_handle_rx_cqe)(struct mlx5e_rq*, struct mlx5_cqe64*);
529 typedef struct sk_buff *
530 (*mlx5e_fp_skb_from_cqe_mpwrq)(struct mlx5e_rq *rq, struct mlx5e_mpw_info *wi,
531 u16 cqe_bcnt, u32 head_offset, u32 page_idx);
532 typedef struct sk_buff *
533 (*mlx5e_fp_skb_from_cqe)(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe,
534 struct mlx5e_wqe_frag_info *wi, u32 cqe_bcnt);
535 typedef bool (*mlx5e_fp_post_rx_wqes)(struct mlx5e_rq *rq);
536 typedef void (*mlx5e_fp_dealloc_wqe)(struct mlx5e_rq*, u16);
539 MLX5E_RQ_FLAG_XDP_XMIT = BIT(0),
542 struct mlx5e_rq_frag_info {
547 struct mlx5e_rq_frags_info {
548 struct mlx5e_rq_frag_info arr[MLX5E_MAX_RX_FRAGS];
558 struct mlx5_wq_cyc wq;
559 struct mlx5e_wqe_frag_info *frags;
560 struct mlx5e_dma_info *di;
561 struct mlx5e_rq_frags_info info;
562 mlx5e_fp_skb_from_cqe skb_from_cqe;
565 struct mlx5_wq_ll wq;
566 struct mlx5e_umr_wqe umr_wqe;
567 struct mlx5e_mpw_info *info;
568 mlx5e_fp_skb_from_cqe_mpwrq skb_from_cqe_mpwrq;
571 bool umr_in_progress;
576 u8 map_dir; /* dma map direction */
579 struct mlx5e_channel *channel;
581 struct net_device *netdev;
582 struct mlx5e_rq_stats *stats;
584 struct mlx5e_page_cache page_cache;
585 struct hwtstamp_config *tstamp;
586 struct mlx5_clock *clock;
588 mlx5e_fp_handle_rx_cqe handle_rx_cqe;
589 mlx5e_fp_post_rx_wqes post_wqes;
590 mlx5e_fp_dealloc_wqe dealloc_wqe;
596 struct net_dim dim; /* Dynamic Interrupt Moderation */
599 struct bpf_prog *xdp_prog;
600 struct mlx5e_xdpsq xdpsq;
601 DECLARE_BITMAP(flags, 8);
602 struct page_pool *page_pool;
605 struct mlx5_wq_ctrl wq_ctrl;
609 struct mlx5_core_dev *mdev;
610 struct mlx5_core_mkey umr_mkey;
612 /* XDP read-mostly */
613 struct xdp_rxq_info xdp_rxq;
614 } ____cacheline_aligned_in_smp;
616 struct mlx5e_channel {
619 struct mlx5e_txqsq sq[MLX5E_MAX_NUM_TC];
620 struct mlx5e_icosq icosq; /* internal control operations */
622 struct napi_struct napi;
624 struct net_device *netdev;
629 struct mlx5e_xdpsq xdpsq;
631 /* data path - accessed per napi poll */
632 struct irq_desc *irq_desc;
633 struct mlx5e_ch_stats *stats;
636 struct mlx5e_priv *priv;
637 struct mlx5_core_dev *mdev;
638 struct hwtstamp_config *tstamp;
643 struct mlx5e_channels {
644 struct mlx5e_channel **c;
646 struct mlx5e_params params;
649 struct mlx5e_channel_stats {
650 struct mlx5e_ch_stats ch;
651 struct mlx5e_sq_stats sq[MLX5E_MAX_NUM_TC];
652 struct mlx5e_rq_stats rq;
653 struct mlx5e_xdpsq_stats rq_xdpsq;
654 struct mlx5e_xdpsq_stats xdpsq;
655 } ____cacheline_aligned_in_smp;
659 MLX5E_STATE_DESTROYING,
660 MLX5E_STATE_XDP_TX_ENABLED,
670 struct mlx5e_rqt rqt;
671 struct list_head list;
679 struct mlx5e_rss_params {
680 u32 indirection_rqt[MLX5E_INDIR_RQT_SIZE];
681 u32 rx_hash_fields[MLX5E_NUM_INDIR_TIRS];
682 u8 toeplitz_hash_key[40];
687 /* priv data path fields - start */
688 struct mlx5e_txqsq *txq2sq[MLX5E_MAX_NUM_CHANNELS * MLX5E_MAX_NUM_TC];
689 int channel_tc2txq[MLX5E_MAX_NUM_CHANNELS][MLX5E_MAX_NUM_TC];
690 #ifdef CONFIG_MLX5_CORE_EN_DCB
691 struct mlx5e_dcbx_dp dcbx_dp;
693 /* priv data path fields - end */
697 struct mutex state_lock; /* Protects Interface state */
698 struct mlx5e_rq drop_rq;
700 struct mlx5e_channels channels;
701 u32 tisn[MLX5E_MAX_NUM_TC];
702 struct mlx5e_rqt indir_rqt;
703 struct mlx5e_tir indir_tir[MLX5E_NUM_INDIR_TIRS];
704 struct mlx5e_tir inner_indir_tir[MLX5E_NUM_INDIR_TIRS];
705 struct mlx5e_tir direct_tir[MLX5E_MAX_NUM_CHANNELS];
706 struct mlx5e_rss_params rss_params;
707 u32 tx_rates[MLX5E_MAX_NUM_SQS];
709 struct mlx5e_flow_steering fs;
711 struct workqueue_struct *wq;
712 struct work_struct update_carrier_work;
713 struct work_struct set_rx_mode_work;
714 struct work_struct tx_timeout_work;
715 struct work_struct update_stats_work;
716 struct work_struct monitor_counters_work;
717 struct mlx5_nb monitor_counters_nb;
719 struct mlx5_core_dev *mdev;
720 struct net_device *netdev;
721 struct mlx5e_stats stats;
722 struct mlx5e_channel_stats channel_stats[MLX5E_MAX_NUM_CHANNELS];
724 struct hwtstamp_config tstamp;
726 u16 drop_rq_q_counter;
727 struct notifier_block events_nb;
729 #ifdef CONFIG_MLX5_CORE_EN_DCB
730 struct mlx5e_dcbx dcbx;
733 const struct mlx5e_profile *profile;
735 #ifdef CONFIG_MLX5_EN_IPSEC
736 struct mlx5e_ipsec *ipsec;
738 #ifdef CONFIG_MLX5_EN_TLS
739 struct mlx5e_tls *tls;
743 struct mlx5e_profile {
744 int (*init)(struct mlx5_core_dev *mdev,
745 struct net_device *netdev,
746 const struct mlx5e_profile *profile, void *ppriv);
747 void (*cleanup)(struct mlx5e_priv *priv);
748 int (*init_rx)(struct mlx5e_priv *priv);
749 void (*cleanup_rx)(struct mlx5e_priv *priv);
750 int (*init_tx)(struct mlx5e_priv *priv);
751 void (*cleanup_tx)(struct mlx5e_priv *priv);
752 void (*enable)(struct mlx5e_priv *priv);
753 void (*disable)(struct mlx5e_priv *priv);
754 void (*update_stats)(struct mlx5e_priv *priv);
755 void (*update_carrier)(struct mlx5e_priv *priv);
757 mlx5e_fp_handle_rx_cqe handle_rx_cqe;
758 mlx5e_fp_handle_rx_cqe handle_rx_cqe_mpwqe;
763 void mlx5e_build_ptys2ethtool_map(void);
765 u16 mlx5e_select_queue(struct net_device *dev, struct sk_buff *skb,
766 struct net_device *sb_dev,
767 select_queue_fallback_t fallback);
768 netdev_tx_t mlx5e_xmit(struct sk_buff *skb, struct net_device *dev);
769 netdev_tx_t mlx5e_sq_xmit(struct mlx5e_txqsq *sq, struct sk_buff *skb,
770 struct mlx5e_tx_wqe *wqe, u16 pi);
772 void mlx5e_completion_event(struct mlx5_core_cq *mcq);
773 void mlx5e_cq_error_event(struct mlx5_core_cq *mcq, enum mlx5_event event);
774 int mlx5e_napi_poll(struct napi_struct *napi, int budget);
775 bool mlx5e_poll_tx_cq(struct mlx5e_cq *cq, int napi_budget);
776 int mlx5e_poll_rx_cq(struct mlx5e_cq *cq, int budget);
777 void mlx5e_free_txqsq_descs(struct mlx5e_txqsq *sq);
779 bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev);
780 bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev,
781 struct mlx5e_params *params);
783 void mlx5e_page_dma_unmap(struct mlx5e_rq *rq, struct mlx5e_dma_info *dma_info);
784 void mlx5e_page_release(struct mlx5e_rq *rq, struct mlx5e_dma_info *dma_info,
786 void mlx5e_handle_rx_cqe(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe);
787 void mlx5e_handle_rx_cqe_mpwrq(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe);
788 bool mlx5e_post_rx_wqes(struct mlx5e_rq *rq);
789 bool mlx5e_post_rx_mpwqes(struct mlx5e_rq *rq);
790 void mlx5e_dealloc_rx_wqe(struct mlx5e_rq *rq, u16 ix);
791 void mlx5e_dealloc_rx_mpwqe(struct mlx5e_rq *rq, u16 ix);
793 mlx5e_skb_from_cqe_mpwrq_linear(struct mlx5e_rq *rq, struct mlx5e_mpw_info *wi,
794 u16 cqe_bcnt, u32 head_offset, u32 page_idx);
796 mlx5e_skb_from_cqe_mpwrq_nonlinear(struct mlx5e_rq *rq, struct mlx5e_mpw_info *wi,
797 u16 cqe_bcnt, u32 head_offset, u32 page_idx);
799 mlx5e_skb_from_cqe_linear(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe,
800 struct mlx5e_wqe_frag_info *wi, u32 cqe_bcnt);
802 mlx5e_skb_from_cqe_nonlinear(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe,
803 struct mlx5e_wqe_frag_info *wi, u32 cqe_bcnt);
805 void mlx5e_update_stats(struct mlx5e_priv *priv);
806 void mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats);
808 void mlx5e_init_l2_addr(struct mlx5e_priv *priv);
809 int mlx5e_self_test_num(struct mlx5e_priv *priv);
810 void mlx5e_self_test(struct net_device *ndev, struct ethtool_test *etest,
812 void mlx5e_set_rx_mode_work(struct work_struct *work);
814 int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr);
815 int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr);
816 int mlx5e_modify_rx_cqe_compression_locked(struct mlx5e_priv *priv, bool val);
818 int mlx5e_vlan_rx_add_vid(struct net_device *dev, __always_unused __be16 proto,
820 int mlx5e_vlan_rx_kill_vid(struct net_device *dev, __always_unused __be16 proto,
822 void mlx5e_timestamp_init(struct mlx5e_priv *priv);
824 struct mlx5e_redirect_rqt_param {
827 u32 rqn; /* Direct RQN (Non-RSS) */
830 struct mlx5e_channels *channels;
831 } rss; /* RSS data */
835 int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz,
836 struct mlx5e_redirect_rqt_param rrp);
837 void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_rss_params *rss_params,
838 const struct mlx5e_tirc_config *ttconfig,
839 void *tirc, bool inner);
840 void mlx5e_modify_tirs_hash(struct mlx5e_priv *priv, void *in, int inlen);
841 struct mlx5e_tirc_config mlx5e_tirc_get_default_config(enum mlx5e_traffic_types tt);
843 int mlx5e_open_locked(struct net_device *netdev);
844 int mlx5e_close_locked(struct net_device *netdev);
846 int mlx5e_open_channels(struct mlx5e_priv *priv,
847 struct mlx5e_channels *chs);
848 void mlx5e_close_channels(struct mlx5e_channels *chs);
850 /* Function pointer to be used to modify WH settings while
853 typedef int (*mlx5e_fp_hw_modify)(struct mlx5e_priv *priv);
854 void mlx5e_switch_priv_channels(struct mlx5e_priv *priv,
855 struct mlx5e_channels *new_chs,
856 mlx5e_fp_hw_modify hw_modify);
857 void mlx5e_activate_priv_channels(struct mlx5e_priv *priv);
858 void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv);
860 void mlx5e_build_default_indir_rqt(u32 *indirection_rqt, int len,
862 void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params,
864 void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params,
866 void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params);
867 void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev,
868 struct mlx5e_params *params);
870 static inline bool mlx5e_tunnel_inner_ft_supported(struct mlx5_core_dev *mdev)
872 return (MLX5_CAP_ETH(mdev, tunnel_stateless_gre) &&
873 MLX5_CAP_FLOWTABLE_NIC_RX(mdev, ft_field_support.inner_ip_version));
876 static inline void mlx5e_sq_fetch_wqe(struct mlx5e_txqsq *sq,
877 struct mlx5e_tx_wqe **wqe,
880 struct mlx5_wq_cyc *wq = &sq->wq;
882 *pi = mlx5_wq_cyc_ctr2ix(wq, sq->pc);
883 *wqe = mlx5_wq_cyc_get_wqe(wq, *pi);
884 memset(*wqe, 0, sizeof(**wqe));
888 struct mlx5e_tx_wqe *mlx5e_post_nop(struct mlx5_wq_cyc *wq, u32 sqn, u16 *pc)
890 u16 pi = mlx5_wq_cyc_ctr2ix(wq, *pc);
891 struct mlx5e_tx_wqe *wqe = mlx5_wq_cyc_get_wqe(wq, pi);
892 struct mlx5_wqe_ctrl_seg *cseg = &wqe->ctrl;
894 memset(cseg, 0, sizeof(*cseg));
896 cseg->opmod_idx_opcode = cpu_to_be32((*pc << 8) | MLX5_OPCODE_NOP);
897 cseg->qpn_ds = cpu_to_be32((sqn << 8) | 0x01);
905 void mlx5e_notify_hw(struct mlx5_wq_cyc *wq, u16 pc,
906 void __iomem *uar_map,
907 struct mlx5_wqe_ctrl_seg *ctrl)
909 ctrl->fm_ce_se = MLX5_WQE_CTRL_CQ_UPDATE;
910 /* ensure wqe is visible to device before updating doorbell record */
913 *wq->db = cpu_to_be32(pc);
915 /* ensure doorbell record is visible to device before ringing the
920 mlx5_write64((__be32 *)ctrl, uar_map, NULL);
923 static inline void mlx5e_cq_arm(struct mlx5e_cq *cq)
925 struct mlx5_core_cq *mcq;
928 mlx5_cq_arm(mcq, MLX5_CQ_DB_REQ_NOT, mcq->uar->map, cq->wq.cc);
931 extern const struct ethtool_ops mlx5e_ethtool_ops;
932 #ifdef CONFIG_MLX5_CORE_EN_DCB
933 extern const struct dcbnl_rtnl_ops mlx5e_dcbnl_ops;
934 int mlx5e_dcbnl_ieee_setets_core(struct mlx5e_priv *priv, struct ieee_ets *ets);
935 void mlx5e_dcbnl_initialize(struct mlx5e_priv *priv);
936 void mlx5e_dcbnl_init_app(struct mlx5e_priv *priv);
937 void mlx5e_dcbnl_delete_app(struct mlx5e_priv *priv);
940 int mlx5e_create_tir(struct mlx5_core_dev *mdev,
941 struct mlx5e_tir *tir, u32 *in, int inlen);
942 void mlx5e_destroy_tir(struct mlx5_core_dev *mdev,
943 struct mlx5e_tir *tir);
944 int mlx5e_create_mdev_resources(struct mlx5_core_dev *mdev);
945 void mlx5e_destroy_mdev_resources(struct mlx5_core_dev *mdev);
946 int mlx5e_refresh_tirs(struct mlx5e_priv *priv, bool enable_uc_lb);
948 /* common netdev helpers */
949 void mlx5e_create_q_counters(struct mlx5e_priv *priv);
950 void mlx5e_destroy_q_counters(struct mlx5e_priv *priv);
951 int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
952 struct mlx5e_rq *drop_rq);
953 void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq);
955 int mlx5e_create_indirect_rqt(struct mlx5e_priv *priv);
957 int mlx5e_create_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc);
958 void mlx5e_destroy_indirect_tirs(struct mlx5e_priv *priv, bool inner_ttc);
960 int mlx5e_create_direct_rqts(struct mlx5e_priv *priv);
961 void mlx5e_destroy_direct_rqts(struct mlx5e_priv *priv);
962 int mlx5e_create_direct_tirs(struct mlx5e_priv *priv);
963 void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv);
964 void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt);
966 int mlx5e_create_tis(struct mlx5_core_dev *mdev, int tc,
967 u32 underlay_qpn, u32 *tisn);
968 void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn);
970 int mlx5e_create_tises(struct mlx5e_priv *priv);
971 void mlx5e_update_carrier(struct mlx5e_priv *priv);
972 int mlx5e_close(struct net_device *netdev);
973 int mlx5e_open(struct net_device *netdev);
974 void mlx5e_update_ndo_stats(struct mlx5e_priv *priv);
976 void mlx5e_queue_update_stats(struct mlx5e_priv *priv);
977 int mlx5e_bits_invert(unsigned long a, int size);
979 typedef int (*change_hw_mtu_cb)(struct mlx5e_priv *priv);
980 int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv);
981 int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
982 change_hw_mtu_cb set_mtu_cb);
984 /* ethtool helpers */
985 void mlx5e_ethtool_get_drvinfo(struct mlx5e_priv *priv,
986 struct ethtool_drvinfo *drvinfo);
987 void mlx5e_ethtool_get_strings(struct mlx5e_priv *priv,
988 uint32_t stringset, uint8_t *data);
989 int mlx5e_ethtool_get_sset_count(struct mlx5e_priv *priv, int sset);
990 void mlx5e_ethtool_get_ethtool_stats(struct mlx5e_priv *priv,
991 struct ethtool_stats *stats, u64 *data);
992 void mlx5e_ethtool_get_ringparam(struct mlx5e_priv *priv,
993 struct ethtool_ringparam *param);
994 int mlx5e_ethtool_set_ringparam(struct mlx5e_priv *priv,
995 struct ethtool_ringparam *param);
996 void mlx5e_ethtool_get_channels(struct mlx5e_priv *priv,
997 struct ethtool_channels *ch);
998 int mlx5e_ethtool_set_channels(struct mlx5e_priv *priv,
999 struct ethtool_channels *ch);
1000 int mlx5e_ethtool_get_coalesce(struct mlx5e_priv *priv,
1001 struct ethtool_coalesce *coal);
1002 int mlx5e_ethtool_set_coalesce(struct mlx5e_priv *priv,
1003 struct ethtool_coalesce *coal);
1004 int mlx5e_ethtool_get_link_ksettings(struct mlx5e_priv *priv,
1005 struct ethtool_link_ksettings *link_ksettings);
1006 int mlx5e_ethtool_set_link_ksettings(struct mlx5e_priv *priv,
1007 const struct ethtool_link_ksettings *link_ksettings);
1008 u32 mlx5e_ethtool_get_rxfh_key_size(struct mlx5e_priv *priv);
1009 u32 mlx5e_ethtool_get_rxfh_indir_size(struct mlx5e_priv *priv);
1010 int mlx5e_ethtool_get_ts_info(struct mlx5e_priv *priv,
1011 struct ethtool_ts_info *info);
1012 int mlx5e_ethtool_flash_device(struct mlx5e_priv *priv,
1013 struct ethtool_flash *flash);
1014 void mlx5e_ethtool_get_pauseparam(struct mlx5e_priv *priv,
1015 struct ethtool_pauseparam *pauseparam);
1016 int mlx5e_ethtool_set_pauseparam(struct mlx5e_priv *priv,
1017 struct ethtool_pauseparam *pauseparam);
1019 /* mlx5e generic netdev management API */
1020 int mlx5e_netdev_init(struct net_device *netdev,
1021 struct mlx5e_priv *priv,
1022 struct mlx5_core_dev *mdev,
1023 const struct mlx5e_profile *profile,
1025 void mlx5e_netdev_cleanup(struct net_device *netdev, struct mlx5e_priv *priv);
1027 mlx5e_create_netdev(struct mlx5_core_dev *mdev, const struct mlx5e_profile *profile,
1028 int nch, void *ppriv);
1029 int mlx5e_attach_netdev(struct mlx5e_priv *priv);
1030 void mlx5e_detach_netdev(struct mlx5e_priv *priv);
1031 void mlx5e_destroy_netdev(struct mlx5e_priv *priv);
1032 void mlx5e_build_nic_params(struct mlx5_core_dev *mdev,
1033 struct mlx5e_rss_params *rss_params,
1034 struct mlx5e_params *params,
1035 u16 max_channels, u16 mtu);
1036 void mlx5e_build_rq_params(struct mlx5_core_dev *mdev,
1037 struct mlx5e_params *params);
1038 void mlx5e_build_rss_params(struct mlx5e_rss_params *rss_params,
1040 u8 mlx5e_params_calculate_tx_min_inline(struct mlx5_core_dev *mdev);
1041 void mlx5e_rx_dim_work(struct work_struct *work);
1042 void mlx5e_tx_dim_work(struct work_struct *work);
1044 void mlx5e_add_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti);
1045 void mlx5e_del_vxlan_port(struct net_device *netdev, struct udp_tunnel_info *ti);
1046 netdev_features_t mlx5e_features_check(struct sk_buff *skb,
1047 struct net_device *netdev,
1048 netdev_features_t features);
1049 #ifdef CONFIG_MLX5_ESWITCH
1050 int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac);
1051 int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate, int max_tx_rate);
1052 int mlx5e_get_vf_config(struct net_device *dev, int vf, struct ifla_vf_info *ivi);
1053 int mlx5e_get_vf_stats(struct net_device *dev, int vf, struct ifla_vf_stats *vf_stats);
1055 #endif /* __MLX5_EN_H__ */