2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
37 #include <linux/bitops.h>
38 #include <linux/compiler.h>
39 #include <linux/list.h>
40 #include <linux/mutex.h>
41 #include <linux/netdevice.h>
42 #include <linux/if_vlan.h>
43 #include <linux/net_tstamp.h>
44 #ifdef CONFIG_MLX4_EN_DCB
45 #include <linux/dcbnl.h>
47 #include <linux/cpu_rmap.h>
48 #include <linux/ptp_clock_kernel.h>
51 #include <linux/mlx4/device.h>
52 #include <linux/mlx4/qp.h>
53 #include <linux/mlx4/cq.h>
54 #include <linux/mlx4/srq.h>
55 #include <linux/mlx4/doorbell.h>
56 #include <linux/mlx4/cmd.h>
59 #include "mlx4_stats.h"
61 #define DRV_NAME "mlx4_en"
62 #define DRV_VERSION "4.0-0"
64 #define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
71 #define MLX4_EN_PAGE_SHIFT 12
72 #define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
73 #define DEF_RX_RINGS 16
74 #define MAX_RX_RINGS 128
75 #define MIN_RX_RINGS 1
76 #define LOG_TXBB_SIZE 6
77 #define TXBB_SIZE BIT(LOG_TXBB_SIZE)
78 #define HEADROOM (2048 / TXBB_SIZE + 1)
79 #define STAMP_STRIDE 64
80 #define STAMP_DWORDS (STAMP_STRIDE / 4)
81 #define STAMP_SHIFT 31
82 #define STAMP_VAL 0x7fffffff
83 #define STATS_DELAY (HZ / 4)
84 #define SERVICE_TASK_DELAY (HZ / 4)
85 #define MAX_NUM_OF_FS_RULES 256
87 #define MLX4_EN_FILTER_HASH_SHIFT 4
88 #define MLX4_EN_FILTER_EXPIRY_QUOTA 60
90 /* Typical TSO descriptor with 16 gather entries is 352 bytes... */
91 #define MAX_DESC_SIZE 512
92 #define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
95 * OS related constants and tunables
98 #define MLX4_EN_PRIV_FLAGS_BLUEFLAME 1
99 #define MLX4_EN_PRIV_FLAGS_PHV 2
101 #define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
103 /* Use the maximum between 16384 and a single page */
104 #define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
106 #define MLX4_EN_MAX_RX_FRAGS 4
108 /* Maximum ring sizes */
109 #define MLX4_EN_MAX_TX_SIZE 8192
110 #define MLX4_EN_MAX_RX_SIZE 8192
112 /* Minimum ring size for our page-allocation scheme to work */
113 #define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
114 #define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
116 #define MLX4_EN_SMALL_PKT_SIZE 64
117 #define MLX4_EN_MIN_TX_RING_P_UP 1
118 #define MLX4_EN_MAX_TX_RING_P_UP 32
119 #define MLX4_EN_NUM_UP_LOW 1
120 #define MLX4_EN_NUM_UP_HIGH 8
121 #define MLX4_EN_DEF_RX_RING_SIZE 1024
122 #define MLX4_EN_DEF_TX_RING_SIZE MLX4_EN_DEF_RX_RING_SIZE
123 #define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \
126 #define MLX4_EN_DEFAULT_TX_WORK 256
128 /* Target number of packets to coalesce with interrupt moderation */
129 #define MLX4_EN_RX_COAL_TARGET 44
130 #define MLX4_EN_RX_COAL_TIME 0x10
132 #define MLX4_EN_TX_COAL_PKTS 16
133 #define MLX4_EN_TX_COAL_TIME 0x10
135 #define MLX4_EN_MAX_COAL_PKTS U16_MAX
136 #define MLX4_EN_MAX_COAL_TIME U16_MAX
138 #define MLX4_EN_RX_RATE_LOW 400000
139 #define MLX4_EN_RX_COAL_TIME_LOW 0
140 #define MLX4_EN_RX_RATE_HIGH 450000
141 #define MLX4_EN_RX_COAL_TIME_HIGH 128
142 #define MLX4_EN_RX_SIZE_THRESH 1024
143 #define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
144 #define MLX4_EN_SAMPLE_INTERVAL 0
145 #define MLX4_EN_AVG_PKT_SMALL 256
147 #define MLX4_EN_AUTO_CONF 0xffff
149 #define MLX4_EN_DEF_RX_PAUSE 1
150 #define MLX4_EN_DEF_TX_PAUSE 1
152 /* Interval between successive polls in the Tx routine when polling is used
153 instead of interrupts (in per-core Tx rings) - should be power of 2 */
154 #define MLX4_EN_TX_POLL_MODER 16
155 #define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
157 #define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
158 #define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
159 #define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
160 #define PREAMBLE_LEN 8
161 #define MLX4_SELFTEST_LB_MIN_MTU (MLX4_LOOPBACK_TEST_PAYLOAD + NET_IP_ALIGN + \
162 ETH_HLEN + PREAMBLE_LEN)
164 #define MLX4_EN_MIN_MTU 46
165 /* VLAN_HLEN is added twice,to support skb vlan tagged with multiple
166 * headers. (For example: ETH_P_8021Q and ETH_P_8021AD).
168 #define MLX4_EN_EFF_MTU(mtu) ((mtu) + ETH_HLEN + (2 * VLAN_HLEN))
169 #define ETH_BCAST 0xffffffffffffULL
171 #define MLX4_EN_LOOPBACK_RETRIES 5
172 #define MLX4_EN_LOOPBACK_TIMEOUT 100
174 #ifdef MLX4_EN_PERF_STAT
175 /* Number of samples to 'average' */
177 #define AVG_FACTOR 1024
179 #define INC_PERF_COUNTER(cnt) (++(cnt))
180 #define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
181 #define AVG_PERF_COUNTER(cnt, sample) \
182 ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
183 #define GET_PERF_COUNTER(cnt) (cnt)
184 #define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
188 #define INC_PERF_COUNTER(cnt) do {} while (0)
189 #define ADD_PERF_COUNTER(cnt, add) do {} while (0)
190 #define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
191 #define GET_PERF_COUNTER(cnt) (0)
192 #define GET_AVG_PERF_COUNTER(cnt) (0)
193 #endif /* MLX4_EN_PERF_STAT */
195 /* Constants for TX flow */
197 MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */
207 /* keep tx types first */
210 #define MLX4_EN_NUM_TX_TYPES (TX_XDP + 1)
218 #define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
219 #define XNOR(x, y) (!(x) == !(y))
222 struct mlx4_en_tx_info {
236 } ____cacheline_aligned_in_smp;
239 #define MLX4_EN_BIT_DESC_OWN 0x80000000
240 #define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
241 #define MLX4_EN_MEMTYPE_PAD 0x100
242 #define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
245 struct mlx4_en_tx_desc {
246 struct mlx4_wqe_ctrl_seg ctrl;
248 struct mlx4_wqe_data_seg data; /* at least one data segment */
249 struct mlx4_wqe_lso_seg lso;
250 struct mlx4_wqe_inline_seg inl;
254 #define MLX4_EN_USE_SRQ 0x01000000
256 #define MLX4_EN_CX3_LOW_ID 0x1000
257 #define MLX4_EN_CX3_HIGH_ID 0x1005
259 struct mlx4_en_rx_alloc {
265 #define MLX4_EN_CACHE_SIZE (2 * NAPI_POLL_WEIGHT)
267 struct mlx4_en_page_cache {
272 } buf[MLX4_EN_CACHE_SIZE];
277 struct mlx4_en_tx_ring {
278 /* cache line used and dirtied in tx completion
279 * (mlx4_en_free_tx_buf())
283 unsigned long wake_queue;
284 struct netdev_queue *tx_queue;
285 u32 (*free_tx_desc)(struct mlx4_en_priv *priv,
286 struct mlx4_en_tx_ring *ring,
288 u64 timestamp, int napi_mode);
289 struct mlx4_en_rx_ring *recycle_ring;
291 /* cache line used and dirtied in mlx4_en_xmit() */
292 u32 prod ____cacheline_aligned_in_smp;
293 unsigned int tx_dropped;
295 unsigned long packets;
296 unsigned long tx_csum;
297 unsigned long tso_packets;
298 unsigned long xmit_more;
301 /* Following part should be mostly read */
304 u32 size; /* number of TXBBs */
309 struct mlx4_en_tx_info *tx_info;
317 /* Not used in fast path
318 * Only queue_stopped might be used if BQL is not properly working.
320 unsigned long queue_stopped;
321 struct mlx4_hwq_resources sp_wqres;
322 struct mlx4_qp sp_qp;
323 struct mlx4_qp_context sp_context;
324 cpumask_t sp_affinity_mask;
325 enum mlx4_qp_state sp_qp_state;
327 u16 sp_cqn; /* index of port CQ associated with this ring */
328 } ____cacheline_aligned_in_smp;
330 struct mlx4_en_rx_desc {
331 /* actual number of entries depends on rx ring stride */
332 struct mlx4_wqe_data_seg data[0];
335 struct mlx4_en_rx_ring {
336 struct mlx4_hwq_resources wqres;
337 u32 size ; /* number of Rx descs*/
342 u16 cqn; /* index of port CQ associated with this ring */
349 struct bpf_prog __rcu *xdp_prog;
350 struct mlx4_en_page_cache page_cache;
352 unsigned long packets;
353 unsigned long csum_ok;
354 unsigned long csum_none;
355 unsigned long csum_complete;
356 unsigned long rx_alloc_pages;
357 unsigned long xdp_drop;
358 unsigned long xdp_tx;
359 unsigned long xdp_tx_full;
360 unsigned long dropped;
361 int hwtstamp_rx_filter;
362 cpumask_var_t affinity_mask;
363 struct xdp_rxq_info xdp_rxq;
368 struct mlx4_hwq_resources wqres;
370 struct net_device *dev;
372 struct napi_struct napi;
381 struct mlx4_cqe *buf;
382 #define MLX4_EN_OPCODE_ERROR 0x1e
384 struct irq_desc *irq_desc;
387 struct mlx4_en_port_profile {
389 u32 tx_ring_num[MLX4_EN_NUM_TX_TYPES];
393 u8 num_tx_rings_p_up;
401 struct hwtstamp_config hwtstamp_config;
404 struct mlx4_en_profile {
410 u8 max_num_tx_rings_p_up;
411 struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
415 struct mlx4_dev *dev;
416 struct pci_dev *pdev;
417 struct mutex state_lock;
418 struct net_device *pndev[MLX4_MAX_PORTS + 1];
419 struct net_device *upper[MLX4_MAX_PORTS + 1];
422 struct mlx4_en_profile profile;
424 struct workqueue_struct *workqueue;
425 struct device *dma_device;
426 void __iomem *uar_map;
427 struct mlx4_uar priv_uar;
431 u8 mac_removed[MLX4_MAX_PORTS + 1];
433 struct cyclecounter cycles;
434 seqlock_t clock_lock;
435 struct timecounter clock;
436 unsigned long last_overflow_check;
437 struct ptp_clock *ptp_clock;
438 struct ptp_clock_info ptp_clock_info;
439 struct notifier_block nb;
443 struct mlx4_en_rss_map {
445 struct mlx4_qp qps[MAX_RX_RINGS];
446 enum mlx4_qp_state state[MAX_RX_RINGS];
447 struct mlx4_qp *indir_qp;
448 enum mlx4_qp_state indir_state;
451 enum mlx4_en_port_flag {
452 MLX4_EN_PORT_ANC = 1<<0, /* Auto-negotiation complete */
453 MLX4_EN_PORT_ANE = 1<<1, /* Auto-negotiation enabled */
456 struct mlx4_en_port_state {
463 enum mlx4_en_mclist_act {
469 struct mlx4_en_mc_list {
470 struct list_head list;
471 enum mlx4_en_mclist_act action;
477 struct mlx4_en_frag_info {
482 #ifdef CONFIG_MLX4_EN_DCB
483 /* Minimal TC BW - setting to 0 will block traffic */
484 #define MLX4_EN_BW_MIN 1
485 #define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
487 #define MLX4_EN_TC_VENDOR 0
488 #define MLX4_EN_TC_ETS 7
497 struct mlx4_en_cee_config {
499 enum dcb_pfc_type dcb_pfc[MLX4_EN_NUM_UP_HIGH];
503 struct ethtool_flow_id {
504 struct list_head list;
505 struct ethtool_rx_flow_spec flow_spec;
510 MLX4_EN_FLAG_PROMISC = (1 << 0),
511 MLX4_EN_FLAG_MC_PROMISC = (1 << 1),
512 /* whether we need to enable hardware loopback by putting dmac
515 MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2),
516 /* whether we need to drop packets that hardware loopback-ed */
517 MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3),
518 MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4),
519 MLX4_EN_FLAG_RX_CSUM_NON_TCP_UDP = (1 << 5),
520 #ifdef CONFIG_MLX4_EN_DCB
521 MLX4_EN_FLAG_DCB_ENABLED = (1 << 6),
525 #define PORT_BEACON_MAX_LIMIT (65535)
526 #define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
527 #define MLX4_EN_MAC_HASH_IDX 5
529 struct mlx4_en_stats_bitmap {
530 DECLARE_BITMAP(bitmap, NUM_ALL_STATS);
531 struct mutex mutex; /* for mutual access to stats bitmap */
534 struct mlx4_en_priv {
535 struct mlx4_en_dev *mdev;
536 struct mlx4_en_port_profile *prof;
537 struct net_device *dev;
538 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
539 struct mlx4_en_port_state port_state;
540 spinlock_t stats_lock;
541 struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
542 /* To allow rules removal while port is going down */
543 struct list_head ethtool_list;
545 unsigned long last_moder_packets[MAX_RX_RINGS];
546 unsigned long last_moder_tx_packets;
547 unsigned long last_moder_bytes[MAX_RX_RINGS];
548 unsigned long last_moder_jiffies;
549 int last_moder_time[MAX_RX_RINGS];
559 u32 adaptive_rx_coal;
562 u32 validate_loopback;
564 struct mlx4_hwq_resources res;
572 unsigned char current_mac[ETH_ALEN + 2];
579 struct mlx4_en_rss_map rss_map;
582 u8 num_tx_rings_p_up;
584 u32 tx_ring_num[MLX4_EN_NUM_TX_TYPES];
587 struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
593 struct mlx4_en_tx_ring **tx_ring[MLX4_EN_NUM_TX_TYPES];
594 struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS];
595 struct mlx4_en_cq **tx_cq[MLX4_EN_NUM_TX_TYPES];
596 struct mlx4_en_cq *rx_cq[MAX_RX_RINGS];
597 struct mlx4_qp drop_qp;
598 struct work_struct rx_mode_task;
599 struct work_struct watchdog_task;
600 struct work_struct linkstate_task;
601 struct delayed_work stats_task;
602 struct delayed_work service_task;
603 struct work_struct vxlan_add_task;
604 struct work_struct vxlan_del_task;
605 struct mlx4_en_perf_stats pstats;
606 struct mlx4_en_pkt_stats pkstats;
607 struct mlx4_en_counter_stats pf_stats;
608 struct mlx4_en_flow_stats_rx rx_priority_flowstats[MLX4_NUM_PRIORITIES];
609 struct mlx4_en_flow_stats_tx tx_priority_flowstats[MLX4_NUM_PRIORITIES];
610 struct mlx4_en_flow_stats_rx rx_flowstats;
611 struct mlx4_en_flow_stats_tx tx_flowstats;
612 struct mlx4_en_port_stats port_stats;
613 struct mlx4_en_xdp_stats xdp_stats;
614 struct mlx4_en_phy_stats phy_stats;
615 struct mlx4_en_stats_bitmap stats_bitmap;
616 struct list_head mc_list;
617 struct list_head curr_list;
619 struct mlx4_en_stat_out_mbox hw_stats;
623 struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
624 struct hwtstamp_config hwtstamp_config;
627 #ifdef CONFIG_MLX4_EN_DCB
628 #define MLX4_EN_DCB_ENABLED 0x3
630 u16 maxrate[IEEE_8021QAZ_MAX_TCS];
631 enum dcbnl_cndd_states cndd_state[IEEE_8021QAZ_MAX_TCS];
632 struct mlx4_en_cee_config cee_config;
635 #ifdef CONFIG_RFS_ACCEL
636 spinlock_t filters_lock;
638 struct list_head filters;
639 struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
645 u8 rss_key[MLX4_EN_RSS_KEY_SIZE];
650 MLX4_EN_WOL_MAGIC = (1ULL << 61),
651 MLX4_EN_WOL_ENABLED = (1ULL << 62),
654 struct mlx4_mac_entry {
655 struct hlist_node hlist;
656 unsigned char mac[ETH_ALEN + 2];
661 static inline struct mlx4_cqe *mlx4_en_get_cqe(void *buf, int idx, int cqe_sz)
663 return buf + idx * cqe_sz;
666 #define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
668 void mlx4_en_init_ptys2ethtool_map(void);
669 void mlx4_en_update_loopback_state(struct net_device *dev,
670 netdev_features_t features);
672 void mlx4_en_destroy_netdev(struct net_device *dev);
673 int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
674 struct mlx4_en_port_profile *prof);
676 int mlx4_en_start_port(struct net_device *dev);
677 void mlx4_en_stop_port(struct net_device *dev, int detach);
679 void mlx4_en_set_stats_bitmap(struct mlx4_dev *dev,
680 struct mlx4_en_stats_bitmap *stats_bitmap,
681 u8 rx_ppp, u8 rx_pause,
682 u8 tx_ppp, u8 tx_pause);
684 int mlx4_en_try_alloc_resources(struct mlx4_en_priv *priv,
685 struct mlx4_en_priv *tmp,
686 struct mlx4_en_port_profile *prof,
687 bool carry_xdp_prog);
688 void mlx4_en_safe_replace_resources(struct mlx4_en_priv *priv,
689 struct mlx4_en_priv *tmp);
691 int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq,
692 int entries, int ring, enum cq_type mode, int node);
693 void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq);
694 int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
696 void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
697 int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
698 void mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
700 void mlx4_en_tx_irq(struct mlx4_cq *mcq);
701 u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb,
702 struct net_device *sb_dev,
703 select_queue_fallback_t fallback);
704 netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
705 netdev_tx_t mlx4_en_xmit_frame(struct mlx4_en_rx_ring *rx_ring,
706 struct mlx4_en_rx_alloc *frame,
707 struct mlx4_en_priv *priv, unsigned int length,
708 int tx_ind, bool *doorbell_pending);
709 void mlx4_en_xmit_doorbell(struct mlx4_en_tx_ring *ring);
710 bool mlx4_en_rx_recycle(struct mlx4_en_rx_ring *ring,
711 struct mlx4_en_rx_alloc *frame);
713 int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
714 struct mlx4_en_tx_ring **pring,
715 u32 size, u16 stride,
716 int node, int queue_index);
717 void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
718 struct mlx4_en_tx_ring **pring);
719 void mlx4_en_init_tx_xdp_ring_descs(struct mlx4_en_priv *priv,
720 struct mlx4_en_tx_ring *ring);
721 int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
722 struct mlx4_en_tx_ring *ring,
723 int cq, int user_prio);
724 void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
725 struct mlx4_en_tx_ring *ring);
726 void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev);
727 void mlx4_en_recover_from_oom(struct mlx4_en_priv *priv);
728 int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
729 struct mlx4_en_rx_ring **pring,
730 u32 size, u16 stride, int node, int queue_index);
731 void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
732 struct mlx4_en_rx_ring **pring,
733 u32 size, u16 stride);
734 int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
735 void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
736 struct mlx4_en_rx_ring *ring);
737 int mlx4_en_process_rx_cq(struct net_device *dev,
738 struct mlx4_en_cq *cq,
740 int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
741 int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget);
742 bool mlx4_en_process_tx_cq(struct net_device *dev,
743 struct mlx4_en_cq *cq, int napi_budget);
744 u32 mlx4_en_free_tx_desc(struct mlx4_en_priv *priv,
745 struct mlx4_en_tx_ring *ring,
746 int index, u64 timestamp,
748 u32 mlx4_en_recycle_tx_desc(struct mlx4_en_priv *priv,
749 struct mlx4_en_tx_ring *ring,
750 int index, u64 timestamp,
752 void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
753 int is_tx, int rss, int qpn, int cqn, int user_prio,
754 struct mlx4_qp_context *context);
755 void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
756 int mlx4_en_change_mcast_lb(struct mlx4_en_priv *priv, struct mlx4_qp *qp,
758 void mlx4_en_calc_rx_buf(struct net_device *dev);
759 int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
760 void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
761 int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
762 void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
763 int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
764 void mlx4_en_rx_irq(struct mlx4_cq *mcq);
766 int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
767 int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
769 void mlx4_en_fold_software_stats(struct net_device *dev);
770 int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
771 int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
773 #ifdef CONFIG_MLX4_EN_DCB
774 extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
775 extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
778 int mlx4_en_setup_tc(struct net_device *dev, u8 up);
779 int mlx4_en_alloc_tx_queue_per_tc(struct net_device *dev, u8 tc);
781 #ifdef CONFIG_RFS_ACCEL
782 void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv);
785 #define MLX4_EN_NUM_SELF_TEST 5
786 void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
787 void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
789 #define DEV_FEATURE_CHANGED(dev, new_features, feature) \
790 ((dev->features & feature) ^ (new_features & feature))
792 int mlx4_en_reset_config(struct net_device *dev,
793 struct hwtstamp_config ts_config,
794 netdev_features_t new_features);
795 void mlx4_en_update_pfc_stats_bitmap(struct mlx4_dev *dev,
796 struct mlx4_en_stats_bitmap *stats_bitmap,
797 u8 rx_ppp, u8 rx_pause,
798 u8 tx_ppp, u8 tx_pause);
799 int mlx4_en_netdev_event(struct notifier_block *this,
800 unsigned long event, void *ptr);
803 * Functions for time stamping
805 u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
806 void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev,
807 struct skb_shared_hwtstamps *hwts,
809 void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev);
810 void mlx4_en_remove_timestamp(struct mlx4_en_dev *mdev);
814 extern const struct ethtool_ops mlx4_en_ethtool_ops;
819 * printk / logging functions
823 void en_print(const char *level, const struct mlx4_en_priv *priv,
824 const char *format, ...);
826 #define en_dbg(mlevel, priv, format, ...) \
828 if (NETIF_MSG_##mlevel & (priv)->msg_enable) \
829 en_print(KERN_DEBUG, priv, format, ##__VA_ARGS__); \
831 #define en_warn(priv, format, ...) \
832 en_print(KERN_WARNING, priv, format, ##__VA_ARGS__)
833 #define en_err(priv, format, ...) \
834 en_print(KERN_ERR, priv, format, ##__VA_ARGS__)
835 #define en_info(priv, format, ...) \
836 en_print(KERN_INFO, priv, format, ##__VA_ARGS__)
838 #define mlx4_err(mdev, format, ...) \
839 pr_err(DRV_NAME " %s: " format, \
840 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
841 #define mlx4_info(mdev, format, ...) \
842 pr_info(DRV_NAME " %s: " format, \
843 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
844 #define mlx4_warn(mdev, format, ...) \
845 pr_warn(DRV_NAME " %s: " format, \
846 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)