1 // SPDX-License-Identifier: GPL-2.0+
3 * Fast Ethernet Controller (FEC) driver for Motorola MPC8xx.
4 * Copyright (c) 1997 Dan Malek (dmalek@jlc.net)
6 * Right now, I am very wasteful with the buffers. I allocate memory
7 * pages and then divide them into 2K frame buffers. This way I know I
8 * have buffers large enough to hold one frame within one buffer descriptor.
9 * Once I get this working, I will use 64 or 128 byte CPM buffers, which
10 * will be much more memory efficient and will easily handle lots of
13 * Much better multiple PHY support by Magnus Damm.
14 * Copyright (c) 2000 Ericsson Radio Systems AB.
16 * Support for FEC controller of ColdFire processors.
17 * Copyright (c) 2001-2005 Greg Ungerer (gerg@snapgear.com)
19 * Bug fixes and cleanup by Philippe De Muyter (phdm@macqel.be)
20 * Copyright (c) 2004-2006 Macq Electronique SA.
22 * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
25 #include <linux/module.h>
26 #include <linux/kernel.h>
27 #include <linux/string.h>
28 #include <linux/pm_runtime.h>
29 #include <linux/ptrace.h>
30 #include <linux/errno.h>
31 #include <linux/ioport.h>
32 #include <linux/slab.h>
33 #include <linux/interrupt.h>
34 #include <linux/delay.h>
35 #include <linux/netdevice.h>
36 #include <linux/etherdevice.h>
37 #include <linux/skbuff.h>
41 #include <net/selftests.h>
43 #include <linux/tcp.h>
44 #include <linux/udp.h>
45 #include <linux/icmp.h>
46 #include <linux/spinlock.h>
47 #include <linux/workqueue.h>
48 #include <linux/bitops.h>
50 #include <linux/irq.h>
51 #include <linux/clk.h>
52 #include <linux/crc32.h>
53 #include <linux/platform_device.h>
54 #include <linux/mdio.h>
55 #include <linux/phy.h>
56 #include <linux/fec.h>
58 #include <linux/of_device.h>
59 #include <linux/of_gpio.h>
60 #include <linux/of_mdio.h>
61 #include <linux/of_net.h>
62 #include <linux/regulator/consumer.h>
63 #include <linux/if_vlan.h>
64 #include <linux/pinctrl/consumer.h>
65 #include <linux/prefetch.h>
66 #include <linux/mfd/syscon.h>
67 #include <linux/regmap.h>
68 #include <soc/imx/cpuidle.h>
70 #include <asm/cacheflush.h>
74 static void set_multicast_list(struct net_device *ndev);
75 static void fec_enet_itr_coal_init(struct net_device *ndev);
77 #define DRIVER_NAME "fec"
79 /* Pause frame feild and FIFO threshold */
80 #define FEC_ENET_FCE (1 << 5)
81 #define FEC_ENET_RSEM_V 0x84
82 #define FEC_ENET_RSFL_V 16
83 #define FEC_ENET_RAEM_V 0x8
84 #define FEC_ENET_RAFL_V 0x8
85 #define FEC_ENET_OPD_V 0xFFF0
86 #define FEC_MDIO_PM_TIMEOUT 100 /* ms */
92 static const struct fec_devinfo fec_imx25_info = {
93 .quirks = FEC_QUIRK_USE_GASKET | FEC_QUIRK_MIB_CLEAR |
97 static const struct fec_devinfo fec_imx27_info = {
98 .quirks = FEC_QUIRK_MIB_CLEAR | FEC_QUIRK_HAS_FRREG,
101 static const struct fec_devinfo fec_imx28_info = {
102 .quirks = FEC_QUIRK_ENET_MAC | FEC_QUIRK_SWAP_FRAME |
103 FEC_QUIRK_SINGLE_MDIO | FEC_QUIRK_HAS_RACC |
104 FEC_QUIRK_HAS_FRREG | FEC_QUIRK_CLEAR_SETUP_MII |
105 FEC_QUIRK_NO_HARD_RESET,
108 static const struct fec_devinfo fec_imx6q_info = {
109 .quirks = FEC_QUIRK_ENET_MAC | FEC_QUIRK_HAS_GBIT |
110 FEC_QUIRK_HAS_BUFDESC_EX | FEC_QUIRK_HAS_CSUM |
111 FEC_QUIRK_HAS_VLAN | FEC_QUIRK_ERR006358 |
112 FEC_QUIRK_HAS_RACC | FEC_QUIRK_CLEAR_SETUP_MII,
115 static const struct fec_devinfo fec_mvf600_info = {
116 .quirks = FEC_QUIRK_ENET_MAC | FEC_QUIRK_HAS_RACC,
119 static const struct fec_devinfo fec_imx6x_info = {
120 .quirks = FEC_QUIRK_ENET_MAC | FEC_QUIRK_HAS_GBIT |
121 FEC_QUIRK_HAS_BUFDESC_EX | FEC_QUIRK_HAS_CSUM |
122 FEC_QUIRK_HAS_VLAN | FEC_QUIRK_HAS_AVB |
123 FEC_QUIRK_ERR007885 | FEC_QUIRK_BUG_CAPTURE |
124 FEC_QUIRK_HAS_RACC | FEC_QUIRK_HAS_COALESCE |
125 FEC_QUIRK_CLEAR_SETUP_MII,
128 static const struct fec_devinfo fec_imx6ul_info = {
129 .quirks = FEC_QUIRK_ENET_MAC | FEC_QUIRK_HAS_GBIT |
130 FEC_QUIRK_HAS_BUFDESC_EX | FEC_QUIRK_HAS_CSUM |
131 FEC_QUIRK_HAS_VLAN | FEC_QUIRK_ERR007885 |
132 FEC_QUIRK_BUG_CAPTURE | FEC_QUIRK_HAS_RACC |
133 FEC_QUIRK_HAS_COALESCE | FEC_QUIRK_CLEAR_SETUP_MII,
136 static struct platform_device_id fec_devtype[] = {
138 /* keep it for coldfire */
143 .driver_data = (kernel_ulong_t)&fec_imx25_info,
146 .driver_data = (kernel_ulong_t)&fec_imx27_info,
149 .driver_data = (kernel_ulong_t)&fec_imx28_info,
152 .driver_data = (kernel_ulong_t)&fec_imx6q_info,
154 .name = "mvf600-fec",
155 .driver_data = (kernel_ulong_t)&fec_mvf600_info,
157 .name = "imx6sx-fec",
158 .driver_data = (kernel_ulong_t)&fec_imx6x_info,
160 .name = "imx6ul-fec",
161 .driver_data = (kernel_ulong_t)&fec_imx6ul_info,
166 MODULE_DEVICE_TABLE(platform, fec_devtype);
169 IMX25_FEC = 1, /* runs on i.mx25/50/53 */
170 IMX27_FEC, /* runs on i.mx27/35/51 */
178 static const struct of_device_id fec_dt_ids[] = {
179 { .compatible = "fsl,imx25-fec", .data = &fec_devtype[IMX25_FEC], },
180 { .compatible = "fsl,imx27-fec", .data = &fec_devtype[IMX27_FEC], },
181 { .compatible = "fsl,imx28-fec", .data = &fec_devtype[IMX28_FEC], },
182 { .compatible = "fsl,imx6q-fec", .data = &fec_devtype[IMX6Q_FEC], },
183 { .compatible = "fsl,mvf600-fec", .data = &fec_devtype[MVF600_FEC], },
184 { .compatible = "fsl,imx6sx-fec", .data = &fec_devtype[IMX6SX_FEC], },
185 { .compatible = "fsl,imx6ul-fec", .data = &fec_devtype[IMX6UL_FEC], },
188 MODULE_DEVICE_TABLE(of, fec_dt_ids);
190 static unsigned char macaddr[ETH_ALEN];
191 module_param_array(macaddr, byte, NULL, 0);
192 MODULE_PARM_DESC(macaddr, "FEC Ethernet MAC address");
194 #if defined(CONFIG_M5272)
196 * Some hardware gets it MAC address out of local flash memory.
197 * if this is non-zero then assume it is the address to get MAC from.
199 #if defined(CONFIG_NETtel)
200 #define FEC_FLASHMAC 0xf0006006
201 #elif defined(CONFIG_GILBARCONAP) || defined(CONFIG_SCALES)
202 #define FEC_FLASHMAC 0xf0006000
203 #elif defined(CONFIG_CANCam)
204 #define FEC_FLASHMAC 0xf0020000
205 #elif defined (CONFIG_M5272C3)
206 #define FEC_FLASHMAC (0xffe04000 + 4)
207 #elif defined(CONFIG_MOD5272)
208 #define FEC_FLASHMAC 0xffc0406b
210 #define FEC_FLASHMAC 0
212 #endif /* CONFIG_M5272 */
214 /* The FEC stores dest/src/type/vlan, data, and checksum for receive packets.
216 * 2048 byte skbufs are allocated. However, alignment requirements
217 * varies between FEC variants. Worst case is 64, so round down by 64.
219 #define PKT_MAXBUF_SIZE (round_down(2048 - 64, 64))
220 #define PKT_MINBUF_SIZE 64
222 /* FEC receive acceleration */
223 #define FEC_RACC_IPDIS (1 << 1)
224 #define FEC_RACC_PRODIS (1 << 2)
225 #define FEC_RACC_SHIFT16 BIT(7)
226 #define FEC_RACC_OPTIONS (FEC_RACC_IPDIS | FEC_RACC_PRODIS)
228 /* MIB Control Register */
229 #define FEC_MIB_CTRLSTAT_DISABLE BIT(31)
232 * The 5270/5271/5280/5282/532x RX control register also contains maximum frame
233 * size bits. Other FEC hardware does not, so we need to take that into
234 * account when setting it.
236 #if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
237 defined(CONFIG_M520x) || defined(CONFIG_M532x) || defined(CONFIG_ARM) || \
238 defined(CONFIG_ARM64)
239 #define OPT_FRAME_SIZE (PKT_MAXBUF_SIZE << 16)
241 #define OPT_FRAME_SIZE 0
244 /* FEC MII MMFR bits definition */
245 #define FEC_MMFR_ST (1 << 30)
246 #define FEC_MMFR_ST_C45 (0)
247 #define FEC_MMFR_OP_READ (2 << 28)
248 #define FEC_MMFR_OP_READ_C45 (3 << 28)
249 #define FEC_MMFR_OP_WRITE (1 << 28)
250 #define FEC_MMFR_OP_ADDR_WRITE (0)
251 #define FEC_MMFR_PA(v) ((v & 0x1f) << 23)
252 #define FEC_MMFR_RA(v) ((v & 0x1f) << 18)
253 #define FEC_MMFR_TA (2 << 16)
254 #define FEC_MMFR_DATA(v) (v & 0xffff)
255 /* FEC ECR bits definition */
256 #define FEC_ECR_MAGICEN (1 << 2)
257 #define FEC_ECR_SLEEP (1 << 3)
259 #define FEC_MII_TIMEOUT 30000 /* us */
261 /* Transmitter timeout */
262 #define TX_TIMEOUT (2 * HZ)
264 #define FEC_PAUSE_FLAG_AUTONEG 0x1
265 #define FEC_PAUSE_FLAG_ENABLE 0x2
266 #define FEC_WOL_HAS_MAGIC_PACKET (0x1 << 0)
267 #define FEC_WOL_FLAG_ENABLE (0x1 << 1)
268 #define FEC_WOL_FLAG_SLEEP_ON (0x1 << 2)
270 #define COPYBREAK_DEFAULT 256
272 /* Max number of allowed TCP segments for software TSO */
273 #define FEC_MAX_TSO_SEGS 100
274 #define FEC_MAX_SKB_DESCS (FEC_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS)
276 #define IS_TSO_HEADER(txq, addr) \
277 ((addr >= txq->tso_hdrs_dma) && \
278 (addr < txq->tso_hdrs_dma + txq->bd.ring_size * TSO_HEADER_SIZE))
282 static struct bufdesc *fec_enet_get_nextdesc(struct bufdesc *bdp,
283 struct bufdesc_prop *bd)
285 return (bdp >= bd->last) ? bd->base
286 : (struct bufdesc *)(((void *)bdp) + bd->dsize);
289 static struct bufdesc *fec_enet_get_prevdesc(struct bufdesc *bdp,
290 struct bufdesc_prop *bd)
292 return (bdp <= bd->base) ? bd->last
293 : (struct bufdesc *)(((void *)bdp) - bd->dsize);
296 static int fec_enet_get_bd_index(struct bufdesc *bdp,
297 struct bufdesc_prop *bd)
299 return ((const char *)bdp - (const char *)bd->base) >> bd->dsize_log2;
302 static int fec_enet_get_free_txdesc_num(struct fec_enet_priv_tx_q *txq)
306 entries = (((const char *)txq->dirty_tx -
307 (const char *)txq->bd.cur) >> txq->bd.dsize_log2) - 1;
309 return entries >= 0 ? entries : entries + txq->bd.ring_size;
312 static void swap_buffer(void *bufaddr, int len)
315 unsigned int *buf = bufaddr;
317 for (i = 0; i < len; i += 4, buf++)
321 static void swap_buffer2(void *dst_buf, void *src_buf, int len)
324 unsigned int *src = src_buf;
325 unsigned int *dst = dst_buf;
327 for (i = 0; i < len; i += 4, src++, dst++)
331 static void fec_dump(struct net_device *ndev)
333 struct fec_enet_private *fep = netdev_priv(ndev);
335 struct fec_enet_priv_tx_q *txq;
338 netdev_info(ndev, "TX ring dump\n");
339 pr_info("Nr SC addr len SKB\n");
341 txq = fep->tx_queue[0];
345 pr_info("%3u %c%c 0x%04x 0x%08x %4u %p\n",
347 bdp == txq->bd.cur ? 'S' : ' ',
348 bdp == txq->dirty_tx ? 'H' : ' ',
349 fec16_to_cpu(bdp->cbd_sc),
350 fec32_to_cpu(bdp->cbd_bufaddr),
351 fec16_to_cpu(bdp->cbd_datlen),
352 txq->tx_skbuff[index]);
353 bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
355 } while (bdp != txq->bd.base);
358 static inline bool is_ipv4_pkt(struct sk_buff *skb)
360 return skb->protocol == htons(ETH_P_IP) && ip_hdr(skb)->version == 4;
364 fec_enet_clear_csum(struct sk_buff *skb, struct net_device *ndev)
366 /* Only run for packets requiring a checksum. */
367 if (skb->ip_summed != CHECKSUM_PARTIAL)
370 if (unlikely(skb_cow_head(skb, 0)))
373 if (is_ipv4_pkt(skb))
374 ip_hdr(skb)->check = 0;
375 *(__sum16 *)(skb->head + skb->csum_start + skb->csum_offset) = 0;
380 static struct bufdesc *
381 fec_enet_txq_submit_frag_skb(struct fec_enet_priv_tx_q *txq,
383 struct net_device *ndev)
385 struct fec_enet_private *fep = netdev_priv(ndev);
386 struct bufdesc *bdp = txq->bd.cur;
387 struct bufdesc_ex *ebdp;
388 int nr_frags = skb_shinfo(skb)->nr_frags;
390 unsigned short status;
391 unsigned int estatus = 0;
392 skb_frag_t *this_frag;
398 for (frag = 0; frag < nr_frags; frag++) {
399 this_frag = &skb_shinfo(skb)->frags[frag];
400 bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
401 ebdp = (struct bufdesc_ex *)bdp;
403 status = fec16_to_cpu(bdp->cbd_sc);
404 status &= ~BD_ENET_TX_STATS;
405 status |= (BD_ENET_TX_TC | BD_ENET_TX_READY);
406 frag_len = skb_frag_size(&skb_shinfo(skb)->frags[frag]);
408 /* Handle the last BD specially */
409 if (frag == nr_frags - 1) {
410 status |= (BD_ENET_TX_INTR | BD_ENET_TX_LAST);
411 if (fep->bufdesc_ex) {
412 estatus |= BD_ENET_TX_INT;
413 if (unlikely(skb_shinfo(skb)->tx_flags &
414 SKBTX_HW_TSTAMP && fep->hwts_tx_en))
415 estatus |= BD_ENET_TX_TS;
419 if (fep->bufdesc_ex) {
420 if (fep->quirks & FEC_QUIRK_HAS_AVB)
421 estatus |= FEC_TX_BD_FTYPE(txq->bd.qid);
422 if (skb->ip_summed == CHECKSUM_PARTIAL)
423 estatus |= BD_ENET_TX_PINS | BD_ENET_TX_IINS;
425 ebdp->cbd_esc = cpu_to_fec32(estatus);
428 bufaddr = skb_frag_address(this_frag);
430 index = fec_enet_get_bd_index(bdp, &txq->bd);
431 if (((unsigned long) bufaddr) & fep->tx_align ||
432 fep->quirks & FEC_QUIRK_SWAP_FRAME) {
433 memcpy(txq->tx_bounce[index], bufaddr, frag_len);
434 bufaddr = txq->tx_bounce[index];
436 if (fep->quirks & FEC_QUIRK_SWAP_FRAME)
437 swap_buffer(bufaddr, frag_len);
440 addr = dma_map_single(&fep->pdev->dev, bufaddr, frag_len,
442 if (dma_mapping_error(&fep->pdev->dev, addr)) {
444 netdev_err(ndev, "Tx DMA memory map failed\n");
445 goto dma_mapping_error;
448 bdp->cbd_bufaddr = cpu_to_fec32(addr);
449 bdp->cbd_datlen = cpu_to_fec16(frag_len);
450 /* Make sure the updates to rest of the descriptor are
451 * performed before transferring ownership.
454 bdp->cbd_sc = cpu_to_fec16(status);
460 for (i = 0; i < frag; i++) {
461 bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
462 dma_unmap_single(&fep->pdev->dev, fec32_to_cpu(bdp->cbd_bufaddr),
463 fec16_to_cpu(bdp->cbd_datlen), DMA_TO_DEVICE);
465 return ERR_PTR(-ENOMEM);
468 static int fec_enet_txq_submit_skb(struct fec_enet_priv_tx_q *txq,
469 struct sk_buff *skb, struct net_device *ndev)
471 struct fec_enet_private *fep = netdev_priv(ndev);
472 int nr_frags = skb_shinfo(skb)->nr_frags;
473 struct bufdesc *bdp, *last_bdp;
476 unsigned short status;
477 unsigned short buflen;
478 unsigned int estatus = 0;
482 entries_free = fec_enet_get_free_txdesc_num(txq);
483 if (entries_free < MAX_SKB_FRAGS + 1) {
484 dev_kfree_skb_any(skb);
486 netdev_err(ndev, "NOT enough BD for SG!\n");
490 /* Protocol checksum off-load for TCP and UDP. */
491 if (fec_enet_clear_csum(skb, ndev)) {
492 dev_kfree_skb_any(skb);
496 /* Fill in a Tx ring entry */
499 status = fec16_to_cpu(bdp->cbd_sc);
500 status &= ~BD_ENET_TX_STATS;
502 /* Set buffer length and buffer pointer */
504 buflen = skb_headlen(skb);
506 index = fec_enet_get_bd_index(bdp, &txq->bd);
507 if (((unsigned long) bufaddr) & fep->tx_align ||
508 fep->quirks & FEC_QUIRK_SWAP_FRAME) {
509 memcpy(txq->tx_bounce[index], skb->data, buflen);
510 bufaddr = txq->tx_bounce[index];
512 if (fep->quirks & FEC_QUIRK_SWAP_FRAME)
513 swap_buffer(bufaddr, buflen);
516 /* Push the data cache so the CPM does not get stale memory data. */
517 addr = dma_map_single(&fep->pdev->dev, bufaddr, buflen, DMA_TO_DEVICE);
518 if (dma_mapping_error(&fep->pdev->dev, addr)) {
519 dev_kfree_skb_any(skb);
521 netdev_err(ndev, "Tx DMA memory map failed\n");
526 last_bdp = fec_enet_txq_submit_frag_skb(txq, skb, ndev);
527 if (IS_ERR(last_bdp)) {
528 dma_unmap_single(&fep->pdev->dev, addr,
529 buflen, DMA_TO_DEVICE);
530 dev_kfree_skb_any(skb);
534 status |= (BD_ENET_TX_INTR | BD_ENET_TX_LAST);
535 if (fep->bufdesc_ex) {
536 estatus = BD_ENET_TX_INT;
537 if (unlikely(skb_shinfo(skb)->tx_flags &
538 SKBTX_HW_TSTAMP && fep->hwts_tx_en))
539 estatus |= BD_ENET_TX_TS;
542 bdp->cbd_bufaddr = cpu_to_fec32(addr);
543 bdp->cbd_datlen = cpu_to_fec16(buflen);
545 if (fep->bufdesc_ex) {
547 struct bufdesc_ex *ebdp = (struct bufdesc_ex *)bdp;
549 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
551 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
553 if (fep->quirks & FEC_QUIRK_HAS_AVB)
554 estatus |= FEC_TX_BD_FTYPE(txq->bd.qid);
556 if (skb->ip_summed == CHECKSUM_PARTIAL)
557 estatus |= BD_ENET_TX_PINS | BD_ENET_TX_IINS;
560 ebdp->cbd_esc = cpu_to_fec32(estatus);
563 index = fec_enet_get_bd_index(last_bdp, &txq->bd);
564 /* Save skb pointer */
565 txq->tx_skbuff[index] = skb;
567 /* Make sure the updates to rest of the descriptor are performed before
568 * transferring ownership.
572 /* Send it on its way. Tell FEC it's ready, interrupt when done,
573 * it's the last BD of the frame, and to put the CRC on the end.
575 status |= (BD_ENET_TX_READY | BD_ENET_TX_TC);
576 bdp->cbd_sc = cpu_to_fec16(status);
578 /* If this was the last BD in the ring, start at the beginning again. */
579 bdp = fec_enet_get_nextdesc(last_bdp, &txq->bd);
581 skb_tx_timestamp(skb);
583 /* Make sure the update to bdp and tx_skbuff are performed before
589 /* Trigger transmission start */
590 writel(0, txq->bd.reg_desc_active);
596 fec_enet_txq_put_data_tso(struct fec_enet_priv_tx_q *txq, struct sk_buff *skb,
597 struct net_device *ndev,
598 struct bufdesc *bdp, int index, char *data,
599 int size, bool last_tcp, bool is_last)
601 struct fec_enet_private *fep = netdev_priv(ndev);
602 struct bufdesc_ex *ebdp = container_of(bdp, struct bufdesc_ex, desc);
603 unsigned short status;
604 unsigned int estatus = 0;
607 status = fec16_to_cpu(bdp->cbd_sc);
608 status &= ~BD_ENET_TX_STATS;
610 status |= (BD_ENET_TX_TC | BD_ENET_TX_READY);
612 if (((unsigned long) data) & fep->tx_align ||
613 fep->quirks & FEC_QUIRK_SWAP_FRAME) {
614 memcpy(txq->tx_bounce[index], data, size);
615 data = txq->tx_bounce[index];
617 if (fep->quirks & FEC_QUIRK_SWAP_FRAME)
618 swap_buffer(data, size);
621 addr = dma_map_single(&fep->pdev->dev, data, size, DMA_TO_DEVICE);
622 if (dma_mapping_error(&fep->pdev->dev, addr)) {
623 dev_kfree_skb_any(skb);
625 netdev_err(ndev, "Tx DMA memory map failed\n");
626 return NETDEV_TX_BUSY;
629 bdp->cbd_datlen = cpu_to_fec16(size);
630 bdp->cbd_bufaddr = cpu_to_fec32(addr);
632 if (fep->bufdesc_ex) {
633 if (fep->quirks & FEC_QUIRK_HAS_AVB)
634 estatus |= FEC_TX_BD_FTYPE(txq->bd.qid);
635 if (skb->ip_summed == CHECKSUM_PARTIAL)
636 estatus |= BD_ENET_TX_PINS | BD_ENET_TX_IINS;
638 ebdp->cbd_esc = cpu_to_fec32(estatus);
641 /* Handle the last BD specially */
643 status |= (BD_ENET_TX_LAST | BD_ENET_TX_TC);
645 status |= BD_ENET_TX_INTR;
647 ebdp->cbd_esc |= cpu_to_fec32(BD_ENET_TX_INT);
650 bdp->cbd_sc = cpu_to_fec16(status);
656 fec_enet_txq_put_hdr_tso(struct fec_enet_priv_tx_q *txq,
657 struct sk_buff *skb, struct net_device *ndev,
658 struct bufdesc *bdp, int index)
660 struct fec_enet_private *fep = netdev_priv(ndev);
661 int hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
662 struct bufdesc_ex *ebdp = container_of(bdp, struct bufdesc_ex, desc);
664 unsigned long dmabuf;
665 unsigned short status;
666 unsigned int estatus = 0;
668 status = fec16_to_cpu(bdp->cbd_sc);
669 status &= ~BD_ENET_TX_STATS;
670 status |= (BD_ENET_TX_TC | BD_ENET_TX_READY);
672 bufaddr = txq->tso_hdrs + index * TSO_HEADER_SIZE;
673 dmabuf = txq->tso_hdrs_dma + index * TSO_HEADER_SIZE;
674 if (((unsigned long)bufaddr) & fep->tx_align ||
675 fep->quirks & FEC_QUIRK_SWAP_FRAME) {
676 memcpy(txq->tx_bounce[index], skb->data, hdr_len);
677 bufaddr = txq->tx_bounce[index];
679 if (fep->quirks & FEC_QUIRK_SWAP_FRAME)
680 swap_buffer(bufaddr, hdr_len);
682 dmabuf = dma_map_single(&fep->pdev->dev, bufaddr,
683 hdr_len, DMA_TO_DEVICE);
684 if (dma_mapping_error(&fep->pdev->dev, dmabuf)) {
685 dev_kfree_skb_any(skb);
687 netdev_err(ndev, "Tx DMA memory map failed\n");
688 return NETDEV_TX_BUSY;
692 bdp->cbd_bufaddr = cpu_to_fec32(dmabuf);
693 bdp->cbd_datlen = cpu_to_fec16(hdr_len);
695 if (fep->bufdesc_ex) {
696 if (fep->quirks & FEC_QUIRK_HAS_AVB)
697 estatus |= FEC_TX_BD_FTYPE(txq->bd.qid);
698 if (skb->ip_summed == CHECKSUM_PARTIAL)
699 estatus |= BD_ENET_TX_PINS | BD_ENET_TX_IINS;
701 ebdp->cbd_esc = cpu_to_fec32(estatus);
704 bdp->cbd_sc = cpu_to_fec16(status);
709 static int fec_enet_txq_submit_tso(struct fec_enet_priv_tx_q *txq,
711 struct net_device *ndev)
713 struct fec_enet_private *fep = netdev_priv(ndev);
714 int hdr_len, total_len, data_left;
715 struct bufdesc *bdp = txq->bd.cur;
717 unsigned int index = 0;
720 if (tso_count_descs(skb) >= fec_enet_get_free_txdesc_num(txq)) {
721 dev_kfree_skb_any(skb);
723 netdev_err(ndev, "NOT enough BD for TSO!\n");
727 /* Protocol checksum off-load for TCP and UDP. */
728 if (fec_enet_clear_csum(skb, ndev)) {
729 dev_kfree_skb_any(skb);
733 /* Initialize the TSO handler, and prepare the first payload */
734 hdr_len = tso_start(skb, &tso);
736 total_len = skb->len - hdr_len;
737 while (total_len > 0) {
740 index = fec_enet_get_bd_index(bdp, &txq->bd);
741 data_left = min_t(int, skb_shinfo(skb)->gso_size, total_len);
742 total_len -= data_left;
744 /* prepare packet headers: MAC + IP + TCP */
745 hdr = txq->tso_hdrs + index * TSO_HEADER_SIZE;
746 tso_build_hdr(skb, hdr, &tso, data_left, total_len == 0);
747 ret = fec_enet_txq_put_hdr_tso(txq, skb, ndev, bdp, index);
751 while (data_left > 0) {
754 size = min_t(int, tso.size, data_left);
755 bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
756 index = fec_enet_get_bd_index(bdp, &txq->bd);
757 ret = fec_enet_txq_put_data_tso(txq, skb, ndev,
766 tso_build_data(skb, &tso, size);
769 bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
772 /* Save skb pointer */
773 txq->tx_skbuff[index] = skb;
775 skb_tx_timestamp(skb);
778 /* Trigger transmission start */
779 if (!(fep->quirks & FEC_QUIRK_ERR007885) ||
780 !readl(txq->bd.reg_desc_active) ||
781 !readl(txq->bd.reg_desc_active) ||
782 !readl(txq->bd.reg_desc_active) ||
783 !readl(txq->bd.reg_desc_active))
784 writel(0, txq->bd.reg_desc_active);
789 /* TODO: Release all used data descriptors for TSO */
794 fec_enet_start_xmit(struct sk_buff *skb, struct net_device *ndev)
796 struct fec_enet_private *fep = netdev_priv(ndev);
798 unsigned short queue;
799 struct fec_enet_priv_tx_q *txq;
800 struct netdev_queue *nq;
803 queue = skb_get_queue_mapping(skb);
804 txq = fep->tx_queue[queue];
805 nq = netdev_get_tx_queue(ndev, queue);
808 ret = fec_enet_txq_submit_tso(txq, skb, ndev);
810 ret = fec_enet_txq_submit_skb(txq, skb, ndev);
814 entries_free = fec_enet_get_free_txdesc_num(txq);
815 if (entries_free <= txq->tx_stop_threshold)
816 netif_tx_stop_queue(nq);
821 /* Init RX & TX buffer descriptors
823 static void fec_enet_bd_init(struct net_device *dev)
825 struct fec_enet_private *fep = netdev_priv(dev);
826 struct fec_enet_priv_tx_q *txq;
827 struct fec_enet_priv_rx_q *rxq;
832 for (q = 0; q < fep->num_rx_queues; q++) {
833 /* Initialize the receive buffer descriptors. */
834 rxq = fep->rx_queue[q];
837 for (i = 0; i < rxq->bd.ring_size; i++) {
839 /* Initialize the BD for every fragment in the page. */
840 if (bdp->cbd_bufaddr)
841 bdp->cbd_sc = cpu_to_fec16(BD_ENET_RX_EMPTY);
843 bdp->cbd_sc = cpu_to_fec16(0);
844 bdp = fec_enet_get_nextdesc(bdp, &rxq->bd);
847 /* Set the last buffer to wrap */
848 bdp = fec_enet_get_prevdesc(bdp, &rxq->bd);
849 bdp->cbd_sc |= cpu_to_fec16(BD_SC_WRAP);
851 rxq->bd.cur = rxq->bd.base;
854 for (q = 0; q < fep->num_tx_queues; q++) {
855 /* ...and the same for transmit */
856 txq = fep->tx_queue[q];
860 for (i = 0; i < txq->bd.ring_size; i++) {
861 /* Initialize the BD for every fragment in the page. */
862 bdp->cbd_sc = cpu_to_fec16(0);
863 if (bdp->cbd_bufaddr &&
864 !IS_TSO_HEADER(txq, fec32_to_cpu(bdp->cbd_bufaddr)))
865 dma_unmap_single(&fep->pdev->dev,
866 fec32_to_cpu(bdp->cbd_bufaddr),
867 fec16_to_cpu(bdp->cbd_datlen),
869 if (txq->tx_skbuff[i]) {
870 dev_kfree_skb_any(txq->tx_skbuff[i]);
871 txq->tx_skbuff[i] = NULL;
873 bdp->cbd_bufaddr = cpu_to_fec32(0);
874 bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
877 /* Set the last buffer to wrap */
878 bdp = fec_enet_get_prevdesc(bdp, &txq->bd);
879 bdp->cbd_sc |= cpu_to_fec16(BD_SC_WRAP);
884 static void fec_enet_active_rxring(struct net_device *ndev)
886 struct fec_enet_private *fep = netdev_priv(ndev);
889 for (i = 0; i < fep->num_rx_queues; i++)
890 writel(0, fep->rx_queue[i]->bd.reg_desc_active);
893 static void fec_enet_enable_ring(struct net_device *ndev)
895 struct fec_enet_private *fep = netdev_priv(ndev);
896 struct fec_enet_priv_tx_q *txq;
897 struct fec_enet_priv_rx_q *rxq;
900 for (i = 0; i < fep->num_rx_queues; i++) {
901 rxq = fep->rx_queue[i];
902 writel(rxq->bd.dma, fep->hwp + FEC_R_DES_START(i));
903 writel(PKT_MAXBUF_SIZE, fep->hwp + FEC_R_BUFF_SIZE(i));
907 writel(RCMR_MATCHEN | RCMR_CMP(i),
908 fep->hwp + FEC_RCMR(i));
911 for (i = 0; i < fep->num_tx_queues; i++) {
912 txq = fep->tx_queue[i];
913 writel(txq->bd.dma, fep->hwp + FEC_X_DES_START(i));
917 writel(DMA_CLASS_EN | IDLE_SLOPE(i),
918 fep->hwp + FEC_DMA_CFG(i));
922 static void fec_enet_reset_skb(struct net_device *ndev)
924 struct fec_enet_private *fep = netdev_priv(ndev);
925 struct fec_enet_priv_tx_q *txq;
928 for (i = 0; i < fep->num_tx_queues; i++) {
929 txq = fep->tx_queue[i];
931 for (j = 0; j < txq->bd.ring_size; j++) {
932 if (txq->tx_skbuff[j]) {
933 dev_kfree_skb_any(txq->tx_skbuff[j]);
934 txq->tx_skbuff[j] = NULL;
941 * This function is called to start or restart the FEC during a link
942 * change, transmit timeout, or to reconfigure the FEC. The network
943 * packet processing for this device must be stopped before this call.
946 fec_restart(struct net_device *ndev)
948 struct fec_enet_private *fep = netdev_priv(ndev);
950 u32 rcntl = OPT_FRAME_SIZE | 0x04;
951 u32 ecntl = 0x2; /* ETHEREN */
953 /* Whack a reset. We should wait for this.
954 * For i.MX6SX SOC, enet use AXI bus, we use disable MAC
955 * instead of reset MAC itself.
957 if (fep->quirks & FEC_QUIRK_HAS_AVB ||
958 ((fep->quirks & FEC_QUIRK_NO_HARD_RESET) && fep->link)) {
959 writel(0, fep->hwp + FEC_ECNTRL);
961 writel(1, fep->hwp + FEC_ECNTRL);
966 * enet-mac reset will reset mac address registers too,
967 * so need to reconfigure it.
969 memcpy(&temp_mac, ndev->dev_addr, ETH_ALEN);
970 writel((__force u32)cpu_to_be32(temp_mac[0]),
971 fep->hwp + FEC_ADDR_LOW);
972 writel((__force u32)cpu_to_be32(temp_mac[1]),
973 fep->hwp + FEC_ADDR_HIGH);
975 /* Clear any outstanding interrupt, except MDIO. */
976 writel((0xffffffff & ~FEC_ENET_MII), fep->hwp + FEC_IEVENT);
978 fec_enet_bd_init(ndev);
980 fec_enet_enable_ring(ndev);
982 /* Reset tx SKB buffers. */
983 fec_enet_reset_skb(ndev);
985 /* Enable MII mode */
986 if (fep->full_duplex == DUPLEX_FULL) {
988 writel(0x04, fep->hwp + FEC_X_CNTRL);
992 writel(0x0, fep->hwp + FEC_X_CNTRL);
996 writel(fep->phy_speed, fep->hwp + FEC_MII_SPEED);
998 #if !defined(CONFIG_M5272)
999 if (fep->quirks & FEC_QUIRK_HAS_RACC) {
1000 u32 val = readl(fep->hwp + FEC_RACC);
1002 /* align IP header */
1003 val |= FEC_RACC_SHIFT16;
1004 if (fep->csum_flags & FLAG_RX_CSUM_ENABLED)
1005 /* set RX checksum */
1006 val |= FEC_RACC_OPTIONS;
1008 val &= ~FEC_RACC_OPTIONS;
1009 writel(val, fep->hwp + FEC_RACC);
1010 writel(PKT_MAXBUF_SIZE, fep->hwp + FEC_FTRL);
1015 * The phy interface and speed need to get configured
1016 * differently on enet-mac.
1018 if (fep->quirks & FEC_QUIRK_ENET_MAC) {
1019 /* Enable flow control and length check */
1020 rcntl |= 0x40000000 | 0x00000020;
1022 /* RGMII, RMII or MII */
1023 if (fep->phy_interface == PHY_INTERFACE_MODE_RGMII ||
1024 fep->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
1025 fep->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID ||
1026 fep->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID)
1028 else if (fep->phy_interface == PHY_INTERFACE_MODE_RMII)
1033 /* 1G, 100M or 10M */
1035 if (ndev->phydev->speed == SPEED_1000)
1037 else if (ndev->phydev->speed == SPEED_100)
1043 #ifdef FEC_MIIGSK_ENR
1044 if (fep->quirks & FEC_QUIRK_USE_GASKET) {
1046 /* disable the gasket and wait */
1047 writel(0, fep->hwp + FEC_MIIGSK_ENR);
1048 while (readl(fep->hwp + FEC_MIIGSK_ENR) & 4)
1052 * configure the gasket:
1053 * RMII, 50 MHz, no loopback, no echo
1054 * MII, 25 MHz, no loopback, no echo
1056 cfgr = (fep->phy_interface == PHY_INTERFACE_MODE_RMII)
1057 ? BM_MIIGSK_CFGR_RMII : BM_MIIGSK_CFGR_MII;
1058 if (ndev->phydev && ndev->phydev->speed == SPEED_10)
1059 cfgr |= BM_MIIGSK_CFGR_FRCONT_10M;
1060 writel(cfgr, fep->hwp + FEC_MIIGSK_CFGR);
1062 /* re-enable the gasket */
1063 writel(2, fep->hwp + FEC_MIIGSK_ENR);
1068 #if !defined(CONFIG_M5272)
1069 /* enable pause frame*/
1070 if ((fep->pause_flag & FEC_PAUSE_FLAG_ENABLE) ||
1071 ((fep->pause_flag & FEC_PAUSE_FLAG_AUTONEG) &&
1072 ndev->phydev && ndev->phydev->pause)) {
1073 rcntl |= FEC_ENET_FCE;
1075 /* set FIFO threshold parameter to reduce overrun */
1076 writel(FEC_ENET_RSEM_V, fep->hwp + FEC_R_FIFO_RSEM);
1077 writel(FEC_ENET_RSFL_V, fep->hwp + FEC_R_FIFO_RSFL);
1078 writel(FEC_ENET_RAEM_V, fep->hwp + FEC_R_FIFO_RAEM);
1079 writel(FEC_ENET_RAFL_V, fep->hwp + FEC_R_FIFO_RAFL);
1082 writel(FEC_ENET_OPD_V, fep->hwp + FEC_OPD);
1084 rcntl &= ~FEC_ENET_FCE;
1086 #endif /* !defined(CONFIG_M5272) */
1088 writel(rcntl, fep->hwp + FEC_R_CNTRL);
1090 /* Setup multicast filter. */
1091 set_multicast_list(ndev);
1092 #ifndef CONFIG_M5272
1093 writel(0, fep->hwp + FEC_HASH_TABLE_HIGH);
1094 writel(0, fep->hwp + FEC_HASH_TABLE_LOW);
1097 if (fep->quirks & FEC_QUIRK_ENET_MAC) {
1098 /* enable ENET endian swap */
1100 /* enable ENET store and forward mode */
1101 writel(1 << 8, fep->hwp + FEC_X_WMRK);
1104 if (fep->bufdesc_ex)
1107 #ifndef CONFIG_M5272
1108 /* Enable the MIB statistic event counters */
1109 writel(0 << 31, fep->hwp + FEC_MIB_CTRLSTAT);
1112 /* And last, enable the transmit and receive processing */
1113 writel(ecntl, fep->hwp + FEC_ECNTRL);
1114 fec_enet_active_rxring(ndev);
1116 if (fep->bufdesc_ex)
1117 fec_ptp_start_cyclecounter(ndev);
1119 /* Enable interrupts we wish to service */
1121 writel(FEC_DEFAULT_IMASK, fep->hwp + FEC_IMASK);
1123 writel(0, fep->hwp + FEC_IMASK);
1125 /* Init the interrupt coalescing */
1126 fec_enet_itr_coal_init(ndev);
1130 static void fec_enet_stop_mode(struct fec_enet_private *fep, bool enabled)
1132 struct fec_platform_data *pdata = fep->pdev->dev.platform_data;
1133 struct fec_stop_mode_gpr *stop_gpr = &fep->stop_gpr;
1135 if (stop_gpr->gpr) {
1137 regmap_update_bits(stop_gpr->gpr, stop_gpr->reg,
1139 BIT(stop_gpr->bit));
1141 regmap_update_bits(stop_gpr->gpr, stop_gpr->reg,
1142 BIT(stop_gpr->bit), 0);
1143 } else if (pdata && pdata->sleep_mode_enable) {
1144 pdata->sleep_mode_enable(enabled);
1149 fec_stop(struct net_device *ndev)
1151 struct fec_enet_private *fep = netdev_priv(ndev);
1152 u32 rmii_mode = readl(fep->hwp + FEC_R_CNTRL) & (1 << 8);
1155 /* We cannot expect a graceful transmit stop without link !!! */
1157 writel(1, fep->hwp + FEC_X_CNTRL); /* Graceful transmit stop */
1159 if (!(readl(fep->hwp + FEC_IEVENT) & FEC_ENET_GRA))
1160 netdev_err(ndev, "Graceful transmit stop did not complete!\n");
1163 /* Whack a reset. We should wait for this.
1164 * For i.MX6SX SOC, enet use AXI bus, we use disable MAC
1165 * instead of reset MAC itself.
1167 if (!(fep->wol_flag & FEC_WOL_FLAG_SLEEP_ON)) {
1168 if (fep->quirks & FEC_QUIRK_HAS_AVB) {
1169 writel(0, fep->hwp + FEC_ECNTRL);
1171 writel(1, fep->hwp + FEC_ECNTRL);
1174 writel(FEC_DEFAULT_IMASK, fep->hwp + FEC_IMASK);
1176 writel(FEC_DEFAULT_IMASK | FEC_ENET_WAKEUP, fep->hwp + FEC_IMASK);
1177 val = readl(fep->hwp + FEC_ECNTRL);
1178 val |= (FEC_ECR_MAGICEN | FEC_ECR_SLEEP);
1179 writel(val, fep->hwp + FEC_ECNTRL);
1180 fec_enet_stop_mode(fep, true);
1182 writel(fep->phy_speed, fep->hwp + FEC_MII_SPEED);
1184 /* We have to keep ENET enabled to have MII interrupt stay working */
1185 if (fep->quirks & FEC_QUIRK_ENET_MAC &&
1186 !(fep->wol_flag & FEC_WOL_FLAG_SLEEP_ON)) {
1187 writel(2, fep->hwp + FEC_ECNTRL);
1188 writel(rmii_mode, fep->hwp + FEC_R_CNTRL);
1194 fec_timeout(struct net_device *ndev, unsigned int txqueue)
1196 struct fec_enet_private *fep = netdev_priv(ndev);
1200 ndev->stats.tx_errors++;
1202 schedule_work(&fep->tx_timeout_work);
1205 static void fec_enet_timeout_work(struct work_struct *work)
1207 struct fec_enet_private *fep =
1208 container_of(work, struct fec_enet_private, tx_timeout_work);
1209 struct net_device *ndev = fep->netdev;
1212 if (netif_device_present(ndev) || netif_running(ndev)) {
1213 napi_disable(&fep->napi);
1214 netif_tx_lock_bh(ndev);
1216 netif_tx_wake_all_queues(ndev);
1217 netif_tx_unlock_bh(ndev);
1218 napi_enable(&fep->napi);
1224 fec_enet_hwtstamp(struct fec_enet_private *fep, unsigned ts,
1225 struct skb_shared_hwtstamps *hwtstamps)
1227 unsigned long flags;
1230 spin_lock_irqsave(&fep->tmreg_lock, flags);
1231 ns = timecounter_cyc2time(&fep->tc, ts);
1232 spin_unlock_irqrestore(&fep->tmreg_lock, flags);
1234 memset(hwtstamps, 0, sizeof(*hwtstamps));
1235 hwtstamps->hwtstamp = ns_to_ktime(ns);
1239 fec_enet_tx_queue(struct net_device *ndev, u16 queue_id)
1241 struct fec_enet_private *fep;
1242 struct bufdesc *bdp;
1243 unsigned short status;
1244 struct sk_buff *skb;
1245 struct fec_enet_priv_tx_q *txq;
1246 struct netdev_queue *nq;
1250 fep = netdev_priv(ndev);
1252 txq = fep->tx_queue[queue_id];
1253 /* get next bdp of dirty_tx */
1254 nq = netdev_get_tx_queue(ndev, queue_id);
1255 bdp = txq->dirty_tx;
1257 /* get next bdp of dirty_tx */
1258 bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
1260 while (bdp != READ_ONCE(txq->bd.cur)) {
1261 /* Order the load of bd.cur and cbd_sc */
1263 status = fec16_to_cpu(READ_ONCE(bdp->cbd_sc));
1264 if (status & BD_ENET_TX_READY)
1267 index = fec_enet_get_bd_index(bdp, &txq->bd);
1269 skb = txq->tx_skbuff[index];
1270 txq->tx_skbuff[index] = NULL;
1271 if (!IS_TSO_HEADER(txq, fec32_to_cpu(bdp->cbd_bufaddr)))
1272 dma_unmap_single(&fep->pdev->dev,
1273 fec32_to_cpu(bdp->cbd_bufaddr),
1274 fec16_to_cpu(bdp->cbd_datlen),
1276 bdp->cbd_bufaddr = cpu_to_fec32(0);
1280 /* Check for errors. */
1281 if (status & (BD_ENET_TX_HB | BD_ENET_TX_LC |
1282 BD_ENET_TX_RL | BD_ENET_TX_UN |
1284 ndev->stats.tx_errors++;
1285 if (status & BD_ENET_TX_HB) /* No heartbeat */
1286 ndev->stats.tx_heartbeat_errors++;
1287 if (status & BD_ENET_TX_LC) /* Late collision */
1288 ndev->stats.tx_window_errors++;
1289 if (status & BD_ENET_TX_RL) /* Retrans limit */
1290 ndev->stats.tx_aborted_errors++;
1291 if (status & BD_ENET_TX_UN) /* Underrun */
1292 ndev->stats.tx_fifo_errors++;
1293 if (status & BD_ENET_TX_CSL) /* Carrier lost */
1294 ndev->stats.tx_carrier_errors++;
1296 ndev->stats.tx_packets++;
1297 ndev->stats.tx_bytes += skb->len;
1300 /* NOTE: SKBTX_IN_PROGRESS being set does not imply it's we who
1301 * are to time stamp the packet, so we still need to check time
1302 * stamping enabled flag.
1304 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS &&
1307 struct skb_shared_hwtstamps shhwtstamps;
1308 struct bufdesc_ex *ebdp = (struct bufdesc_ex *)bdp;
1310 fec_enet_hwtstamp(fep, fec32_to_cpu(ebdp->ts), &shhwtstamps);
1311 skb_tstamp_tx(skb, &shhwtstamps);
1314 /* Deferred means some collisions occurred during transmit,
1315 * but we eventually sent the packet OK.
1317 if (status & BD_ENET_TX_DEF)
1318 ndev->stats.collisions++;
1320 /* Free the sk buffer associated with this last transmit */
1321 dev_kfree_skb_any(skb);
1323 /* Make sure the update to bdp and tx_skbuff are performed
1327 txq->dirty_tx = bdp;
1329 /* Update pointer to next buffer descriptor to be transmitted */
1330 bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
1332 /* Since we have freed up a buffer, the ring is no longer full
1334 if (netif_tx_queue_stopped(nq)) {
1335 entries_free = fec_enet_get_free_txdesc_num(txq);
1336 if (entries_free >= txq->tx_wake_threshold)
1337 netif_tx_wake_queue(nq);
1341 /* ERR006358: Keep the transmitter going */
1342 if (bdp != txq->bd.cur &&
1343 readl(txq->bd.reg_desc_active) == 0)
1344 writel(0, txq->bd.reg_desc_active);
1347 static void fec_enet_tx(struct net_device *ndev)
1349 struct fec_enet_private *fep = netdev_priv(ndev);
1352 /* Make sure that AVB queues are processed first. */
1353 for (i = fep->num_tx_queues - 1; i >= 0; i--)
1354 fec_enet_tx_queue(ndev, i);
1358 fec_enet_new_rxbdp(struct net_device *ndev, struct bufdesc *bdp, struct sk_buff *skb)
1360 struct fec_enet_private *fep = netdev_priv(ndev);
1363 off = ((unsigned long)skb->data) & fep->rx_align;
1365 skb_reserve(skb, fep->rx_align + 1 - off);
1367 bdp->cbd_bufaddr = cpu_to_fec32(dma_map_single(&fep->pdev->dev, skb->data, FEC_ENET_RX_FRSIZE - fep->rx_align, DMA_FROM_DEVICE));
1368 if (dma_mapping_error(&fep->pdev->dev, fec32_to_cpu(bdp->cbd_bufaddr))) {
1369 if (net_ratelimit())
1370 netdev_err(ndev, "Rx DMA memory map failed\n");
1377 static bool fec_enet_copybreak(struct net_device *ndev, struct sk_buff **skb,
1378 struct bufdesc *bdp, u32 length, bool swap)
1380 struct fec_enet_private *fep = netdev_priv(ndev);
1381 struct sk_buff *new_skb;
1383 if (length > fep->rx_copybreak)
1386 new_skb = netdev_alloc_skb(ndev, length);
1390 dma_sync_single_for_cpu(&fep->pdev->dev,
1391 fec32_to_cpu(bdp->cbd_bufaddr),
1392 FEC_ENET_RX_FRSIZE - fep->rx_align,
1395 memcpy(new_skb->data, (*skb)->data, length);
1397 swap_buffer2(new_skb->data, (*skb)->data, length);
1403 /* During a receive, the bd_rx.cur points to the current incoming buffer.
1404 * When we update through the ring, if the next incoming buffer has
1405 * not been given to the system, we just set the empty indicator,
1406 * effectively tossing the packet.
1409 fec_enet_rx_queue(struct net_device *ndev, int budget, u16 queue_id)
1411 struct fec_enet_private *fep = netdev_priv(ndev);
1412 struct fec_enet_priv_rx_q *rxq;
1413 struct bufdesc *bdp;
1414 unsigned short status;
1415 struct sk_buff *skb_new = NULL;
1416 struct sk_buff *skb;
1419 int pkt_received = 0;
1420 struct bufdesc_ex *ebdp = NULL;
1421 bool vlan_packet_rcvd = false;
1425 bool need_swap = fep->quirks & FEC_QUIRK_SWAP_FRAME;
1430 rxq = fep->rx_queue[queue_id];
1432 /* First, grab all of the stats for the incoming packet.
1433 * These get messed up if we get called due to a busy condition.
1437 while (!((status = fec16_to_cpu(bdp->cbd_sc)) & BD_ENET_RX_EMPTY)) {
1439 if (pkt_received >= budget)
1443 writel(FEC_ENET_RXF, fep->hwp + FEC_IEVENT);
1445 /* Check for errors. */
1446 status ^= BD_ENET_RX_LAST;
1447 if (status & (BD_ENET_RX_LG | BD_ENET_RX_SH | BD_ENET_RX_NO |
1448 BD_ENET_RX_CR | BD_ENET_RX_OV | BD_ENET_RX_LAST |
1450 ndev->stats.rx_errors++;
1451 if (status & BD_ENET_RX_OV) {
1453 ndev->stats.rx_fifo_errors++;
1454 goto rx_processing_done;
1456 if (status & (BD_ENET_RX_LG | BD_ENET_RX_SH
1457 | BD_ENET_RX_LAST)) {
1458 /* Frame too long or too short. */
1459 ndev->stats.rx_length_errors++;
1460 if (status & BD_ENET_RX_LAST)
1461 netdev_err(ndev, "rcv is not +last\n");
1463 if (status & BD_ENET_RX_CR) /* CRC Error */
1464 ndev->stats.rx_crc_errors++;
1465 /* Report late collisions as a frame error. */
1466 if (status & (BD_ENET_RX_NO | BD_ENET_RX_CL))
1467 ndev->stats.rx_frame_errors++;
1468 goto rx_processing_done;
1471 /* Process the incoming frame. */
1472 ndev->stats.rx_packets++;
1473 pkt_len = fec16_to_cpu(bdp->cbd_datlen);
1474 ndev->stats.rx_bytes += pkt_len;
1476 index = fec_enet_get_bd_index(bdp, &rxq->bd);
1477 skb = rxq->rx_skbuff[index];
1479 /* The packet length includes FCS, but we don't want to
1480 * include that when passing upstream as it messes up
1481 * bridging applications.
1483 is_copybreak = fec_enet_copybreak(ndev, &skb, bdp, pkt_len - 4,
1485 if (!is_copybreak) {
1486 skb_new = netdev_alloc_skb(ndev, FEC_ENET_RX_FRSIZE);
1487 if (unlikely(!skb_new)) {
1488 ndev->stats.rx_dropped++;
1489 goto rx_processing_done;
1491 dma_unmap_single(&fep->pdev->dev,
1492 fec32_to_cpu(bdp->cbd_bufaddr),
1493 FEC_ENET_RX_FRSIZE - fep->rx_align,
1497 prefetch(skb->data - NET_IP_ALIGN);
1498 skb_put(skb, pkt_len - 4);
1501 if (!is_copybreak && need_swap)
1502 swap_buffer(data, pkt_len);
1504 #if !defined(CONFIG_M5272)
1505 if (fep->quirks & FEC_QUIRK_HAS_RACC)
1506 data = skb_pull_inline(skb, 2);
1509 /* Extract the enhanced buffer descriptor */
1511 if (fep->bufdesc_ex)
1512 ebdp = (struct bufdesc_ex *)bdp;
1514 /* If this is a VLAN packet remove the VLAN Tag */
1515 vlan_packet_rcvd = false;
1516 if ((ndev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1518 (ebdp->cbd_esc & cpu_to_fec32(BD_ENET_RX_VLAN))) {
1519 /* Push and remove the vlan tag */
1520 struct vlan_hdr *vlan_header =
1521 (struct vlan_hdr *) (data + ETH_HLEN);
1522 vlan_tag = ntohs(vlan_header->h_vlan_TCI);
1524 vlan_packet_rcvd = true;
1526 memmove(skb->data + VLAN_HLEN, data, ETH_ALEN * 2);
1527 skb_pull(skb, VLAN_HLEN);
1530 skb->protocol = eth_type_trans(skb, ndev);
1532 /* Get receive timestamp from the skb */
1533 if (fep->hwts_rx_en && fep->bufdesc_ex)
1534 fec_enet_hwtstamp(fep, fec32_to_cpu(ebdp->ts),
1535 skb_hwtstamps(skb));
1537 if (fep->bufdesc_ex &&
1538 (fep->csum_flags & FLAG_RX_CSUM_ENABLED)) {
1539 if (!(ebdp->cbd_esc & cpu_to_fec32(FLAG_RX_CSUM_ERROR))) {
1540 /* don't check it */
1541 skb->ip_summed = CHECKSUM_UNNECESSARY;
1543 skb_checksum_none_assert(skb);
1547 /* Handle received VLAN packets */
1548 if (vlan_packet_rcvd)
1549 __vlan_hwaccel_put_tag(skb,
1553 skb_record_rx_queue(skb, queue_id);
1554 napi_gro_receive(&fep->napi, skb);
1557 dma_sync_single_for_device(&fep->pdev->dev,
1558 fec32_to_cpu(bdp->cbd_bufaddr),
1559 FEC_ENET_RX_FRSIZE - fep->rx_align,
1562 rxq->rx_skbuff[index] = skb_new;
1563 fec_enet_new_rxbdp(ndev, bdp, skb_new);
1567 /* Clear the status flags for this buffer */
1568 status &= ~BD_ENET_RX_STATS;
1570 /* Mark the buffer empty */
1571 status |= BD_ENET_RX_EMPTY;
1573 if (fep->bufdesc_ex) {
1574 struct bufdesc_ex *ebdp = (struct bufdesc_ex *)bdp;
1576 ebdp->cbd_esc = cpu_to_fec32(BD_ENET_RX_INT);
1580 /* Make sure the updates to rest of the descriptor are
1581 * performed before transferring ownership.
1584 bdp->cbd_sc = cpu_to_fec16(status);
1586 /* Update BD pointer to next entry */
1587 bdp = fec_enet_get_nextdesc(bdp, &rxq->bd);
1589 /* Doing this here will keep the FEC running while we process
1590 * incoming frames. On a heavily loaded network, we should be
1591 * able to keep up at the expense of system resources.
1593 writel(0, rxq->bd.reg_desc_active);
1596 return pkt_received;
1599 static int fec_enet_rx(struct net_device *ndev, int budget)
1601 struct fec_enet_private *fep = netdev_priv(ndev);
1604 /* Make sure that AVB queues are processed first. */
1605 for (i = fep->num_rx_queues - 1; i >= 0; i--)
1606 done += fec_enet_rx_queue(ndev, budget - done, i);
1611 static bool fec_enet_collect_events(struct fec_enet_private *fep)
1615 int_events = readl(fep->hwp + FEC_IEVENT);
1617 /* Don't clear MDIO events, we poll for those */
1618 int_events &= ~FEC_ENET_MII;
1620 writel(int_events, fep->hwp + FEC_IEVENT);
1622 return int_events != 0;
1626 fec_enet_interrupt(int irq, void *dev_id)
1628 struct net_device *ndev = dev_id;
1629 struct fec_enet_private *fep = netdev_priv(ndev);
1630 irqreturn_t ret = IRQ_NONE;
1632 if (fec_enet_collect_events(fep) && fep->link) {
1635 if (napi_schedule_prep(&fep->napi)) {
1636 /* Disable interrupts */
1637 writel(0, fep->hwp + FEC_IMASK);
1638 __napi_schedule(&fep->napi);
1645 static int fec_enet_rx_napi(struct napi_struct *napi, int budget)
1647 struct net_device *ndev = napi->dev;
1648 struct fec_enet_private *fep = netdev_priv(ndev);
1652 done += fec_enet_rx(ndev, budget - done);
1654 } while ((done < budget) && fec_enet_collect_events(fep));
1656 if (done < budget) {
1657 napi_complete_done(napi, done);
1658 writel(FEC_DEFAULT_IMASK, fep->hwp + FEC_IMASK);
1664 /* ------------------------------------------------------------------------- */
1665 static int fec_get_mac(struct net_device *ndev)
1667 struct fec_enet_private *fep = netdev_priv(ndev);
1668 unsigned char *iap, tmpaddr[ETH_ALEN];
1672 * try to get mac address in following order:
1674 * 1) module parameter via kernel command line in form
1675 * fec.macaddr=0x00,0x04,0x9f,0x01,0x30,0xe0
1680 * 2) from device tree data
1682 if (!is_valid_ether_addr(iap)) {
1683 struct device_node *np = fep->pdev->dev.of_node;
1685 ret = of_get_mac_address(np, tmpaddr);
1688 else if (ret == -EPROBE_DEFER)
1694 * 3) from flash or fuse (via platform data)
1696 if (!is_valid_ether_addr(iap)) {
1699 iap = (unsigned char *)FEC_FLASHMAC;
1701 struct fec_platform_data *pdata = dev_get_platdata(&fep->pdev->dev);
1704 iap = (unsigned char *)&pdata->mac;
1709 * 4) FEC mac registers set by bootloader
1711 if (!is_valid_ether_addr(iap)) {
1712 *((__be32 *) &tmpaddr[0]) =
1713 cpu_to_be32(readl(fep->hwp + FEC_ADDR_LOW));
1714 *((__be16 *) &tmpaddr[4]) =
1715 cpu_to_be16(readl(fep->hwp + FEC_ADDR_HIGH) >> 16);
1720 * 5) random mac address
1722 if (!is_valid_ether_addr(iap)) {
1723 /* Report it and use a random ethernet address instead */
1724 dev_err(&fep->pdev->dev, "Invalid MAC address: %pM\n", iap);
1725 eth_hw_addr_random(ndev);
1726 dev_info(&fep->pdev->dev, "Using random MAC address: %pM\n",
1731 memcpy(ndev->dev_addr, iap, ETH_ALEN);
1733 /* Adjust MAC if using macaddr */
1735 ndev->dev_addr[ETH_ALEN-1] = macaddr[ETH_ALEN-1] + fep->dev_id;
1740 /* ------------------------------------------------------------------------- */
1745 static void fec_enet_adjust_link(struct net_device *ndev)
1747 struct fec_enet_private *fep = netdev_priv(ndev);
1748 struct phy_device *phy_dev = ndev->phydev;
1749 int status_change = 0;
1752 * If the netdev is down, or is going down, we're not interested
1753 * in link state events, so just mark our idea of the link as down
1754 * and ignore the event.
1756 if (!netif_running(ndev) || !netif_device_present(ndev)) {
1758 } else if (phy_dev->link) {
1760 fep->link = phy_dev->link;
1764 if (fep->full_duplex != phy_dev->duplex) {
1765 fep->full_duplex = phy_dev->duplex;
1769 if (phy_dev->speed != fep->speed) {
1770 fep->speed = phy_dev->speed;
1774 /* if any of the above changed restart the FEC */
1775 if (status_change) {
1776 napi_disable(&fep->napi);
1777 netif_tx_lock_bh(ndev);
1779 netif_tx_wake_all_queues(ndev);
1780 netif_tx_unlock_bh(ndev);
1781 napi_enable(&fep->napi);
1785 napi_disable(&fep->napi);
1786 netif_tx_lock_bh(ndev);
1788 netif_tx_unlock_bh(ndev);
1789 napi_enable(&fep->napi);
1790 fep->link = phy_dev->link;
1796 phy_print_status(phy_dev);
1799 static int fec_enet_mdio_wait(struct fec_enet_private *fep)
1804 ret = readl_poll_timeout_atomic(fep->hwp + FEC_IEVENT, ievent,
1805 ievent & FEC_ENET_MII, 2, 30000);
1808 writel(FEC_ENET_MII, fep->hwp + FEC_IEVENT);
1813 static int fec_enet_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
1815 struct fec_enet_private *fep = bus->priv;
1816 struct device *dev = &fep->pdev->dev;
1817 int ret = 0, frame_start, frame_addr, frame_op;
1818 bool is_c45 = !!(regnum & MII_ADDR_C45);
1820 ret = pm_runtime_resume_and_get(dev);
1825 frame_start = FEC_MMFR_ST_C45;
1828 frame_addr = (regnum >> 16);
1829 writel(frame_start | FEC_MMFR_OP_ADDR_WRITE |
1830 FEC_MMFR_PA(mii_id) | FEC_MMFR_RA(frame_addr) |
1831 FEC_MMFR_TA | (regnum & 0xFFFF),
1832 fep->hwp + FEC_MII_DATA);
1834 /* wait for end of transfer */
1835 ret = fec_enet_mdio_wait(fep);
1837 netdev_err(fep->netdev, "MDIO address write timeout\n");
1841 frame_op = FEC_MMFR_OP_READ_C45;
1845 frame_op = FEC_MMFR_OP_READ;
1846 frame_start = FEC_MMFR_ST;
1847 frame_addr = regnum;
1850 /* start a read op */
1851 writel(frame_start | frame_op |
1852 FEC_MMFR_PA(mii_id) | FEC_MMFR_RA(frame_addr) |
1853 FEC_MMFR_TA, fep->hwp + FEC_MII_DATA);
1855 /* wait for end of transfer */
1856 ret = fec_enet_mdio_wait(fep);
1858 netdev_err(fep->netdev, "MDIO read timeout\n");
1862 ret = FEC_MMFR_DATA(readl(fep->hwp + FEC_MII_DATA));
1865 pm_runtime_mark_last_busy(dev);
1866 pm_runtime_put_autosuspend(dev);
1871 static int fec_enet_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
1874 struct fec_enet_private *fep = bus->priv;
1875 struct device *dev = &fep->pdev->dev;
1876 int ret, frame_start, frame_addr;
1877 bool is_c45 = !!(regnum & MII_ADDR_C45);
1879 ret = pm_runtime_resume_and_get(dev);
1884 frame_start = FEC_MMFR_ST_C45;
1887 frame_addr = (regnum >> 16);
1888 writel(frame_start | FEC_MMFR_OP_ADDR_WRITE |
1889 FEC_MMFR_PA(mii_id) | FEC_MMFR_RA(frame_addr) |
1890 FEC_MMFR_TA | (regnum & 0xFFFF),
1891 fep->hwp + FEC_MII_DATA);
1893 /* wait for end of transfer */
1894 ret = fec_enet_mdio_wait(fep);
1896 netdev_err(fep->netdev, "MDIO address write timeout\n");
1901 frame_start = FEC_MMFR_ST;
1902 frame_addr = regnum;
1905 /* start a write op */
1906 writel(frame_start | FEC_MMFR_OP_WRITE |
1907 FEC_MMFR_PA(mii_id) | FEC_MMFR_RA(frame_addr) |
1908 FEC_MMFR_TA | FEC_MMFR_DATA(value),
1909 fep->hwp + FEC_MII_DATA);
1911 /* wait for end of transfer */
1912 ret = fec_enet_mdio_wait(fep);
1914 netdev_err(fep->netdev, "MDIO write timeout\n");
1917 pm_runtime_mark_last_busy(dev);
1918 pm_runtime_put_autosuspend(dev);
1923 static void fec_enet_phy_reset_after_clk_enable(struct net_device *ndev)
1925 struct fec_enet_private *fep = netdev_priv(ndev);
1926 struct phy_device *phy_dev = ndev->phydev;
1929 phy_reset_after_clk_enable(phy_dev);
1930 } else if (fep->phy_node) {
1932 * If the PHY still is not bound to the MAC, but there is
1933 * OF PHY node and a matching PHY device instance already,
1934 * use the OF PHY node to obtain the PHY device instance,
1935 * and then use that PHY device instance when triggering
1938 phy_dev = of_phy_find_device(fep->phy_node);
1939 phy_reset_after_clk_enable(phy_dev);
1940 put_device(&phy_dev->mdio.dev);
1944 static int fec_enet_clk_enable(struct net_device *ndev, bool enable)
1946 struct fec_enet_private *fep = netdev_priv(ndev);
1950 ret = clk_prepare_enable(fep->clk_enet_out);
1955 mutex_lock(&fep->ptp_clk_mutex);
1956 ret = clk_prepare_enable(fep->clk_ptp);
1958 mutex_unlock(&fep->ptp_clk_mutex);
1959 goto failed_clk_ptp;
1961 fep->ptp_clk_on = true;
1963 mutex_unlock(&fep->ptp_clk_mutex);
1966 ret = clk_prepare_enable(fep->clk_ref);
1968 goto failed_clk_ref;
1970 fec_enet_phy_reset_after_clk_enable(ndev);
1972 clk_disable_unprepare(fep->clk_enet_out);
1974 mutex_lock(&fep->ptp_clk_mutex);
1975 clk_disable_unprepare(fep->clk_ptp);
1976 fep->ptp_clk_on = false;
1977 mutex_unlock(&fep->ptp_clk_mutex);
1979 clk_disable_unprepare(fep->clk_ref);
1986 mutex_lock(&fep->ptp_clk_mutex);
1987 clk_disable_unprepare(fep->clk_ptp);
1988 fep->ptp_clk_on = false;
1989 mutex_unlock(&fep->ptp_clk_mutex);
1992 clk_disable_unprepare(fep->clk_enet_out);
1997 static int fec_enet_mii_probe(struct net_device *ndev)
1999 struct fec_enet_private *fep = netdev_priv(ndev);
2000 struct phy_device *phy_dev = NULL;
2001 char mdio_bus_id[MII_BUS_ID_SIZE];
2002 char phy_name[MII_BUS_ID_SIZE + 3];
2004 int dev_id = fep->dev_id;
2006 if (fep->phy_node) {
2007 phy_dev = of_phy_connect(ndev, fep->phy_node,
2008 &fec_enet_adjust_link, 0,
2009 fep->phy_interface);
2011 netdev_err(ndev, "Unable to connect to phy\n");
2015 /* check for attached phy */
2016 for (phy_id = 0; (phy_id < PHY_MAX_ADDR); phy_id++) {
2017 if (!mdiobus_is_registered_device(fep->mii_bus, phy_id))
2021 strlcpy(mdio_bus_id, fep->mii_bus->id, MII_BUS_ID_SIZE);
2025 if (phy_id >= PHY_MAX_ADDR) {
2026 netdev_info(ndev, "no PHY, assuming direct connection to switch\n");
2027 strlcpy(mdio_bus_id, "fixed-0", MII_BUS_ID_SIZE);
2031 snprintf(phy_name, sizeof(phy_name),
2032 PHY_ID_FMT, mdio_bus_id, phy_id);
2033 phy_dev = phy_connect(ndev, phy_name, &fec_enet_adjust_link,
2034 fep->phy_interface);
2037 if (IS_ERR(phy_dev)) {
2038 netdev_err(ndev, "could not attach to PHY\n");
2039 return PTR_ERR(phy_dev);
2042 /* mask with MAC supported features */
2043 if (fep->quirks & FEC_QUIRK_HAS_GBIT) {
2044 phy_set_max_speed(phy_dev, 1000);
2045 phy_remove_link_mode(phy_dev,
2046 ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
2047 #if !defined(CONFIG_M5272)
2048 phy_support_sym_pause(phy_dev);
2052 phy_set_max_speed(phy_dev, 100);
2055 fep->full_duplex = 0;
2057 phy_dev->mac_managed_pm = 1;
2059 phy_attached_info(phy_dev);
2064 static int fec_enet_mii_init(struct platform_device *pdev)
2066 static struct mii_bus *fec0_mii_bus;
2067 struct net_device *ndev = platform_get_drvdata(pdev);
2068 struct fec_enet_private *fep = netdev_priv(ndev);
2069 bool suppress_preamble = false;
2070 struct device_node *node;
2072 u32 mii_speed, holdtime;
2076 * The i.MX28 dual fec interfaces are not equal.
2077 * Here are the differences:
2079 * - fec0 supports MII & RMII modes while fec1 only supports RMII
2080 * - fec0 acts as the 1588 time master while fec1 is slave
2081 * - external phys can only be configured by fec0
2083 * That is to say fec1 can not work independently. It only works
2084 * when fec0 is working. The reason behind this design is that the
2085 * second interface is added primarily for Switch mode.
2087 * Because of the last point above, both phys are attached on fec0
2088 * mdio interface in board design, and need to be configured by
2091 if ((fep->quirks & FEC_QUIRK_SINGLE_MDIO) && fep->dev_id > 0) {
2092 /* fec1 uses fec0 mii_bus */
2093 if (mii_cnt && fec0_mii_bus) {
2094 fep->mii_bus = fec0_mii_bus;
2101 bus_freq = 2500000; /* 2.5MHz by default */
2102 node = of_get_child_by_name(pdev->dev.of_node, "mdio");
2104 of_property_read_u32(node, "clock-frequency", &bus_freq);
2105 suppress_preamble = of_property_read_bool(node,
2106 "suppress-preamble");
2110 * Set MII speed (= clk_get_rate() / 2 * phy_speed)
2112 * The formula for FEC MDC is 'ref_freq / (MII_SPEED x 2)' while
2113 * for ENET-MAC is 'ref_freq / ((MII_SPEED + 1) x 2)'. The i.MX28
2114 * Reference Manual has an error on this, and gets fixed on i.MX6Q
2117 mii_speed = DIV_ROUND_UP(clk_get_rate(fep->clk_ipg), bus_freq * 2);
2118 if (fep->quirks & FEC_QUIRK_ENET_MAC)
2120 if (mii_speed > 63) {
2122 "fec clock (%lu) too fast to get right mii speed\n",
2123 clk_get_rate(fep->clk_ipg));
2129 * The i.MX28 and i.MX6 types have another filed in the MSCR (aka
2130 * MII_SPEED) register that defines the MDIO output hold time. Earlier
2131 * versions are RAZ there, so just ignore the difference and write the
2133 * The minimal hold time according to IEE802.3 (clause 22) is 10 ns.
2134 * HOLDTIME + 1 is the number of clk cycles the fec is holding the
2136 * The HOLDTIME bitfield takes values between 0 and 7 (inclusive).
2137 * Given that ceil(clkrate / 5000000) <= 64, the calculation for
2138 * holdtime cannot result in a value greater than 3.
2140 holdtime = DIV_ROUND_UP(clk_get_rate(fep->clk_ipg), 100000000) - 1;
2142 fep->phy_speed = mii_speed << 1 | holdtime << 8;
2144 if (suppress_preamble)
2145 fep->phy_speed |= BIT(7);
2147 if (fep->quirks & FEC_QUIRK_CLEAR_SETUP_MII) {
2148 /* Clear MMFR to avoid to generate MII event by writing MSCR.
2149 * MII event generation condition:
2151 * - mmfr[31:0]_not_zero & mscr[7:0]_is_zero &
2152 * mscr_reg_data_in[7:0] != 0
2154 * - mscr[7:0]_not_zero
2156 writel(0, fep->hwp + FEC_MII_DATA);
2159 writel(fep->phy_speed, fep->hwp + FEC_MII_SPEED);
2161 /* Clear any pending transaction complete indication */
2162 writel(FEC_ENET_MII, fep->hwp + FEC_IEVENT);
2164 fep->mii_bus = mdiobus_alloc();
2165 if (fep->mii_bus == NULL) {
2170 fep->mii_bus->name = "fec_enet_mii_bus";
2171 fep->mii_bus->read = fec_enet_mdio_read;
2172 fep->mii_bus->write = fec_enet_mdio_write;
2173 snprintf(fep->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
2174 pdev->name, fep->dev_id + 1);
2175 fep->mii_bus->priv = fep;
2176 fep->mii_bus->parent = &pdev->dev;
2178 err = of_mdiobus_register(fep->mii_bus, node);
2180 goto err_out_free_mdiobus;
2185 /* save fec0 mii_bus */
2186 if (fep->quirks & FEC_QUIRK_SINGLE_MDIO)
2187 fec0_mii_bus = fep->mii_bus;
2191 err_out_free_mdiobus:
2192 mdiobus_free(fep->mii_bus);
2198 static void fec_enet_mii_remove(struct fec_enet_private *fep)
2200 if (--mii_cnt == 0) {
2201 mdiobus_unregister(fep->mii_bus);
2202 mdiobus_free(fep->mii_bus);
2206 static void fec_enet_get_drvinfo(struct net_device *ndev,
2207 struct ethtool_drvinfo *info)
2209 struct fec_enet_private *fep = netdev_priv(ndev);
2211 strlcpy(info->driver, fep->pdev->dev.driver->name,
2212 sizeof(info->driver));
2213 strlcpy(info->bus_info, dev_name(&ndev->dev), sizeof(info->bus_info));
2216 static int fec_enet_get_regs_len(struct net_device *ndev)
2218 struct fec_enet_private *fep = netdev_priv(ndev);
2222 r = platform_get_resource(fep->pdev, IORESOURCE_MEM, 0);
2224 s = resource_size(r);
2229 /* List of registers that can be safety be read to dump them with ethtool */
2230 #if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
2231 defined(CONFIG_M520x) || defined(CONFIG_M532x) || defined(CONFIG_ARM) || \
2232 defined(CONFIG_ARM64) || defined(CONFIG_COMPILE_TEST)
2233 static __u32 fec_enet_register_version = 2;
2234 static u32 fec_enet_register_offset[] = {
2235 FEC_IEVENT, FEC_IMASK, FEC_R_DES_ACTIVE_0, FEC_X_DES_ACTIVE_0,
2236 FEC_ECNTRL, FEC_MII_DATA, FEC_MII_SPEED, FEC_MIB_CTRLSTAT, FEC_R_CNTRL,
2237 FEC_X_CNTRL, FEC_ADDR_LOW, FEC_ADDR_HIGH, FEC_OPD, FEC_TXIC0, FEC_TXIC1,
2238 FEC_TXIC2, FEC_RXIC0, FEC_RXIC1, FEC_RXIC2, FEC_HASH_TABLE_HIGH,
2239 FEC_HASH_TABLE_LOW, FEC_GRP_HASH_TABLE_HIGH, FEC_GRP_HASH_TABLE_LOW,
2240 FEC_X_WMRK, FEC_R_BOUND, FEC_R_FSTART, FEC_R_DES_START_1,
2241 FEC_X_DES_START_1, FEC_R_BUFF_SIZE_1, FEC_R_DES_START_2,
2242 FEC_X_DES_START_2, FEC_R_BUFF_SIZE_2, FEC_R_DES_START_0,
2243 FEC_X_DES_START_0, FEC_R_BUFF_SIZE_0, FEC_R_FIFO_RSFL, FEC_R_FIFO_RSEM,
2244 FEC_R_FIFO_RAEM, FEC_R_FIFO_RAFL, FEC_RACC, FEC_RCMR_1, FEC_RCMR_2,
2245 FEC_DMA_CFG_1, FEC_DMA_CFG_2, FEC_R_DES_ACTIVE_1, FEC_X_DES_ACTIVE_1,
2246 FEC_R_DES_ACTIVE_2, FEC_X_DES_ACTIVE_2, FEC_QOS_SCHEME,
2247 RMON_T_DROP, RMON_T_PACKETS, RMON_T_BC_PKT, RMON_T_MC_PKT,
2248 RMON_T_CRC_ALIGN, RMON_T_UNDERSIZE, RMON_T_OVERSIZE, RMON_T_FRAG,
2249 RMON_T_JAB, RMON_T_COL, RMON_T_P64, RMON_T_P65TO127, RMON_T_P128TO255,
2250 RMON_T_P256TO511, RMON_T_P512TO1023, RMON_T_P1024TO2047,
2251 RMON_T_P_GTE2048, RMON_T_OCTETS,
2252 IEEE_T_DROP, IEEE_T_FRAME_OK, IEEE_T_1COL, IEEE_T_MCOL, IEEE_T_DEF,
2253 IEEE_T_LCOL, IEEE_T_EXCOL, IEEE_T_MACERR, IEEE_T_CSERR, IEEE_T_SQE,
2254 IEEE_T_FDXFC, IEEE_T_OCTETS_OK,
2255 RMON_R_PACKETS, RMON_R_BC_PKT, RMON_R_MC_PKT, RMON_R_CRC_ALIGN,
2256 RMON_R_UNDERSIZE, RMON_R_OVERSIZE, RMON_R_FRAG, RMON_R_JAB,
2257 RMON_R_RESVD_O, RMON_R_P64, RMON_R_P65TO127, RMON_R_P128TO255,
2258 RMON_R_P256TO511, RMON_R_P512TO1023, RMON_R_P1024TO2047,
2259 RMON_R_P_GTE2048, RMON_R_OCTETS,
2260 IEEE_R_DROP, IEEE_R_FRAME_OK, IEEE_R_CRC, IEEE_R_ALIGN, IEEE_R_MACERR,
2261 IEEE_R_FDXFC, IEEE_R_OCTETS_OK
2264 static __u32 fec_enet_register_version = 1;
2265 static u32 fec_enet_register_offset[] = {
2266 FEC_ECNTRL, FEC_IEVENT, FEC_IMASK, FEC_IVEC, FEC_R_DES_ACTIVE_0,
2267 FEC_R_DES_ACTIVE_1, FEC_R_DES_ACTIVE_2, FEC_X_DES_ACTIVE_0,
2268 FEC_X_DES_ACTIVE_1, FEC_X_DES_ACTIVE_2, FEC_MII_DATA, FEC_MII_SPEED,
2269 FEC_R_BOUND, FEC_R_FSTART, FEC_X_WMRK, FEC_X_FSTART, FEC_R_CNTRL,
2270 FEC_MAX_FRM_LEN, FEC_X_CNTRL, FEC_ADDR_LOW, FEC_ADDR_HIGH,
2271 FEC_GRP_HASH_TABLE_HIGH, FEC_GRP_HASH_TABLE_LOW, FEC_R_DES_START_0,
2272 FEC_R_DES_START_1, FEC_R_DES_START_2, FEC_X_DES_START_0,
2273 FEC_X_DES_START_1, FEC_X_DES_START_2, FEC_R_BUFF_SIZE_0,
2274 FEC_R_BUFF_SIZE_1, FEC_R_BUFF_SIZE_2
2278 static void fec_enet_get_regs(struct net_device *ndev,
2279 struct ethtool_regs *regs, void *regbuf)
2281 struct fec_enet_private *fep = netdev_priv(ndev);
2282 u32 __iomem *theregs = (u32 __iomem *)fep->hwp;
2283 struct device *dev = &fep->pdev->dev;
2284 u32 *buf = (u32 *)regbuf;
2288 ret = pm_runtime_resume_and_get(dev);
2292 regs->version = fec_enet_register_version;
2294 memset(buf, 0, regs->len);
2296 for (i = 0; i < ARRAY_SIZE(fec_enet_register_offset); i++) {
2297 off = fec_enet_register_offset[i];
2299 if ((off == FEC_R_BOUND || off == FEC_R_FSTART) &&
2300 !(fep->quirks & FEC_QUIRK_HAS_FRREG))
2304 buf[off] = readl(&theregs[off]);
2307 pm_runtime_mark_last_busy(dev);
2308 pm_runtime_put_autosuspend(dev);
2311 static int fec_enet_get_ts_info(struct net_device *ndev,
2312 struct ethtool_ts_info *info)
2314 struct fec_enet_private *fep = netdev_priv(ndev);
2316 if (fep->bufdesc_ex) {
2318 info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
2319 SOF_TIMESTAMPING_RX_SOFTWARE |
2320 SOF_TIMESTAMPING_SOFTWARE |
2321 SOF_TIMESTAMPING_TX_HARDWARE |
2322 SOF_TIMESTAMPING_RX_HARDWARE |
2323 SOF_TIMESTAMPING_RAW_HARDWARE;
2325 info->phc_index = ptp_clock_index(fep->ptp_clock);
2327 info->phc_index = -1;
2329 info->tx_types = (1 << HWTSTAMP_TX_OFF) |
2330 (1 << HWTSTAMP_TX_ON);
2332 info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
2333 (1 << HWTSTAMP_FILTER_ALL);
2336 return ethtool_op_get_ts_info(ndev, info);
2340 #if !defined(CONFIG_M5272)
2342 static void fec_enet_get_pauseparam(struct net_device *ndev,
2343 struct ethtool_pauseparam *pause)
2345 struct fec_enet_private *fep = netdev_priv(ndev);
2347 pause->autoneg = (fep->pause_flag & FEC_PAUSE_FLAG_AUTONEG) != 0;
2348 pause->tx_pause = (fep->pause_flag & FEC_PAUSE_FLAG_ENABLE) != 0;
2349 pause->rx_pause = pause->tx_pause;
2352 static int fec_enet_set_pauseparam(struct net_device *ndev,
2353 struct ethtool_pauseparam *pause)
2355 struct fec_enet_private *fep = netdev_priv(ndev);
2360 if (pause->tx_pause != pause->rx_pause) {
2362 "hardware only support enable/disable both tx and rx");
2366 fep->pause_flag = 0;
2368 /* tx pause must be same as rx pause */
2369 fep->pause_flag |= pause->rx_pause ? FEC_PAUSE_FLAG_ENABLE : 0;
2370 fep->pause_flag |= pause->autoneg ? FEC_PAUSE_FLAG_AUTONEG : 0;
2372 phy_set_sym_pause(ndev->phydev, pause->rx_pause, pause->tx_pause,
2375 if (pause->autoneg) {
2376 if (netif_running(ndev))
2378 phy_start_aneg(ndev->phydev);
2380 if (netif_running(ndev)) {
2381 napi_disable(&fep->napi);
2382 netif_tx_lock_bh(ndev);
2384 netif_tx_wake_all_queues(ndev);
2385 netif_tx_unlock_bh(ndev);
2386 napi_enable(&fep->napi);
2392 static const struct fec_stat {
2393 char name[ETH_GSTRING_LEN];
2397 { "tx_dropped", RMON_T_DROP },
2398 { "tx_packets", RMON_T_PACKETS },
2399 { "tx_broadcast", RMON_T_BC_PKT },
2400 { "tx_multicast", RMON_T_MC_PKT },
2401 { "tx_crc_errors", RMON_T_CRC_ALIGN },
2402 { "tx_undersize", RMON_T_UNDERSIZE },
2403 { "tx_oversize", RMON_T_OVERSIZE },
2404 { "tx_fragment", RMON_T_FRAG },
2405 { "tx_jabber", RMON_T_JAB },
2406 { "tx_collision", RMON_T_COL },
2407 { "tx_64byte", RMON_T_P64 },
2408 { "tx_65to127byte", RMON_T_P65TO127 },
2409 { "tx_128to255byte", RMON_T_P128TO255 },
2410 { "tx_256to511byte", RMON_T_P256TO511 },
2411 { "tx_512to1023byte", RMON_T_P512TO1023 },
2412 { "tx_1024to2047byte", RMON_T_P1024TO2047 },
2413 { "tx_GTE2048byte", RMON_T_P_GTE2048 },
2414 { "tx_octets", RMON_T_OCTETS },
2417 { "IEEE_tx_drop", IEEE_T_DROP },
2418 { "IEEE_tx_frame_ok", IEEE_T_FRAME_OK },
2419 { "IEEE_tx_1col", IEEE_T_1COL },
2420 { "IEEE_tx_mcol", IEEE_T_MCOL },
2421 { "IEEE_tx_def", IEEE_T_DEF },
2422 { "IEEE_tx_lcol", IEEE_T_LCOL },
2423 { "IEEE_tx_excol", IEEE_T_EXCOL },
2424 { "IEEE_tx_macerr", IEEE_T_MACERR },
2425 { "IEEE_tx_cserr", IEEE_T_CSERR },
2426 { "IEEE_tx_sqe", IEEE_T_SQE },
2427 { "IEEE_tx_fdxfc", IEEE_T_FDXFC },
2428 { "IEEE_tx_octets_ok", IEEE_T_OCTETS_OK },
2431 { "rx_packets", RMON_R_PACKETS },
2432 { "rx_broadcast", RMON_R_BC_PKT },
2433 { "rx_multicast", RMON_R_MC_PKT },
2434 { "rx_crc_errors", RMON_R_CRC_ALIGN },
2435 { "rx_undersize", RMON_R_UNDERSIZE },
2436 { "rx_oversize", RMON_R_OVERSIZE },
2437 { "rx_fragment", RMON_R_FRAG },
2438 { "rx_jabber", RMON_R_JAB },
2439 { "rx_64byte", RMON_R_P64 },
2440 { "rx_65to127byte", RMON_R_P65TO127 },
2441 { "rx_128to255byte", RMON_R_P128TO255 },
2442 { "rx_256to511byte", RMON_R_P256TO511 },
2443 { "rx_512to1023byte", RMON_R_P512TO1023 },
2444 { "rx_1024to2047byte", RMON_R_P1024TO2047 },
2445 { "rx_GTE2048byte", RMON_R_P_GTE2048 },
2446 { "rx_octets", RMON_R_OCTETS },
2449 { "IEEE_rx_drop", IEEE_R_DROP },
2450 { "IEEE_rx_frame_ok", IEEE_R_FRAME_OK },
2451 { "IEEE_rx_crc", IEEE_R_CRC },
2452 { "IEEE_rx_align", IEEE_R_ALIGN },
2453 { "IEEE_rx_macerr", IEEE_R_MACERR },
2454 { "IEEE_rx_fdxfc", IEEE_R_FDXFC },
2455 { "IEEE_rx_octets_ok", IEEE_R_OCTETS_OK },
2458 #define FEC_STATS_SIZE (ARRAY_SIZE(fec_stats) * sizeof(u64))
2460 static void fec_enet_update_ethtool_stats(struct net_device *dev)
2462 struct fec_enet_private *fep = netdev_priv(dev);
2465 for (i = 0; i < ARRAY_SIZE(fec_stats); i++)
2466 fep->ethtool_stats[i] = readl(fep->hwp + fec_stats[i].offset);
2469 static void fec_enet_get_ethtool_stats(struct net_device *dev,
2470 struct ethtool_stats *stats, u64 *data)
2472 struct fec_enet_private *fep = netdev_priv(dev);
2474 if (netif_running(dev))
2475 fec_enet_update_ethtool_stats(dev);
2477 memcpy(data, fep->ethtool_stats, FEC_STATS_SIZE);
2480 static void fec_enet_get_strings(struct net_device *netdev,
2481 u32 stringset, u8 *data)
2484 switch (stringset) {
2486 for (i = 0; i < ARRAY_SIZE(fec_stats); i++)
2487 memcpy(data + i * ETH_GSTRING_LEN,
2488 fec_stats[i].name, ETH_GSTRING_LEN);
2491 net_selftest_get_strings(data);
2496 static int fec_enet_get_sset_count(struct net_device *dev, int sset)
2500 return ARRAY_SIZE(fec_stats);
2502 return net_selftest_get_count();
2508 static void fec_enet_clear_ethtool_stats(struct net_device *dev)
2510 struct fec_enet_private *fep = netdev_priv(dev);
2513 /* Disable MIB statistics counters */
2514 writel(FEC_MIB_CTRLSTAT_DISABLE, fep->hwp + FEC_MIB_CTRLSTAT);
2516 for (i = 0; i < ARRAY_SIZE(fec_stats); i++)
2517 writel(0, fep->hwp + fec_stats[i].offset);
2519 /* Don't disable MIB statistics counters */
2520 writel(0, fep->hwp + FEC_MIB_CTRLSTAT);
2523 #else /* !defined(CONFIG_M5272) */
2524 #define FEC_STATS_SIZE 0
2525 static inline void fec_enet_update_ethtool_stats(struct net_device *dev)
2529 static inline void fec_enet_clear_ethtool_stats(struct net_device *dev)
2532 #endif /* !defined(CONFIG_M5272) */
2534 /* ITR clock source is enet system clock (clk_ahb).
2535 * TCTT unit is cycle_ns * 64 cycle
2536 * So, the ICTT value = X us / (cycle_ns * 64)
2538 static int fec_enet_us_to_itr_clock(struct net_device *ndev, int us)
2540 struct fec_enet_private *fep = netdev_priv(ndev);
2542 return us * (fep->itr_clk_rate / 64000) / 1000;
2545 /* Set threshold for interrupt coalescing */
2546 static void fec_enet_itr_coal_set(struct net_device *ndev)
2548 struct fec_enet_private *fep = netdev_priv(ndev);
2551 /* Must be greater than zero to avoid unpredictable behavior */
2552 if (!fep->rx_time_itr || !fep->rx_pkts_itr ||
2553 !fep->tx_time_itr || !fep->tx_pkts_itr)
2556 /* Select enet system clock as Interrupt Coalescing
2557 * timer Clock Source
2559 rx_itr = FEC_ITR_CLK_SEL;
2560 tx_itr = FEC_ITR_CLK_SEL;
2562 /* set ICFT and ICTT */
2563 rx_itr |= FEC_ITR_ICFT(fep->rx_pkts_itr);
2564 rx_itr |= FEC_ITR_ICTT(fec_enet_us_to_itr_clock(ndev, fep->rx_time_itr));
2565 tx_itr |= FEC_ITR_ICFT(fep->tx_pkts_itr);
2566 tx_itr |= FEC_ITR_ICTT(fec_enet_us_to_itr_clock(ndev, fep->tx_time_itr));
2568 rx_itr |= FEC_ITR_EN;
2569 tx_itr |= FEC_ITR_EN;
2571 writel(tx_itr, fep->hwp + FEC_TXIC0);
2572 writel(rx_itr, fep->hwp + FEC_RXIC0);
2573 if (fep->quirks & FEC_QUIRK_HAS_AVB) {
2574 writel(tx_itr, fep->hwp + FEC_TXIC1);
2575 writel(rx_itr, fep->hwp + FEC_RXIC1);
2576 writel(tx_itr, fep->hwp + FEC_TXIC2);
2577 writel(rx_itr, fep->hwp + FEC_RXIC2);
2582 fec_enet_get_coalesce(struct net_device *ndev, struct ethtool_coalesce *ec)
2584 struct fec_enet_private *fep = netdev_priv(ndev);
2586 if (!(fep->quirks & FEC_QUIRK_HAS_COALESCE))
2589 ec->rx_coalesce_usecs = fep->rx_time_itr;
2590 ec->rx_max_coalesced_frames = fep->rx_pkts_itr;
2592 ec->tx_coalesce_usecs = fep->tx_time_itr;
2593 ec->tx_max_coalesced_frames = fep->tx_pkts_itr;
2599 fec_enet_set_coalesce(struct net_device *ndev, struct ethtool_coalesce *ec)
2601 struct fec_enet_private *fep = netdev_priv(ndev);
2602 struct device *dev = &fep->pdev->dev;
2605 if (!(fep->quirks & FEC_QUIRK_HAS_COALESCE))
2608 if (ec->rx_max_coalesced_frames > 255) {
2609 dev_err(dev, "Rx coalesced frames exceed hardware limitation\n");
2613 if (ec->tx_max_coalesced_frames > 255) {
2614 dev_err(dev, "Tx coalesced frame exceed hardware limitation\n");
2618 cycle = fec_enet_us_to_itr_clock(ndev, ec->rx_coalesce_usecs);
2619 if (cycle > 0xFFFF) {
2620 dev_err(dev, "Rx coalesced usec exceed hardware limitation\n");
2624 cycle = fec_enet_us_to_itr_clock(ndev, ec->tx_coalesce_usecs);
2625 if (cycle > 0xFFFF) {
2626 dev_err(dev, "Tx coalesced usec exceed hardware limitation\n");
2630 fep->rx_time_itr = ec->rx_coalesce_usecs;
2631 fep->rx_pkts_itr = ec->rx_max_coalesced_frames;
2633 fep->tx_time_itr = ec->tx_coalesce_usecs;
2634 fep->tx_pkts_itr = ec->tx_max_coalesced_frames;
2636 fec_enet_itr_coal_set(ndev);
2641 static void fec_enet_itr_coal_init(struct net_device *ndev)
2643 struct ethtool_coalesce ec;
2645 ec.rx_coalesce_usecs = FEC_ITR_ICTT_DEFAULT;
2646 ec.rx_max_coalesced_frames = FEC_ITR_ICFT_DEFAULT;
2648 ec.tx_coalesce_usecs = FEC_ITR_ICTT_DEFAULT;
2649 ec.tx_max_coalesced_frames = FEC_ITR_ICFT_DEFAULT;
2651 fec_enet_set_coalesce(ndev, &ec);
2654 static int fec_enet_get_tunable(struct net_device *netdev,
2655 const struct ethtool_tunable *tuna,
2658 struct fec_enet_private *fep = netdev_priv(netdev);
2662 case ETHTOOL_RX_COPYBREAK:
2663 *(u32 *)data = fep->rx_copybreak;
2673 static int fec_enet_set_tunable(struct net_device *netdev,
2674 const struct ethtool_tunable *tuna,
2677 struct fec_enet_private *fep = netdev_priv(netdev);
2681 case ETHTOOL_RX_COPYBREAK:
2682 fep->rx_copybreak = *(u32 *)data;
2693 fec_enet_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2695 struct fec_enet_private *fep = netdev_priv(ndev);
2697 if (fep->wol_flag & FEC_WOL_HAS_MAGIC_PACKET) {
2698 wol->supported = WAKE_MAGIC;
2699 wol->wolopts = fep->wol_flag & FEC_WOL_FLAG_ENABLE ? WAKE_MAGIC : 0;
2701 wol->supported = wol->wolopts = 0;
2706 fec_enet_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2708 struct fec_enet_private *fep = netdev_priv(ndev);
2710 if (!(fep->wol_flag & FEC_WOL_HAS_MAGIC_PACKET))
2713 if (wol->wolopts & ~WAKE_MAGIC)
2716 device_set_wakeup_enable(&ndev->dev, wol->wolopts & WAKE_MAGIC);
2717 if (device_may_wakeup(&ndev->dev)) {
2718 fep->wol_flag |= FEC_WOL_FLAG_ENABLE;
2719 if (fep->irq[0] > 0)
2720 enable_irq_wake(fep->irq[0]);
2722 fep->wol_flag &= (~FEC_WOL_FLAG_ENABLE);
2723 if (fep->irq[0] > 0)
2724 disable_irq_wake(fep->irq[0]);
2730 static const struct ethtool_ops fec_enet_ethtool_ops = {
2731 .supported_coalesce_params = ETHTOOL_COALESCE_USECS |
2732 ETHTOOL_COALESCE_MAX_FRAMES,
2733 .get_drvinfo = fec_enet_get_drvinfo,
2734 .get_regs_len = fec_enet_get_regs_len,
2735 .get_regs = fec_enet_get_regs,
2736 .nway_reset = phy_ethtool_nway_reset,
2737 .get_link = ethtool_op_get_link,
2738 .get_coalesce = fec_enet_get_coalesce,
2739 .set_coalesce = fec_enet_set_coalesce,
2740 #ifndef CONFIG_M5272
2741 .get_pauseparam = fec_enet_get_pauseparam,
2742 .set_pauseparam = fec_enet_set_pauseparam,
2743 .get_strings = fec_enet_get_strings,
2744 .get_ethtool_stats = fec_enet_get_ethtool_stats,
2745 .get_sset_count = fec_enet_get_sset_count,
2747 .get_ts_info = fec_enet_get_ts_info,
2748 .get_tunable = fec_enet_get_tunable,
2749 .set_tunable = fec_enet_set_tunable,
2750 .get_wol = fec_enet_get_wol,
2751 .set_wol = fec_enet_set_wol,
2752 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2753 .set_link_ksettings = phy_ethtool_set_link_ksettings,
2754 .self_test = net_selftest,
2757 static int fec_enet_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
2759 struct fec_enet_private *fep = netdev_priv(ndev);
2760 struct phy_device *phydev = ndev->phydev;
2762 if (!netif_running(ndev))
2768 if (fep->bufdesc_ex) {
2769 bool use_fec_hwts = !phy_has_hwtstamp(phydev);
2771 if (cmd == SIOCSHWTSTAMP) {
2773 return fec_ptp_set(ndev, rq);
2774 fec_ptp_disable_hwts(ndev);
2775 } else if (cmd == SIOCGHWTSTAMP) {
2777 return fec_ptp_get(ndev, rq);
2781 return phy_mii_ioctl(phydev, rq, cmd);
2784 static void fec_enet_free_buffers(struct net_device *ndev)
2786 struct fec_enet_private *fep = netdev_priv(ndev);
2788 struct sk_buff *skb;
2789 struct bufdesc *bdp;
2790 struct fec_enet_priv_tx_q *txq;
2791 struct fec_enet_priv_rx_q *rxq;
2794 for (q = 0; q < fep->num_rx_queues; q++) {
2795 rxq = fep->rx_queue[q];
2797 for (i = 0; i < rxq->bd.ring_size; i++) {
2798 skb = rxq->rx_skbuff[i];
2799 rxq->rx_skbuff[i] = NULL;
2801 dma_unmap_single(&fep->pdev->dev,
2802 fec32_to_cpu(bdp->cbd_bufaddr),
2803 FEC_ENET_RX_FRSIZE - fep->rx_align,
2807 bdp = fec_enet_get_nextdesc(bdp, &rxq->bd);
2811 for (q = 0; q < fep->num_tx_queues; q++) {
2812 txq = fep->tx_queue[q];
2813 for (i = 0; i < txq->bd.ring_size; i++) {
2814 kfree(txq->tx_bounce[i]);
2815 txq->tx_bounce[i] = NULL;
2816 skb = txq->tx_skbuff[i];
2817 txq->tx_skbuff[i] = NULL;
2823 static void fec_enet_free_queue(struct net_device *ndev)
2825 struct fec_enet_private *fep = netdev_priv(ndev);
2827 struct fec_enet_priv_tx_q *txq;
2829 for (i = 0; i < fep->num_tx_queues; i++)
2830 if (fep->tx_queue[i] && fep->tx_queue[i]->tso_hdrs) {
2831 txq = fep->tx_queue[i];
2832 dma_free_coherent(&fep->pdev->dev,
2833 txq->bd.ring_size * TSO_HEADER_SIZE,
2838 for (i = 0; i < fep->num_rx_queues; i++)
2839 kfree(fep->rx_queue[i]);
2840 for (i = 0; i < fep->num_tx_queues; i++)
2841 kfree(fep->tx_queue[i]);
2844 static int fec_enet_alloc_queue(struct net_device *ndev)
2846 struct fec_enet_private *fep = netdev_priv(ndev);
2849 struct fec_enet_priv_tx_q *txq;
2851 for (i = 0; i < fep->num_tx_queues; i++) {
2852 txq = kzalloc(sizeof(*txq), GFP_KERNEL);
2858 fep->tx_queue[i] = txq;
2859 txq->bd.ring_size = TX_RING_SIZE;
2860 fep->total_tx_ring_size += fep->tx_queue[i]->bd.ring_size;
2862 txq->tx_stop_threshold = FEC_MAX_SKB_DESCS;
2863 txq->tx_wake_threshold =
2864 (txq->bd.ring_size - txq->tx_stop_threshold) / 2;
2866 txq->tso_hdrs = dma_alloc_coherent(&fep->pdev->dev,
2867 txq->bd.ring_size * TSO_HEADER_SIZE,
2870 if (!txq->tso_hdrs) {
2876 for (i = 0; i < fep->num_rx_queues; i++) {
2877 fep->rx_queue[i] = kzalloc(sizeof(*fep->rx_queue[i]),
2879 if (!fep->rx_queue[i]) {
2884 fep->rx_queue[i]->bd.ring_size = RX_RING_SIZE;
2885 fep->total_rx_ring_size += fep->rx_queue[i]->bd.ring_size;
2890 fec_enet_free_queue(ndev);
2895 fec_enet_alloc_rxq_buffers(struct net_device *ndev, unsigned int queue)
2897 struct fec_enet_private *fep = netdev_priv(ndev);
2899 struct sk_buff *skb;
2900 struct bufdesc *bdp;
2901 struct fec_enet_priv_rx_q *rxq;
2903 rxq = fep->rx_queue[queue];
2905 for (i = 0; i < rxq->bd.ring_size; i++) {
2906 skb = netdev_alloc_skb(ndev, FEC_ENET_RX_FRSIZE);
2910 if (fec_enet_new_rxbdp(ndev, bdp, skb)) {
2915 rxq->rx_skbuff[i] = skb;
2916 bdp->cbd_sc = cpu_to_fec16(BD_ENET_RX_EMPTY);
2918 if (fep->bufdesc_ex) {
2919 struct bufdesc_ex *ebdp = (struct bufdesc_ex *)bdp;
2920 ebdp->cbd_esc = cpu_to_fec32(BD_ENET_RX_INT);
2923 bdp = fec_enet_get_nextdesc(bdp, &rxq->bd);
2926 /* Set the last buffer to wrap. */
2927 bdp = fec_enet_get_prevdesc(bdp, &rxq->bd);
2928 bdp->cbd_sc |= cpu_to_fec16(BD_SC_WRAP);
2932 fec_enet_free_buffers(ndev);
2937 fec_enet_alloc_txq_buffers(struct net_device *ndev, unsigned int queue)
2939 struct fec_enet_private *fep = netdev_priv(ndev);
2941 struct bufdesc *bdp;
2942 struct fec_enet_priv_tx_q *txq;
2944 txq = fep->tx_queue[queue];
2946 for (i = 0; i < txq->bd.ring_size; i++) {
2947 txq->tx_bounce[i] = kmalloc(FEC_ENET_TX_FRSIZE, GFP_KERNEL);
2948 if (!txq->tx_bounce[i])
2951 bdp->cbd_sc = cpu_to_fec16(0);
2952 bdp->cbd_bufaddr = cpu_to_fec32(0);
2954 if (fep->bufdesc_ex) {
2955 struct bufdesc_ex *ebdp = (struct bufdesc_ex *)bdp;
2956 ebdp->cbd_esc = cpu_to_fec32(BD_ENET_TX_INT);
2959 bdp = fec_enet_get_nextdesc(bdp, &txq->bd);
2962 /* Set the last buffer to wrap. */
2963 bdp = fec_enet_get_prevdesc(bdp, &txq->bd);
2964 bdp->cbd_sc |= cpu_to_fec16(BD_SC_WRAP);
2969 fec_enet_free_buffers(ndev);
2973 static int fec_enet_alloc_buffers(struct net_device *ndev)
2975 struct fec_enet_private *fep = netdev_priv(ndev);
2978 for (i = 0; i < fep->num_rx_queues; i++)
2979 if (fec_enet_alloc_rxq_buffers(ndev, i))
2982 for (i = 0; i < fep->num_tx_queues; i++)
2983 if (fec_enet_alloc_txq_buffers(ndev, i))
2989 fec_enet_open(struct net_device *ndev)
2991 struct fec_enet_private *fep = netdev_priv(ndev);
2995 ret = pm_runtime_resume_and_get(&fep->pdev->dev);
2999 pinctrl_pm_select_default_state(&fep->pdev->dev);
3000 ret = fec_enet_clk_enable(ndev, true);
3004 /* During the first fec_enet_open call the PHY isn't probed at this
3005 * point. Therefore the phy_reset_after_clk_enable() call within
3006 * fec_enet_clk_enable() fails. As we need this reset in order to be
3007 * sure the PHY is working correctly we check if we need to reset again
3008 * later when the PHY is probed
3010 if (ndev->phydev && ndev->phydev->drv)
3011 reset_again = false;
3015 /* I should reset the ring buffers here, but I don't yet know
3016 * a simple way to do that.
3019 ret = fec_enet_alloc_buffers(ndev);
3021 goto err_enet_alloc;
3023 /* Init MAC prior to mii bus probe */
3026 /* Call phy_reset_after_clk_enable() again if it failed during
3027 * phy_reset_after_clk_enable() before because the PHY wasn't probed.
3030 fec_enet_phy_reset_after_clk_enable(ndev);
3032 /* Probe and connect to PHY when open the interface */
3033 ret = fec_enet_mii_probe(ndev);
3035 goto err_enet_mii_probe;
3037 if (fep->quirks & FEC_QUIRK_ERR006687)
3038 imx6q_cpuidle_fec_irqs_used();
3040 napi_enable(&fep->napi);
3041 phy_start(ndev->phydev);
3042 netif_tx_start_all_queues(ndev);
3044 device_set_wakeup_enable(&ndev->dev, fep->wol_flag &
3045 FEC_WOL_FLAG_ENABLE);
3050 fec_enet_free_buffers(ndev);
3052 fec_enet_clk_enable(ndev, false);
3054 pm_runtime_mark_last_busy(&fep->pdev->dev);
3055 pm_runtime_put_autosuspend(&fep->pdev->dev);
3056 pinctrl_pm_select_sleep_state(&fep->pdev->dev);
3061 fec_enet_close(struct net_device *ndev)
3063 struct fec_enet_private *fep = netdev_priv(ndev);
3065 phy_stop(ndev->phydev);
3067 if (netif_device_present(ndev)) {
3068 napi_disable(&fep->napi);
3069 netif_tx_disable(ndev);
3073 phy_disconnect(ndev->phydev);
3075 if (fep->quirks & FEC_QUIRK_ERR006687)
3076 imx6q_cpuidle_fec_irqs_unused();
3078 fec_enet_update_ethtool_stats(ndev);
3080 fec_enet_clk_enable(ndev, false);
3081 pinctrl_pm_select_sleep_state(&fep->pdev->dev);
3082 pm_runtime_mark_last_busy(&fep->pdev->dev);
3083 pm_runtime_put_autosuspend(&fep->pdev->dev);
3085 fec_enet_free_buffers(ndev);
3090 /* Set or clear the multicast filter for this adaptor.
3091 * Skeleton taken from sunlance driver.
3092 * The CPM Ethernet implementation allows Multicast as well as individual
3093 * MAC address filtering. Some of the drivers check to make sure it is
3094 * a group multicast address, and discard those that are not. I guess I
3095 * will do the same for now, but just remove the test if you want
3096 * individual filtering as well (do the upper net layers want or support
3097 * this kind of feature?).
3100 #define FEC_HASH_BITS 6 /* #bits in hash */
3102 static void set_multicast_list(struct net_device *ndev)
3104 struct fec_enet_private *fep = netdev_priv(ndev);
3105 struct netdev_hw_addr *ha;
3106 unsigned int crc, tmp;
3108 unsigned int hash_high = 0, hash_low = 0;
3110 if (ndev->flags & IFF_PROMISC) {
3111 tmp = readl(fep->hwp + FEC_R_CNTRL);
3113 writel(tmp, fep->hwp + FEC_R_CNTRL);
3117 tmp = readl(fep->hwp + FEC_R_CNTRL);
3119 writel(tmp, fep->hwp + FEC_R_CNTRL);
3121 if (ndev->flags & IFF_ALLMULTI) {
3122 /* Catch all multicast addresses, so set the
3125 writel(0xffffffff, fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
3126 writel(0xffffffff, fep->hwp + FEC_GRP_HASH_TABLE_LOW);
3131 /* Add the addresses in hash register */
3132 netdev_for_each_mc_addr(ha, ndev) {
3133 /* calculate crc32 value of mac address */
3134 crc = ether_crc_le(ndev->addr_len, ha->addr);
3136 /* only upper 6 bits (FEC_HASH_BITS) are used
3137 * which point to specific bit in the hash registers
3139 hash = (crc >> (32 - FEC_HASH_BITS)) & 0x3f;
3142 hash_high |= 1 << (hash - 32);
3144 hash_low |= 1 << hash;
3147 writel(hash_high, fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
3148 writel(hash_low, fep->hwp + FEC_GRP_HASH_TABLE_LOW);
3151 /* Set a MAC change in hardware. */
3153 fec_set_mac_address(struct net_device *ndev, void *p)
3155 struct fec_enet_private *fep = netdev_priv(ndev);
3156 struct sockaddr *addr = p;
3159 if (!is_valid_ether_addr(addr->sa_data))
3160 return -EADDRNOTAVAIL;
3161 memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
3164 /* Add netif status check here to avoid system hang in below case:
3165 * ifconfig ethx down; ifconfig ethx hw ether xx:xx:xx:xx:xx:xx;
3166 * After ethx down, fec all clocks are gated off and then register
3167 * access causes system hang.
3169 if (!netif_running(ndev))
3172 writel(ndev->dev_addr[3] | (ndev->dev_addr[2] << 8) |
3173 (ndev->dev_addr[1] << 16) | (ndev->dev_addr[0] << 24),
3174 fep->hwp + FEC_ADDR_LOW);
3175 writel((ndev->dev_addr[5] << 16) | (ndev->dev_addr[4] << 24),
3176 fep->hwp + FEC_ADDR_HIGH);
3180 #ifdef CONFIG_NET_POLL_CONTROLLER
3182 * fec_poll_controller - FEC Poll controller function
3183 * @dev: The FEC network adapter
3185 * Polled functionality used by netconsole and others in non interrupt mode
3188 static void fec_poll_controller(struct net_device *dev)
3191 struct fec_enet_private *fep = netdev_priv(dev);
3193 for (i = 0; i < FEC_IRQ_NUM; i++) {
3194 if (fep->irq[i] > 0) {
3195 disable_irq(fep->irq[i]);
3196 fec_enet_interrupt(fep->irq[i], dev);
3197 enable_irq(fep->irq[i]);
3203 static inline void fec_enet_set_netdev_features(struct net_device *netdev,
3204 netdev_features_t features)
3206 struct fec_enet_private *fep = netdev_priv(netdev);
3207 netdev_features_t changed = features ^ netdev->features;
3209 netdev->features = features;
3211 /* Receive checksum has been changed */
3212 if (changed & NETIF_F_RXCSUM) {
3213 if (features & NETIF_F_RXCSUM)
3214 fep->csum_flags |= FLAG_RX_CSUM_ENABLED;
3216 fep->csum_flags &= ~FLAG_RX_CSUM_ENABLED;
3220 static int fec_set_features(struct net_device *netdev,
3221 netdev_features_t features)
3223 struct fec_enet_private *fep = netdev_priv(netdev);
3224 netdev_features_t changed = features ^ netdev->features;
3226 if (netif_running(netdev) && changed & NETIF_F_RXCSUM) {
3227 napi_disable(&fep->napi);
3228 netif_tx_lock_bh(netdev);
3230 fec_enet_set_netdev_features(netdev, features);
3231 fec_restart(netdev);
3232 netif_tx_wake_all_queues(netdev);
3233 netif_tx_unlock_bh(netdev);
3234 napi_enable(&fep->napi);
3236 fec_enet_set_netdev_features(netdev, features);
3242 static const struct net_device_ops fec_netdev_ops = {
3243 .ndo_open = fec_enet_open,
3244 .ndo_stop = fec_enet_close,
3245 .ndo_start_xmit = fec_enet_start_xmit,
3246 .ndo_set_rx_mode = set_multicast_list,
3247 .ndo_validate_addr = eth_validate_addr,
3248 .ndo_tx_timeout = fec_timeout,
3249 .ndo_set_mac_address = fec_set_mac_address,
3250 .ndo_do_ioctl = fec_enet_ioctl,
3251 #ifdef CONFIG_NET_POLL_CONTROLLER
3252 .ndo_poll_controller = fec_poll_controller,
3254 .ndo_set_features = fec_set_features,
3257 static const unsigned short offset_des_active_rxq[] = {
3258 FEC_R_DES_ACTIVE_0, FEC_R_DES_ACTIVE_1, FEC_R_DES_ACTIVE_2
3261 static const unsigned short offset_des_active_txq[] = {
3262 FEC_X_DES_ACTIVE_0, FEC_X_DES_ACTIVE_1, FEC_X_DES_ACTIVE_2
3266 * XXX: We need to clean up on failure exits here.
3269 static int fec_enet_init(struct net_device *ndev)
3271 struct fec_enet_private *fep = netdev_priv(ndev);
3272 struct bufdesc *cbd_base;
3276 unsigned dsize = fep->bufdesc_ex ? sizeof(struct bufdesc_ex) :
3277 sizeof(struct bufdesc);
3278 unsigned dsize_log2 = __fls(dsize);
3281 WARN_ON(dsize != (1 << dsize_log2));
3282 #if defined(CONFIG_ARM) || defined(CONFIG_ARM64)
3283 fep->rx_align = 0xf;
3284 fep->tx_align = 0xf;
3286 fep->rx_align = 0x3;
3287 fep->tx_align = 0x3;
3290 /* Check mask of the streaming and coherent API */
3291 ret = dma_set_mask_and_coherent(&fep->pdev->dev, DMA_BIT_MASK(32));
3293 dev_warn(&fep->pdev->dev, "No suitable DMA available\n");
3297 ret = fec_enet_alloc_queue(ndev);
3301 bd_size = (fep->total_tx_ring_size + fep->total_rx_ring_size) * dsize;
3303 /* Allocate memory for buffer descriptors. */
3304 cbd_base = dmam_alloc_coherent(&fep->pdev->dev, bd_size, &bd_dma,
3308 goto free_queue_mem;
3311 /* Get the Ethernet address */
3312 ret = fec_get_mac(ndev);
3314 goto free_queue_mem;
3316 /* make sure MAC we just acquired is programmed into the hw */
3317 fec_set_mac_address(ndev, NULL);
3319 /* Set receive and transmit descriptor base. */
3320 for (i = 0; i < fep->num_rx_queues; i++) {
3321 struct fec_enet_priv_rx_q *rxq = fep->rx_queue[i];
3322 unsigned size = dsize * rxq->bd.ring_size;
3325 rxq->bd.base = cbd_base;
3326 rxq->bd.cur = cbd_base;
3327 rxq->bd.dma = bd_dma;
3328 rxq->bd.dsize = dsize;
3329 rxq->bd.dsize_log2 = dsize_log2;
3330 rxq->bd.reg_desc_active = fep->hwp + offset_des_active_rxq[i];
3332 cbd_base = (struct bufdesc *)(((void *)cbd_base) + size);
3333 rxq->bd.last = (struct bufdesc *)(((void *)cbd_base) - dsize);
3336 for (i = 0; i < fep->num_tx_queues; i++) {
3337 struct fec_enet_priv_tx_q *txq = fep->tx_queue[i];
3338 unsigned size = dsize * txq->bd.ring_size;
3341 txq->bd.base = cbd_base;
3342 txq->bd.cur = cbd_base;
3343 txq->bd.dma = bd_dma;
3344 txq->bd.dsize = dsize;
3345 txq->bd.dsize_log2 = dsize_log2;
3346 txq->bd.reg_desc_active = fep->hwp + offset_des_active_txq[i];
3348 cbd_base = (struct bufdesc *)(((void *)cbd_base) + size);
3349 txq->bd.last = (struct bufdesc *)(((void *)cbd_base) - dsize);
3353 /* The FEC Ethernet specific entries in the device structure */
3354 ndev->watchdog_timeo = TX_TIMEOUT;
3355 ndev->netdev_ops = &fec_netdev_ops;
3356 ndev->ethtool_ops = &fec_enet_ethtool_ops;
3358 writel(FEC_RX_DISABLED_IMASK, fep->hwp + FEC_IMASK);
3359 netif_napi_add(ndev, &fep->napi, fec_enet_rx_napi, NAPI_POLL_WEIGHT);
3361 if (fep->quirks & FEC_QUIRK_HAS_VLAN)
3362 /* enable hw VLAN support */
3363 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
3365 if (fep->quirks & FEC_QUIRK_HAS_CSUM) {
3366 ndev->gso_max_segs = FEC_MAX_TSO_SEGS;
3368 /* enable hw accelerator */
3369 ndev->features |= (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM
3370 | NETIF_F_RXCSUM | NETIF_F_SG | NETIF_F_TSO);
3371 fep->csum_flags |= FLAG_RX_CSUM_ENABLED;
3374 if (fep->quirks & FEC_QUIRK_HAS_AVB) {
3376 fep->rx_align = 0x3f;
3379 ndev->hw_features = ndev->features;
3383 if (fep->quirks & FEC_QUIRK_MIB_CLEAR)
3384 fec_enet_clear_ethtool_stats(ndev);
3386 fec_enet_update_ethtool_stats(ndev);
3391 fec_enet_free_queue(ndev);
3396 static int fec_reset_phy(struct platform_device *pdev)
3399 bool active_high = false;
3400 int msec = 1, phy_post_delay = 0;
3401 struct device_node *np = pdev->dev.of_node;
3406 err = of_property_read_u32(np, "phy-reset-duration", &msec);
3407 /* A sane reset duration should not be longer than 1s */
3408 if (!err && msec > 1000)
3411 phy_reset = of_get_named_gpio(np, "phy-reset-gpios", 0);
3412 if (phy_reset == -EPROBE_DEFER)
3414 else if (!gpio_is_valid(phy_reset))
3417 err = of_property_read_u32(np, "phy-reset-post-delay", &phy_post_delay);
3418 /* valid reset duration should be less than 1s */
3419 if (!err && phy_post_delay > 1000)
3422 active_high = of_property_read_bool(np, "phy-reset-active-high");
3424 err = devm_gpio_request_one(&pdev->dev, phy_reset,
3425 active_high ? GPIOF_OUT_INIT_HIGH : GPIOF_OUT_INIT_LOW,
3428 dev_err(&pdev->dev, "failed to get phy-reset-gpios: %d\n", err);
3435 usleep_range(msec * 1000, msec * 1000 + 1000);
3437 gpio_set_value_cansleep(phy_reset, !active_high);
3439 if (!phy_post_delay)
3442 if (phy_post_delay > 20)
3443 msleep(phy_post_delay);
3445 usleep_range(phy_post_delay * 1000,
3446 phy_post_delay * 1000 + 1000);
3450 #else /* CONFIG_OF */
3451 static int fec_reset_phy(struct platform_device *pdev)
3454 * In case of platform probe, the reset has been done
3459 #endif /* CONFIG_OF */
3462 fec_enet_get_queue_num(struct platform_device *pdev, int *num_tx, int *num_rx)
3464 struct device_node *np = pdev->dev.of_node;
3466 *num_tx = *num_rx = 1;
3468 if (!np || !of_device_is_available(np))
3471 /* parse the num of tx and rx queues */
3472 of_property_read_u32(np, "fsl,num-tx-queues", num_tx);
3474 of_property_read_u32(np, "fsl,num-rx-queues", num_rx);
3476 if (*num_tx < 1 || *num_tx > FEC_ENET_MAX_TX_QS) {
3477 dev_warn(&pdev->dev, "Invalid num_tx(=%d), fall back to 1\n",
3483 if (*num_rx < 1 || *num_rx > FEC_ENET_MAX_RX_QS) {
3484 dev_warn(&pdev->dev, "Invalid num_rx(=%d), fall back to 1\n",
3492 static int fec_enet_get_irq_cnt(struct platform_device *pdev)
3494 int irq_cnt = platform_irq_count(pdev);
3496 if (irq_cnt > FEC_IRQ_NUM)
3497 irq_cnt = FEC_IRQ_NUM; /* last for pps */
3498 else if (irq_cnt == 2)
3499 irq_cnt = 1; /* last for pps */
3500 else if (irq_cnt <= 0)
3501 irq_cnt = 1; /* At least 1 irq is needed */
3505 static int fec_enet_init_stop_mode(struct fec_enet_private *fep,
3506 struct device_node *np)
3508 struct device_node *gpr_np;
3512 gpr_np = of_parse_phandle(np, "fsl,stop-mode", 0);
3516 ret = of_property_read_u32_array(np, "fsl,stop-mode", out_val,
3517 ARRAY_SIZE(out_val));
3519 dev_dbg(&fep->pdev->dev, "no stop mode property\n");
3523 fep->stop_gpr.gpr = syscon_node_to_regmap(gpr_np);
3524 if (IS_ERR(fep->stop_gpr.gpr)) {
3525 dev_err(&fep->pdev->dev, "could not find gpr regmap\n");
3526 ret = PTR_ERR(fep->stop_gpr.gpr);
3527 fep->stop_gpr.gpr = NULL;
3531 fep->stop_gpr.reg = out_val[1];
3532 fep->stop_gpr.bit = out_val[2];
3535 of_node_put(gpr_np);
3541 fec_probe(struct platform_device *pdev)
3543 struct fec_enet_private *fep;
3544 struct fec_platform_data *pdata;
3545 phy_interface_t interface;
3546 struct net_device *ndev;
3547 int i, irq, ret = 0;
3548 const struct of_device_id *of_id;
3550 struct device_node *np = pdev->dev.of_node, *phy_node;
3555 struct fec_devinfo *dev_info;
3557 fec_enet_get_queue_num(pdev, &num_tx_qs, &num_rx_qs);
3559 /* Init network device */
3560 ndev = alloc_etherdev_mqs(sizeof(struct fec_enet_private) +
3561 FEC_STATS_SIZE, num_tx_qs, num_rx_qs);
3565 SET_NETDEV_DEV(ndev, &pdev->dev);
3567 /* setup board info structure */
3568 fep = netdev_priv(ndev);
3570 of_id = of_match_device(fec_dt_ids, &pdev->dev);
3572 pdev->id_entry = of_id->data;
3573 dev_info = (struct fec_devinfo *)pdev->id_entry->driver_data;
3575 fep->quirks = dev_info->quirks;
3578 fep->num_rx_queues = num_rx_qs;
3579 fep->num_tx_queues = num_tx_qs;
3581 #if !defined(CONFIG_M5272)
3582 /* default enable pause frame auto negotiation */
3583 if (fep->quirks & FEC_QUIRK_HAS_GBIT)
3584 fep->pause_flag |= FEC_PAUSE_FLAG_AUTONEG;
3587 /* Select default pin state */
3588 pinctrl_pm_select_default_state(&pdev->dev);
3590 fep->hwp = devm_platform_ioremap_resource(pdev, 0);
3591 if (IS_ERR(fep->hwp)) {
3592 ret = PTR_ERR(fep->hwp);
3593 goto failed_ioremap;
3597 fep->dev_id = dev_id++;
3599 platform_set_drvdata(pdev, ndev);
3601 if ((of_machine_is_compatible("fsl,imx6q") ||
3602 of_machine_is_compatible("fsl,imx6dl")) &&
3603 !of_property_read_bool(np, "fsl,err006687-workaround-present"))
3604 fep->quirks |= FEC_QUIRK_ERR006687;
3606 if (of_get_property(np, "fsl,magic-packet", NULL))
3607 fep->wol_flag |= FEC_WOL_HAS_MAGIC_PACKET;
3609 ret = fec_enet_init_stop_mode(fep, np);
3611 goto failed_stop_mode;
3613 phy_node = of_parse_phandle(np, "phy-handle", 0);
3614 if (!phy_node && of_phy_is_fixed_link(np)) {
3615 ret = of_phy_register_fixed_link(np);
3618 "broken fixed-link specification\n");
3621 phy_node = of_node_get(np);
3623 fep->phy_node = phy_node;
3625 ret = of_get_phy_mode(pdev->dev.of_node, &interface);
3627 pdata = dev_get_platdata(&pdev->dev);
3629 fep->phy_interface = pdata->phy;
3631 fep->phy_interface = PHY_INTERFACE_MODE_MII;
3633 fep->phy_interface = interface;
3636 fep->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
3637 if (IS_ERR(fep->clk_ipg)) {
3638 ret = PTR_ERR(fep->clk_ipg);
3642 fep->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
3643 if (IS_ERR(fep->clk_ahb)) {
3644 ret = PTR_ERR(fep->clk_ahb);
3648 fep->itr_clk_rate = clk_get_rate(fep->clk_ahb);
3650 /* enet_out is optional, depends on board */
3651 fep->clk_enet_out = devm_clk_get(&pdev->dev, "enet_out");
3652 if (IS_ERR(fep->clk_enet_out))
3653 fep->clk_enet_out = NULL;
3655 fep->ptp_clk_on = false;
3656 mutex_init(&fep->ptp_clk_mutex);
3658 /* clk_ref is optional, depends on board */
3659 fep->clk_ref = devm_clk_get(&pdev->dev, "enet_clk_ref");
3660 if (IS_ERR(fep->clk_ref))
3661 fep->clk_ref = NULL;
3663 fep->bufdesc_ex = fep->quirks & FEC_QUIRK_HAS_BUFDESC_EX;
3664 fep->clk_ptp = devm_clk_get(&pdev->dev, "ptp");
3665 if (IS_ERR(fep->clk_ptp)) {
3666 fep->clk_ptp = NULL;
3667 fep->bufdesc_ex = false;
3670 ret = fec_enet_clk_enable(ndev, true);
3674 ret = clk_prepare_enable(fep->clk_ipg);
3676 goto failed_clk_ipg;
3677 ret = clk_prepare_enable(fep->clk_ahb);
3679 goto failed_clk_ahb;
3681 fep->reg_phy = devm_regulator_get_optional(&pdev->dev, "phy");
3682 if (!IS_ERR(fep->reg_phy)) {
3683 ret = regulator_enable(fep->reg_phy);
3686 "Failed to enable phy regulator: %d\n", ret);
3687 goto failed_regulator;
3690 if (PTR_ERR(fep->reg_phy) == -EPROBE_DEFER) {
3691 ret = -EPROBE_DEFER;
3692 goto failed_regulator;
3694 fep->reg_phy = NULL;
3697 pm_runtime_set_autosuspend_delay(&pdev->dev, FEC_MDIO_PM_TIMEOUT);
3698 pm_runtime_use_autosuspend(&pdev->dev);
3699 pm_runtime_get_noresume(&pdev->dev);
3700 pm_runtime_set_active(&pdev->dev);
3701 pm_runtime_enable(&pdev->dev);
3703 ret = fec_reset_phy(pdev);
3707 irq_cnt = fec_enet_get_irq_cnt(pdev);
3708 if (fep->bufdesc_ex)
3709 fec_ptp_init(pdev, irq_cnt);
3711 ret = fec_enet_init(ndev);
3715 for (i = 0; i < irq_cnt; i++) {
3716 snprintf(irq_name, sizeof(irq_name), "int%d", i);
3717 irq = platform_get_irq_byname_optional(pdev, irq_name);
3719 irq = platform_get_irq(pdev, i);
3724 ret = devm_request_irq(&pdev->dev, irq, fec_enet_interrupt,
3725 0, pdev->name, ndev);
3732 ret = fec_enet_mii_init(pdev);
3734 goto failed_mii_init;
3736 /* Carrier starts down, phylib will bring it up */
3737 netif_carrier_off(ndev);
3738 fec_enet_clk_enable(ndev, false);
3739 pinctrl_pm_select_sleep_state(&pdev->dev);
3741 ndev->max_mtu = PKT_MAXBUF_SIZE - ETH_HLEN - ETH_FCS_LEN;
3743 ret = register_netdev(ndev);
3745 goto failed_register;
3747 device_init_wakeup(&ndev->dev, fep->wol_flag &
3748 FEC_WOL_HAS_MAGIC_PACKET);
3750 if (fep->bufdesc_ex && fep->ptp_clock)
3751 netdev_info(ndev, "registered PHC device %d\n", fep->dev_id);
3753 fep->rx_copybreak = COPYBREAK_DEFAULT;
3754 INIT_WORK(&fep->tx_timeout_work, fec_enet_timeout_work);
3756 pm_runtime_mark_last_busy(&pdev->dev);
3757 pm_runtime_put_autosuspend(&pdev->dev);
3762 fec_enet_mii_remove(fep);
3768 pm_runtime_put_noidle(&pdev->dev);
3769 pm_runtime_disable(&pdev->dev);
3771 regulator_disable(fep->reg_phy);
3773 clk_disable_unprepare(fep->clk_ahb);
3775 clk_disable_unprepare(fep->clk_ipg);
3777 fec_enet_clk_enable(ndev, false);
3779 if (of_phy_is_fixed_link(np))
3780 of_phy_deregister_fixed_link(np);
3781 of_node_put(phy_node);
3792 fec_drv_remove(struct platform_device *pdev)
3794 struct net_device *ndev = platform_get_drvdata(pdev);
3795 struct fec_enet_private *fep = netdev_priv(ndev);
3796 struct device_node *np = pdev->dev.of_node;
3799 ret = pm_runtime_resume_and_get(&pdev->dev);
3803 cancel_work_sync(&fep->tx_timeout_work);
3805 unregister_netdev(ndev);
3806 fec_enet_mii_remove(fep);
3808 regulator_disable(fep->reg_phy);
3810 if (of_phy_is_fixed_link(np))
3811 of_phy_deregister_fixed_link(np);
3812 of_node_put(fep->phy_node);
3815 clk_disable_unprepare(fep->clk_ahb);
3816 clk_disable_unprepare(fep->clk_ipg);
3817 pm_runtime_put_noidle(&pdev->dev);
3818 pm_runtime_disable(&pdev->dev);
3823 static int __maybe_unused fec_suspend(struct device *dev)
3825 struct net_device *ndev = dev_get_drvdata(dev);
3826 struct fec_enet_private *fep = netdev_priv(ndev);
3829 if (netif_running(ndev)) {
3830 if (fep->wol_flag & FEC_WOL_FLAG_ENABLE)
3831 fep->wol_flag |= FEC_WOL_FLAG_SLEEP_ON;
3832 phy_stop(ndev->phydev);
3833 napi_disable(&fep->napi);
3834 netif_tx_lock_bh(ndev);
3835 netif_device_detach(ndev);
3836 netif_tx_unlock_bh(ndev);
3838 fec_enet_clk_enable(ndev, false);
3839 if (!(fep->wol_flag & FEC_WOL_FLAG_ENABLE))
3840 pinctrl_pm_select_sleep_state(&fep->pdev->dev);
3844 if (fep->reg_phy && !(fep->wol_flag & FEC_WOL_FLAG_ENABLE))
3845 regulator_disable(fep->reg_phy);
3847 /* SOC supply clock to phy, when clock is disabled, phy link down
3848 * SOC control phy regulator, when regulator is disabled, phy link down
3850 if (fep->clk_enet_out || fep->reg_phy)
3856 static int __maybe_unused fec_resume(struct device *dev)
3858 struct net_device *ndev = dev_get_drvdata(dev);
3859 struct fec_enet_private *fep = netdev_priv(ndev);
3863 if (fep->reg_phy && !(fep->wol_flag & FEC_WOL_FLAG_ENABLE)) {
3864 ret = regulator_enable(fep->reg_phy);
3870 if (netif_running(ndev)) {
3871 ret = fec_enet_clk_enable(ndev, true);
3876 if (fep->wol_flag & FEC_WOL_FLAG_ENABLE) {
3877 fec_enet_stop_mode(fep, false);
3879 val = readl(fep->hwp + FEC_ECNTRL);
3880 val &= ~(FEC_ECR_MAGICEN | FEC_ECR_SLEEP);
3881 writel(val, fep->hwp + FEC_ECNTRL);
3882 fep->wol_flag &= ~FEC_WOL_FLAG_SLEEP_ON;
3884 pinctrl_pm_select_default_state(&fep->pdev->dev);
3887 netif_tx_lock_bh(ndev);
3888 netif_device_attach(ndev);
3889 netif_tx_unlock_bh(ndev);
3890 napi_enable(&fep->napi);
3891 phy_init_hw(ndev->phydev);
3892 phy_start(ndev->phydev);
3900 regulator_disable(fep->reg_phy);
3904 static int __maybe_unused fec_runtime_suspend(struct device *dev)
3906 struct net_device *ndev = dev_get_drvdata(dev);
3907 struct fec_enet_private *fep = netdev_priv(ndev);
3909 clk_disable_unprepare(fep->clk_ahb);
3910 clk_disable_unprepare(fep->clk_ipg);
3915 static int __maybe_unused fec_runtime_resume(struct device *dev)
3917 struct net_device *ndev = dev_get_drvdata(dev);
3918 struct fec_enet_private *fep = netdev_priv(ndev);
3921 ret = clk_prepare_enable(fep->clk_ahb);
3924 ret = clk_prepare_enable(fep->clk_ipg);
3926 goto failed_clk_ipg;
3931 clk_disable_unprepare(fep->clk_ahb);
3935 static const struct dev_pm_ops fec_pm_ops = {
3936 SET_SYSTEM_SLEEP_PM_OPS(fec_suspend, fec_resume)
3937 SET_RUNTIME_PM_OPS(fec_runtime_suspend, fec_runtime_resume, NULL)
3940 static struct platform_driver fec_driver = {
3942 .name = DRIVER_NAME,
3944 .of_match_table = fec_dt_ids,
3945 .suppress_bind_attrs = true,
3947 .id_table = fec_devtype,
3949 .remove = fec_drv_remove,
3952 module_platform_driver(fec_driver);
3954 MODULE_ALIAS("platform:"DRIVER_NAME);
3955 MODULE_LICENSE("GPL");