2 * Cadence MACB/GEM Ethernet Controller driver
4 * Copyright (C) 2004-2006 Atmel Corporation
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
11 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12 #include <linux/clk.h>
13 #include <linux/crc32.h>
14 #include <linux/module.h>
15 #include <linux/moduleparam.h>
16 #include <linux/kernel.h>
17 #include <linux/types.h>
18 #include <linux/circ_buf.h>
19 #include <linux/slab.h>
20 #include <linux/init.h>
22 #include <linux/gpio.h>
23 #include <linux/gpio/consumer.h>
24 #include <linux/interrupt.h>
25 #include <linux/netdevice.h>
26 #include <linux/etherdevice.h>
27 #include <linux/dma-mapping.h>
28 #include <linux/platform_data/macb.h>
29 #include <linux/platform_device.h>
30 #include <linux/phy.h>
32 #include <linux/of_device.h>
33 #include <linux/of_gpio.h>
34 #include <linux/of_mdio.h>
35 #include <linux/of_net.h>
37 #include <linux/udp.h>
38 #include <linux/tcp.h>
41 #define MACB_RX_BUFFER_SIZE 128
42 #define RX_BUFFER_MULTIPLE 64 /* bytes */
44 #define DEFAULT_RX_RING_SIZE 512 /* must be power of 2 */
45 #define MIN_RX_RING_SIZE 64
46 #define MAX_RX_RING_SIZE 8192
47 #define RX_RING_BYTES(bp) (macb_dma_desc_get_size(bp) \
50 #define DEFAULT_TX_RING_SIZE 512 /* must be power of 2 */
51 #define MIN_TX_RING_SIZE 64
52 #define MAX_TX_RING_SIZE 4096
53 #define TX_RING_BYTES(bp) (macb_dma_desc_get_size(bp) \
56 /* level of occupied TX descriptors under which we wake up TX process */
57 #define MACB_TX_WAKEUP_THRESH(bp) (3 * (bp)->tx_ring_size / 4)
59 #define MACB_RX_INT_FLAGS (MACB_BIT(RCOMP) | MACB_BIT(RXUBR) \
61 #define MACB_TX_ERR_FLAGS (MACB_BIT(ISR_TUND) \
64 #define MACB_TX_INT_FLAGS (MACB_TX_ERR_FLAGS | MACB_BIT(TCOMP))
66 /* Max length of transmit frame must be a multiple of 8 bytes */
67 #define MACB_TX_LEN_ALIGN 8
68 #define MACB_MAX_TX_LEN ((unsigned int)((1 << MACB_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1)))
69 #define GEM_MAX_TX_LEN ((unsigned int)((1 << GEM_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1)))
71 #define GEM_MTU_MIN_SIZE ETH_MIN_MTU
72 #define MACB_NETIF_LSO NETIF_F_TSO
74 #define MACB_WOL_HAS_MAGIC_PACKET (0x1 << 0)
75 #define MACB_WOL_ENABLED (0x1 << 1)
77 /* Graceful stop timeouts in us. We should allow up to
78 * 1 frame time (10 Mbits/s, full-duplex, ignoring collisions)
80 #define MACB_HALT_TIMEOUT 1230
82 /* DMA buffer descriptor might be different size
83 * depends on hardware configuration:
85 * 1. dma address width 32 bits:
86 * word 1: 32 bit address of Data Buffer
89 * 2. dma address width 64 bits:
90 * word 1: 32 bit address of Data Buffer
92 * word 3: upper 32 bit address of Data Buffer
95 * 3. dma address width 32 bits with hardware timestamping:
96 * word 1: 32 bit address of Data Buffer
98 * word 3: timestamp word 1
99 * word 4: timestamp word 2
101 * 4. dma address width 64 bits with hardware timestamping:
102 * word 1: 32 bit address of Data Buffer
104 * word 3: upper 32 bit address of Data Buffer
106 * word 5: timestamp word 1
107 * word 6: timestamp word 2
109 static unsigned int macb_dma_desc_get_size(struct macb *bp)
112 unsigned int desc_size;
114 switch (bp->hw_dma_cap) {
116 desc_size = sizeof(struct macb_dma_desc)
117 + sizeof(struct macb_dma_desc_64);
120 desc_size = sizeof(struct macb_dma_desc)
121 + sizeof(struct macb_dma_desc_ptp);
123 case HW_DMA_CAP_64B_PTP:
124 desc_size = sizeof(struct macb_dma_desc)
125 + sizeof(struct macb_dma_desc_64)
126 + sizeof(struct macb_dma_desc_ptp);
129 desc_size = sizeof(struct macb_dma_desc);
133 return sizeof(struct macb_dma_desc);
136 static unsigned int macb_adj_dma_desc_idx(struct macb *bp, unsigned int desc_idx)
139 switch (bp->hw_dma_cap) {
144 case HW_DMA_CAP_64B_PTP:
154 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
155 static struct macb_dma_desc_64 *macb_64b_desc(struct macb *bp, struct macb_dma_desc *desc)
157 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
158 return (struct macb_dma_desc_64 *)((void *)desc + sizeof(struct macb_dma_desc));
163 /* Ring buffer accessors */
164 static unsigned int macb_tx_ring_wrap(struct macb *bp, unsigned int index)
166 return index & (bp->tx_ring_size - 1);
169 static struct macb_dma_desc *macb_tx_desc(struct macb_queue *queue,
172 index = macb_tx_ring_wrap(queue->bp, index);
173 index = macb_adj_dma_desc_idx(queue->bp, index);
174 return &queue->tx_ring[index];
177 static struct macb_tx_skb *macb_tx_skb(struct macb_queue *queue,
180 return &queue->tx_skb[macb_tx_ring_wrap(queue->bp, index)];
183 static dma_addr_t macb_tx_dma(struct macb_queue *queue, unsigned int index)
187 offset = macb_tx_ring_wrap(queue->bp, index) *
188 macb_dma_desc_get_size(queue->bp);
190 return queue->tx_ring_dma + offset;
193 static unsigned int macb_rx_ring_wrap(struct macb *bp, unsigned int index)
195 return index & (bp->rx_ring_size - 1);
198 static struct macb_dma_desc *macb_rx_desc(struct macb_queue *queue, unsigned int index)
200 index = macb_rx_ring_wrap(queue->bp, index);
201 index = macb_adj_dma_desc_idx(queue->bp, index);
202 return &queue->rx_ring[index];
205 static void *macb_rx_buffer(struct macb_queue *queue, unsigned int index)
207 return queue->rx_buffers + queue->bp->rx_buffer_size *
208 macb_rx_ring_wrap(queue->bp, index);
212 static u32 hw_readl_native(struct macb *bp, int offset)
214 return __raw_readl(bp->regs + offset);
217 static void hw_writel_native(struct macb *bp, int offset, u32 value)
219 __raw_writel(value, bp->regs + offset);
222 static u32 hw_readl(struct macb *bp, int offset)
224 return readl_relaxed(bp->regs + offset);
227 static void hw_writel(struct macb *bp, int offset, u32 value)
229 writel_relaxed(value, bp->regs + offset);
232 /* Find the CPU endianness by using the loopback bit of NCR register. When the
233 * CPU is in big endian we need to program swapped mode for management
236 static bool hw_is_native_io(void __iomem *addr)
238 u32 value = MACB_BIT(LLB);
240 __raw_writel(value, addr + MACB_NCR);
241 value = __raw_readl(addr + MACB_NCR);
243 /* Write 0 back to disable everything */
244 __raw_writel(0, addr + MACB_NCR);
246 return value == MACB_BIT(LLB);
249 static bool hw_is_gem(void __iomem *addr, bool native_io)
254 id = __raw_readl(addr + MACB_MID);
256 id = readl_relaxed(addr + MACB_MID);
258 return MACB_BFEXT(IDNUM, id) >= 0x2;
261 static void macb_set_hwaddr(struct macb *bp)
266 bottom = cpu_to_le32(*((u32 *)bp->dev->dev_addr));
267 macb_or_gem_writel(bp, SA1B, bottom);
268 top = cpu_to_le16(*((u16 *)(bp->dev->dev_addr + 4)));
269 macb_or_gem_writel(bp, SA1T, top);
271 /* Clear unused address register sets */
272 macb_or_gem_writel(bp, SA2B, 0);
273 macb_or_gem_writel(bp, SA2T, 0);
274 macb_or_gem_writel(bp, SA3B, 0);
275 macb_or_gem_writel(bp, SA3T, 0);
276 macb_or_gem_writel(bp, SA4B, 0);
277 macb_or_gem_writel(bp, SA4T, 0);
280 static void macb_get_hwaddr(struct macb *bp)
282 struct macb_platform_data *pdata;
288 pdata = dev_get_platdata(&bp->pdev->dev);
290 /* Check all 4 address register for valid address */
291 for (i = 0; i < 4; i++) {
292 bottom = macb_or_gem_readl(bp, SA1B + i * 8);
293 top = macb_or_gem_readl(bp, SA1T + i * 8);
295 if (pdata && pdata->rev_eth_addr) {
296 addr[5] = bottom & 0xff;
297 addr[4] = (bottom >> 8) & 0xff;
298 addr[3] = (bottom >> 16) & 0xff;
299 addr[2] = (bottom >> 24) & 0xff;
300 addr[1] = top & 0xff;
301 addr[0] = (top & 0xff00) >> 8;
303 addr[0] = bottom & 0xff;
304 addr[1] = (bottom >> 8) & 0xff;
305 addr[2] = (bottom >> 16) & 0xff;
306 addr[3] = (bottom >> 24) & 0xff;
307 addr[4] = top & 0xff;
308 addr[5] = (top >> 8) & 0xff;
311 if (is_valid_ether_addr(addr)) {
312 memcpy(bp->dev->dev_addr, addr, sizeof(addr));
317 dev_info(&bp->pdev->dev, "invalid hw address, using random\n");
318 eth_hw_addr_random(bp->dev);
321 static int macb_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
323 struct macb *bp = bus->priv;
326 macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
327 | MACB_BF(RW, MACB_MAN_READ)
328 | MACB_BF(PHYA, mii_id)
329 | MACB_BF(REGA, regnum)
330 | MACB_BF(CODE, MACB_MAN_CODE)));
332 /* wait for end of transfer */
333 while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
336 value = MACB_BFEXT(DATA, macb_readl(bp, MAN));
341 static int macb_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
344 struct macb *bp = bus->priv;
346 macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
347 | MACB_BF(RW, MACB_MAN_WRITE)
348 | MACB_BF(PHYA, mii_id)
349 | MACB_BF(REGA, regnum)
350 | MACB_BF(CODE, MACB_MAN_CODE)
351 | MACB_BF(DATA, value)));
353 /* wait for end of transfer */
354 while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
361 * macb_set_tx_clk() - Set a clock to a new frequency
362 * @clk Pointer to the clock to change
363 * @rate New frequency in Hz
364 * @dev Pointer to the struct net_device
366 static void macb_set_tx_clk(struct clk *clk, int speed, struct net_device *dev)
368 long ferr, rate, rate_rounded;
387 rate_rounded = clk_round_rate(clk, rate);
388 if (rate_rounded < 0)
391 /* RGMII allows 50 ppm frequency error. Test and warn if this limit
394 ferr = abs(rate_rounded - rate);
395 ferr = DIV_ROUND_UP(ferr, rate / 100000);
397 netdev_warn(dev, "unable to generate target frequency: %ld Hz\n",
400 if (clk_set_rate(clk, rate_rounded))
401 netdev_err(dev, "adjusting tx_clk failed.\n");
404 static void macb_handle_link_change(struct net_device *dev)
406 struct macb *bp = netdev_priv(dev);
407 struct phy_device *phydev = dev->phydev;
409 int status_change = 0;
411 spin_lock_irqsave(&bp->lock, flags);
414 if ((bp->speed != phydev->speed) ||
415 (bp->duplex != phydev->duplex)) {
418 reg = macb_readl(bp, NCFGR);
419 reg &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
421 reg &= ~GEM_BIT(GBE);
425 if (phydev->speed == SPEED_100)
426 reg |= MACB_BIT(SPD);
427 if (phydev->speed == SPEED_1000 &&
428 bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
431 macb_or_gem_writel(bp, NCFGR, reg);
433 bp->speed = phydev->speed;
434 bp->duplex = phydev->duplex;
439 if (phydev->link != bp->link) {
444 bp->link = phydev->link;
449 spin_unlock_irqrestore(&bp->lock, flags);
453 /* Update the TX clock rate if and only if the link is
454 * up and there has been a link change.
456 macb_set_tx_clk(bp->tx_clk, phydev->speed, dev);
458 netif_carrier_on(dev);
459 netdev_info(dev, "link up (%d/%s)\n",
461 phydev->duplex == DUPLEX_FULL ?
464 netif_carrier_off(dev);
465 netdev_info(dev, "link down\n");
470 /* based on au1000_eth. c*/
471 static int macb_mii_probe(struct net_device *dev)
473 struct macb *bp = netdev_priv(dev);
474 struct macb_platform_data *pdata;
475 struct phy_device *phydev;
476 struct device_node *np;
479 pdata = dev_get_platdata(&bp->pdev->dev);
480 np = bp->pdev->dev.of_node;
484 if (of_phy_is_fixed_link(np)) {
485 bp->phy_node = of_node_get(np);
487 bp->phy_node = of_parse_phandle(np, "phy-handle", 0);
488 /* fallback to standard phy registration if no
489 * phy-handle was found nor any phy found during
490 * dt phy registration
492 if (!bp->phy_node && !phy_find_first(bp->mii_bus)) {
493 for (i = 0; i < PHY_MAX_ADDR; i++) {
494 struct phy_device *phydev;
496 phydev = mdiobus_scan(bp->mii_bus, i);
497 if (IS_ERR(phydev) &&
498 PTR_ERR(phydev) != -ENODEV) {
499 ret = PTR_ERR(phydev);
511 phydev = of_phy_connect(dev, bp->phy_node,
512 &macb_handle_link_change, 0,
517 phydev = phy_find_first(bp->mii_bus);
519 netdev_err(dev, "no PHY found\n");
524 if (gpio_is_valid(pdata->phy_irq_pin)) {
525 ret = devm_gpio_request(&bp->pdev->dev,
526 pdata->phy_irq_pin, "phy int");
528 phy_irq = gpio_to_irq(pdata->phy_irq_pin);
529 phydev->irq = (phy_irq < 0) ? PHY_POLL : phy_irq;
532 phydev->irq = PHY_POLL;
536 /* attach the mac to the phy */
537 ret = phy_connect_direct(dev, phydev, &macb_handle_link_change,
540 netdev_err(dev, "Could not attach to PHY\n");
545 /* mask with MAC supported features */
546 if (macb_is_gem(bp) && bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
547 phydev->supported &= PHY_GBIT_FEATURES;
549 phydev->supported &= PHY_BASIC_FEATURES;
551 if (bp->caps & MACB_CAPS_NO_GIGABIT_HALF)
552 phydev->supported &= ~SUPPORTED_1000baseT_Half;
554 phydev->advertising = phydev->supported;
563 static int macb_mii_init(struct macb *bp)
565 struct macb_platform_data *pdata;
566 struct device_node *np;
569 /* Enable management port */
570 macb_writel(bp, NCR, MACB_BIT(MPE));
572 bp->mii_bus = mdiobus_alloc();
578 bp->mii_bus->name = "MACB_mii_bus";
579 bp->mii_bus->read = &macb_mdio_read;
580 bp->mii_bus->write = &macb_mdio_write;
581 snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
582 bp->pdev->name, bp->pdev->id);
583 bp->mii_bus->priv = bp;
584 bp->mii_bus->parent = &bp->pdev->dev;
585 pdata = dev_get_platdata(&bp->pdev->dev);
587 dev_set_drvdata(&bp->dev->dev, bp->mii_bus);
589 np = bp->pdev->dev.of_node;
590 if (np && of_phy_is_fixed_link(np)) {
591 if (of_phy_register_fixed_link(np) < 0) {
592 dev_err(&bp->pdev->dev,
593 "broken fixed-link specification %pOF\n", np);
594 goto err_out_free_mdiobus;
597 err = mdiobus_register(bp->mii_bus);
600 bp->mii_bus->phy_mask = pdata->phy_mask;
602 err = of_mdiobus_register(bp->mii_bus, np);
606 goto err_out_free_fixed_link;
608 err = macb_mii_probe(bp->dev);
610 goto err_out_unregister_bus;
614 err_out_unregister_bus:
615 mdiobus_unregister(bp->mii_bus);
616 err_out_free_fixed_link:
617 if (np && of_phy_is_fixed_link(np))
618 of_phy_deregister_fixed_link(np);
619 err_out_free_mdiobus:
620 of_node_put(bp->phy_node);
621 mdiobus_free(bp->mii_bus);
626 static void macb_update_stats(struct macb *bp)
628 u32 *p = &bp->hw_stats.macb.rx_pause_frames;
629 u32 *end = &bp->hw_stats.macb.tx_pause_frames + 1;
630 int offset = MACB_PFR;
632 WARN_ON((unsigned long)(end - p - 1) != (MACB_TPF - MACB_PFR) / 4);
634 for (; p < end; p++, offset += 4)
635 *p += bp->macb_reg_readl(bp, offset);
638 static int macb_halt_tx(struct macb *bp)
640 unsigned long halt_time, timeout;
643 macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(THALT));
645 timeout = jiffies + usecs_to_jiffies(MACB_HALT_TIMEOUT);
648 status = macb_readl(bp, TSR);
649 if (!(status & MACB_BIT(TGO)))
653 } while (time_before(halt_time, timeout));
658 static void macb_tx_unmap(struct macb *bp, struct macb_tx_skb *tx_skb)
660 if (tx_skb->mapping) {
661 if (tx_skb->mapped_as_page)
662 dma_unmap_page(&bp->pdev->dev, tx_skb->mapping,
663 tx_skb->size, DMA_TO_DEVICE);
665 dma_unmap_single(&bp->pdev->dev, tx_skb->mapping,
666 tx_skb->size, DMA_TO_DEVICE);
671 dev_kfree_skb_any(tx_skb->skb);
676 static void macb_set_addr(struct macb *bp, struct macb_dma_desc *desc, dma_addr_t addr)
678 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
679 struct macb_dma_desc_64 *desc_64;
681 if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
682 desc_64 = macb_64b_desc(bp, desc);
683 desc_64->addrh = upper_32_bits(addr);
686 desc->addr = lower_32_bits(addr);
689 static dma_addr_t macb_get_addr(struct macb *bp, struct macb_dma_desc *desc)
692 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
693 struct macb_dma_desc_64 *desc_64;
695 if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
696 desc_64 = macb_64b_desc(bp, desc);
697 addr = ((u64)(desc_64->addrh) << 32);
700 addr |= MACB_BF(RX_WADDR, MACB_BFEXT(RX_WADDR, desc->addr));
704 static void macb_tx_error_task(struct work_struct *work)
706 struct macb_queue *queue = container_of(work, struct macb_queue,
708 struct macb *bp = queue->bp;
709 struct macb_tx_skb *tx_skb;
710 struct macb_dma_desc *desc;
715 netdev_vdbg(bp->dev, "macb_tx_error_task: q = %u, t = %u, h = %u\n",
716 (unsigned int)(queue - bp->queues),
717 queue->tx_tail, queue->tx_head);
719 /* Prevent the queue IRQ handlers from running: each of them may call
720 * macb_tx_interrupt(), which in turn may call netif_wake_subqueue().
721 * As explained below, we have to halt the transmission before updating
722 * TBQP registers so we call netif_tx_stop_all_queues() to notify the
723 * network engine about the macb/gem being halted.
725 spin_lock_irqsave(&bp->lock, flags);
727 /* Make sure nobody is trying to queue up new packets */
728 netif_tx_stop_all_queues(bp->dev);
730 /* Stop transmission now
731 * (in case we have just queued new packets)
732 * macb/gem must be halted to write TBQP register
734 if (macb_halt_tx(bp))
735 /* Just complain for now, reinitializing TX path can be good */
736 netdev_err(bp->dev, "BUG: halt tx timed out\n");
738 /* Treat frames in TX queue including the ones that caused the error.
739 * Free transmit buffers in upper layer.
741 for (tail = queue->tx_tail; tail != queue->tx_head; tail++) {
744 desc = macb_tx_desc(queue, tail);
746 tx_skb = macb_tx_skb(queue, tail);
749 if (ctrl & MACB_BIT(TX_USED)) {
750 /* skb is set for the last buffer of the frame */
752 macb_tx_unmap(bp, tx_skb);
754 tx_skb = macb_tx_skb(queue, tail);
758 /* ctrl still refers to the first buffer descriptor
759 * since it's the only one written back by the hardware
761 if (!(ctrl & MACB_BIT(TX_BUF_EXHAUSTED))) {
762 netdev_vdbg(bp->dev, "txerr skb %u (data %p) TX complete\n",
763 macb_tx_ring_wrap(bp, tail),
765 bp->dev->stats.tx_packets++;
766 queue->stats.tx_packets++;
767 bp->dev->stats.tx_bytes += skb->len;
768 queue->stats.tx_bytes += skb->len;
771 /* "Buffers exhausted mid-frame" errors may only happen
772 * if the driver is buggy, so complain loudly about
773 * those. Statistics are updated by hardware.
775 if (ctrl & MACB_BIT(TX_BUF_EXHAUSTED))
777 "BUG: TX buffers exhausted mid-frame\n");
779 desc->ctrl = ctrl | MACB_BIT(TX_USED);
782 macb_tx_unmap(bp, tx_skb);
785 /* Set end of TX queue */
786 desc = macb_tx_desc(queue, 0);
787 macb_set_addr(bp, desc, 0);
788 desc->ctrl = MACB_BIT(TX_USED);
790 /* Make descriptor updates visible to hardware */
793 /* Reinitialize the TX desc queue */
794 queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
795 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
796 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
797 queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma));
799 /* Make TX ring reflect state of hardware */
803 /* Housework before enabling TX IRQ */
804 macb_writel(bp, TSR, macb_readl(bp, TSR));
805 queue_writel(queue, IER, MACB_TX_INT_FLAGS);
807 /* Now we are ready to start transmission again */
808 netif_tx_start_all_queues(bp->dev);
809 macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));
811 spin_unlock_irqrestore(&bp->lock, flags);
814 static void macb_tx_interrupt(struct macb_queue *queue)
819 struct macb *bp = queue->bp;
820 u16 queue_index = queue - bp->queues;
822 status = macb_readl(bp, TSR);
823 macb_writel(bp, TSR, status);
825 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
826 queue_writel(queue, ISR, MACB_BIT(TCOMP));
828 netdev_vdbg(bp->dev, "macb_tx_interrupt status = 0x%03lx\n",
829 (unsigned long)status);
831 head = queue->tx_head;
832 for (tail = queue->tx_tail; tail != head; tail++) {
833 struct macb_tx_skb *tx_skb;
835 struct macb_dma_desc *desc;
838 desc = macb_tx_desc(queue, tail);
840 /* Make hw descriptor updates visible to CPU */
845 /* TX_USED bit is only set by hardware on the very first buffer
846 * descriptor of the transmitted frame.
848 if (!(ctrl & MACB_BIT(TX_USED)))
851 /* Process all buffers of the current transmitted frame */
853 tx_skb = macb_tx_skb(queue, tail);
856 /* First, update TX stats if needed */
858 if (gem_ptp_do_txstamp(queue, skb, desc) == 0) {
859 /* skb now belongs to timestamp buffer
860 * and will be removed later
864 netdev_vdbg(bp->dev, "skb %u (data %p) TX complete\n",
865 macb_tx_ring_wrap(bp, tail),
867 bp->dev->stats.tx_packets++;
868 queue->stats.tx_packets++;
869 bp->dev->stats.tx_bytes += skb->len;
870 queue->stats.tx_bytes += skb->len;
873 /* Now we can safely release resources */
874 macb_tx_unmap(bp, tx_skb);
876 /* skb is set only for the last buffer of the frame.
877 * WARNING: at this point skb has been freed by
885 queue->tx_tail = tail;
886 if (__netif_subqueue_stopped(bp->dev, queue_index) &&
887 CIRC_CNT(queue->tx_head, queue->tx_tail,
888 bp->tx_ring_size) <= MACB_TX_WAKEUP_THRESH(bp))
889 netif_wake_subqueue(bp->dev, queue_index);
892 static void gem_rx_refill(struct macb_queue *queue)
897 struct macb *bp = queue->bp;
898 struct macb_dma_desc *desc;
900 while (CIRC_SPACE(queue->rx_prepared_head, queue->rx_tail,
901 bp->rx_ring_size) > 0) {
902 entry = macb_rx_ring_wrap(bp, queue->rx_prepared_head);
904 /* Make hw descriptor updates visible to CPU */
907 queue->rx_prepared_head++;
908 desc = macb_rx_desc(queue, entry);
910 if (!queue->rx_skbuff[entry]) {
911 /* allocate sk_buff for this free entry in ring */
912 skb = netdev_alloc_skb(bp->dev, bp->rx_buffer_size);
913 if (unlikely(!skb)) {
915 "Unable to allocate sk_buff\n");
919 /* now fill corresponding descriptor entry */
920 paddr = dma_map_single(&bp->pdev->dev, skb->data,
923 if (dma_mapping_error(&bp->pdev->dev, paddr)) {
928 queue->rx_skbuff[entry] = skb;
930 if (entry == bp->rx_ring_size - 1)
931 paddr |= MACB_BIT(RX_WRAP);
932 macb_set_addr(bp, desc, paddr);
935 /* properly align Ethernet header */
936 skb_reserve(skb, NET_IP_ALIGN);
938 desc->addr &= ~MACB_BIT(RX_USED);
943 /* Make descriptor updates visible to hardware */
946 netdev_vdbg(bp->dev, "rx ring: queue: %p, prepared head %d, tail %d\n",
947 queue, queue->rx_prepared_head, queue->rx_tail);
950 /* Mark DMA descriptors from begin up to and not including end as unused */
951 static void discard_partial_frame(struct macb_queue *queue, unsigned int begin,
956 for (frag = begin; frag != end; frag++) {
957 struct macb_dma_desc *desc = macb_rx_desc(queue, frag);
959 desc->addr &= ~MACB_BIT(RX_USED);
962 /* Make descriptor updates visible to hardware */
965 /* When this happens, the hardware stats registers for
966 * whatever caused this is updated, so we don't have to record
971 static int gem_rx(struct macb_queue *queue, int budget)
973 struct macb *bp = queue->bp;
977 struct macb_dma_desc *desc;
980 while (count < budget) {
985 entry = macb_rx_ring_wrap(bp, queue->rx_tail);
986 desc = macb_rx_desc(queue, entry);
988 /* Make hw descriptor updates visible to CPU */
991 rxused = (desc->addr & MACB_BIT(RX_USED)) ? true : false;
992 addr = macb_get_addr(bp, desc);
1001 if (!(ctrl & MACB_BIT(RX_SOF) && ctrl & MACB_BIT(RX_EOF))) {
1003 "not whole frame pointed by descriptor\n");
1004 bp->dev->stats.rx_dropped++;
1005 queue->stats.rx_dropped++;
1008 skb = queue->rx_skbuff[entry];
1009 if (unlikely(!skb)) {
1011 "inconsistent Rx descriptor chain\n");
1012 bp->dev->stats.rx_dropped++;
1013 queue->stats.rx_dropped++;
1016 /* now everything is ready for receiving packet */
1017 queue->rx_skbuff[entry] = NULL;
1018 len = ctrl & bp->rx_frm_len_mask;
1020 netdev_vdbg(bp->dev, "gem_rx %u (len %u)\n", entry, len);
1023 dma_unmap_single(&bp->pdev->dev, addr,
1024 bp->rx_buffer_size, DMA_FROM_DEVICE);
1026 skb->protocol = eth_type_trans(skb, bp->dev);
1027 skb_checksum_none_assert(skb);
1028 if (bp->dev->features & NETIF_F_RXCSUM &&
1029 !(bp->dev->flags & IFF_PROMISC) &&
1030 GEM_BFEXT(RX_CSUM, ctrl) & GEM_RX_CSUM_CHECKED_MASK)
1031 skb->ip_summed = CHECKSUM_UNNECESSARY;
1033 bp->dev->stats.rx_packets++;
1034 queue->stats.rx_packets++;
1035 bp->dev->stats.rx_bytes += skb->len;
1036 queue->stats.rx_bytes += skb->len;
1038 gem_ptp_do_rxstamp(bp, skb, desc);
1040 #if defined(DEBUG) && defined(VERBOSE_DEBUG)
1041 netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
1042 skb->len, skb->csum);
1043 print_hex_dump(KERN_DEBUG, " mac: ", DUMP_PREFIX_ADDRESS, 16, 1,
1044 skb_mac_header(skb), 16, true);
1045 print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_ADDRESS, 16, 1,
1046 skb->data, 32, true);
1049 netif_receive_skb(skb);
1052 gem_rx_refill(queue);
1057 static int macb_rx_frame(struct macb_queue *queue, unsigned int first_frag,
1058 unsigned int last_frag)
1062 unsigned int offset;
1063 struct sk_buff *skb;
1064 struct macb_dma_desc *desc;
1065 struct macb *bp = queue->bp;
1067 desc = macb_rx_desc(queue, last_frag);
1068 len = desc->ctrl & bp->rx_frm_len_mask;
1070 netdev_vdbg(bp->dev, "macb_rx_frame frags %u - %u (len %u)\n",
1071 macb_rx_ring_wrap(bp, first_frag),
1072 macb_rx_ring_wrap(bp, last_frag), len);
1074 /* The ethernet header starts NET_IP_ALIGN bytes into the
1075 * first buffer. Since the header is 14 bytes, this makes the
1076 * payload word-aligned.
1078 * Instead of calling skb_reserve(NET_IP_ALIGN), we just copy
1079 * the two padding bytes into the skb so that we avoid hitting
1080 * the slowpath in memcpy(), and pull them off afterwards.
1082 skb = netdev_alloc_skb(bp->dev, len + NET_IP_ALIGN);
1084 bp->dev->stats.rx_dropped++;
1085 for (frag = first_frag; ; frag++) {
1086 desc = macb_rx_desc(queue, frag);
1087 desc->addr &= ~MACB_BIT(RX_USED);
1088 if (frag == last_frag)
1092 /* Make descriptor updates visible to hardware */
1099 len += NET_IP_ALIGN;
1100 skb_checksum_none_assert(skb);
1103 for (frag = first_frag; ; frag++) {
1104 unsigned int frag_len = bp->rx_buffer_size;
1106 if (offset + frag_len > len) {
1107 if (unlikely(frag != last_frag)) {
1108 dev_kfree_skb_any(skb);
1111 frag_len = len - offset;
1113 skb_copy_to_linear_data_offset(skb, offset,
1114 macb_rx_buffer(queue, frag),
1116 offset += bp->rx_buffer_size;
1117 desc = macb_rx_desc(queue, frag);
1118 desc->addr &= ~MACB_BIT(RX_USED);
1120 if (frag == last_frag)
1124 /* Make descriptor updates visible to hardware */
1127 __skb_pull(skb, NET_IP_ALIGN);
1128 skb->protocol = eth_type_trans(skb, bp->dev);
1130 bp->dev->stats.rx_packets++;
1131 bp->dev->stats.rx_bytes += skb->len;
1132 netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
1133 skb->len, skb->csum);
1134 netif_receive_skb(skb);
1139 static inline void macb_init_rx_ring(struct macb_queue *queue)
1141 struct macb *bp = queue->bp;
1143 struct macb_dma_desc *desc = NULL;
1146 addr = queue->rx_buffers_dma;
1147 for (i = 0; i < bp->rx_ring_size; i++) {
1148 desc = macb_rx_desc(queue, i);
1149 macb_set_addr(bp, desc, addr);
1151 addr += bp->rx_buffer_size;
1153 desc->addr |= MACB_BIT(RX_WRAP);
1157 static int macb_rx(struct macb_queue *queue, int budget)
1159 struct macb *bp = queue->bp;
1160 bool reset_rx_queue = false;
1163 int first_frag = -1;
1165 for (tail = queue->rx_tail; budget > 0; tail++) {
1166 struct macb_dma_desc *desc = macb_rx_desc(queue, tail);
1169 /* Make hw descriptor updates visible to CPU */
1174 if (!(desc->addr & MACB_BIT(RX_USED)))
1177 if (ctrl & MACB_BIT(RX_SOF)) {
1178 if (first_frag != -1)
1179 discard_partial_frame(queue, first_frag, tail);
1183 if (ctrl & MACB_BIT(RX_EOF)) {
1186 if (unlikely(first_frag == -1)) {
1187 reset_rx_queue = true;
1191 dropped = macb_rx_frame(queue, first_frag, tail);
1193 if (unlikely(dropped < 0)) {
1194 reset_rx_queue = true;
1204 if (unlikely(reset_rx_queue)) {
1205 unsigned long flags;
1208 netdev_err(bp->dev, "RX queue corruption: reset it\n");
1210 spin_lock_irqsave(&bp->lock, flags);
1212 ctrl = macb_readl(bp, NCR);
1213 macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));
1215 macb_init_rx_ring(queue);
1216 queue_writel(queue, RBQP, queue->rx_ring_dma);
1218 macb_writel(bp, NCR, ctrl | MACB_BIT(RE));
1220 spin_unlock_irqrestore(&bp->lock, flags);
1224 if (first_frag != -1)
1225 queue->rx_tail = first_frag;
1227 queue->rx_tail = tail;
1232 static int macb_poll(struct napi_struct *napi, int budget)
1234 struct macb_queue *queue = container_of(napi, struct macb_queue, napi);
1235 struct macb *bp = queue->bp;
1239 status = macb_readl(bp, RSR);
1240 macb_writel(bp, RSR, status);
1242 netdev_vdbg(bp->dev, "poll: status = %08lx, budget = %d\n",
1243 (unsigned long)status, budget);
1245 work_done = bp->macbgem_ops.mog_rx(queue, budget);
1246 if (work_done < budget) {
1247 napi_complete_done(napi, work_done);
1249 /* Packets received while interrupts were disabled */
1250 status = macb_readl(bp, RSR);
1252 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1253 queue_writel(queue, ISR, MACB_BIT(RCOMP));
1254 napi_reschedule(napi);
1256 queue_writel(queue, IER, MACB_RX_INT_FLAGS);
1260 /* TODO: Handle errors */
1265 static void macb_hresp_error_task(unsigned long data)
1267 struct macb *bp = (struct macb *)data;
1268 struct net_device *dev = bp->dev;
1269 struct macb_queue *queue = bp->queues;
1273 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1274 queue_writel(queue, IDR, MACB_RX_INT_FLAGS |
1278 ctrl = macb_readl(bp, NCR);
1279 ctrl &= ~(MACB_BIT(RE) | MACB_BIT(TE));
1280 macb_writel(bp, NCR, ctrl);
1282 netif_tx_stop_all_queues(dev);
1283 netif_carrier_off(dev);
1285 bp->macbgem_ops.mog_init_rings(bp);
1287 /* Initialize TX and RX buffers */
1288 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1289 queue_writel(queue, RBQP, lower_32_bits(queue->rx_ring_dma));
1290 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
1291 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
1292 queue_writel(queue, RBQPH,
1293 upper_32_bits(queue->rx_ring_dma));
1295 queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
1296 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
1297 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
1298 queue_writel(queue, TBQPH,
1299 upper_32_bits(queue->tx_ring_dma));
1302 /* Enable interrupts */
1303 queue_writel(queue, IER,
1309 ctrl |= MACB_BIT(RE) | MACB_BIT(TE);
1310 macb_writel(bp, NCR, ctrl);
1312 netif_carrier_on(dev);
1313 netif_tx_start_all_queues(dev);
1316 static irqreturn_t macb_interrupt(int irq, void *dev_id)
1318 struct macb_queue *queue = dev_id;
1319 struct macb *bp = queue->bp;
1320 struct net_device *dev = bp->dev;
1323 status = queue_readl(queue, ISR);
1325 if (unlikely(!status))
1328 spin_lock(&bp->lock);
1331 /* close possible race with dev_close */
1332 if (unlikely(!netif_running(dev))) {
1333 queue_writel(queue, IDR, -1);
1334 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1335 queue_writel(queue, ISR, -1);
1339 netdev_vdbg(bp->dev, "queue = %u, isr = 0x%08lx\n",
1340 (unsigned int)(queue - bp->queues),
1341 (unsigned long)status);
1343 if (status & MACB_RX_INT_FLAGS) {
1344 /* There's no point taking any more interrupts
1345 * until we have processed the buffers. The
1346 * scheduling call may fail if the poll routine
1347 * is already scheduled, so disable interrupts
1350 queue_writel(queue, IDR, MACB_RX_INT_FLAGS);
1351 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1352 queue_writel(queue, ISR, MACB_BIT(RCOMP));
1354 if (napi_schedule_prep(&queue->napi)) {
1355 netdev_vdbg(bp->dev, "scheduling RX softirq\n");
1356 __napi_schedule(&queue->napi);
1360 if (unlikely(status & (MACB_TX_ERR_FLAGS))) {
1361 queue_writel(queue, IDR, MACB_TX_INT_FLAGS);
1362 schedule_work(&queue->tx_error_task);
1364 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1365 queue_writel(queue, ISR, MACB_TX_ERR_FLAGS);
1370 if (status & MACB_BIT(TCOMP))
1371 macb_tx_interrupt(queue);
1373 /* Link change detection isn't possible with RMII, so we'll
1374 * add that if/when we get our hands on a full-blown MII PHY.
1377 /* There is a hardware issue under heavy load where DMA can
1378 * stop, this causes endless "used buffer descriptor read"
1379 * interrupts but it can be cleared by re-enabling RX. See
1380 * the at91 manual, section 41.3.1 or the Zynq manual
1381 * section 16.7.4 for details.
1383 if (status & MACB_BIT(RXUBR)) {
1384 ctrl = macb_readl(bp, NCR);
1385 macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));
1387 macb_writel(bp, NCR, ctrl | MACB_BIT(RE));
1389 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1390 queue_writel(queue, ISR, MACB_BIT(RXUBR));
1393 if (status & MACB_BIT(ISR_ROVR)) {
1394 /* We missed at least one packet */
1395 if (macb_is_gem(bp))
1396 bp->hw_stats.gem.rx_overruns++;
1398 bp->hw_stats.macb.rx_overruns++;
1400 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1401 queue_writel(queue, ISR, MACB_BIT(ISR_ROVR));
1404 if (status & MACB_BIT(HRESP)) {
1405 tasklet_schedule(&bp->hresp_err_tasklet);
1406 netdev_err(dev, "DMA bus error: HRESP not OK\n");
1408 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1409 queue_writel(queue, ISR, MACB_BIT(HRESP));
1411 status = queue_readl(queue, ISR);
1414 spin_unlock(&bp->lock);
1419 #ifdef CONFIG_NET_POLL_CONTROLLER
1420 /* Polling receive - used by netconsole and other diagnostic tools
1421 * to allow network i/o with interrupts disabled.
1423 static void macb_poll_controller(struct net_device *dev)
1425 struct macb *bp = netdev_priv(dev);
1426 struct macb_queue *queue;
1427 unsigned long flags;
1430 local_irq_save(flags);
1431 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
1432 macb_interrupt(dev->irq, queue);
1433 local_irq_restore(flags);
1437 static unsigned int macb_tx_map(struct macb *bp,
1438 struct macb_queue *queue,
1439 struct sk_buff *skb,
1440 unsigned int hdrlen)
1443 unsigned int len, entry, i, tx_head = queue->tx_head;
1444 struct macb_tx_skb *tx_skb = NULL;
1445 struct macb_dma_desc *desc;
1446 unsigned int offset, size, count = 0;
1447 unsigned int f, nr_frags = skb_shinfo(skb)->nr_frags;
1448 unsigned int eof = 1, mss_mfs = 0;
1449 u32 ctrl, lso_ctrl = 0, seq_ctrl = 0;
1452 if (skb_shinfo(skb)->gso_size != 0) {
1453 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1455 lso_ctrl = MACB_LSO_UFO_ENABLE;
1458 lso_ctrl = MACB_LSO_TSO_ENABLE;
1461 /* First, map non-paged data */
1462 len = skb_headlen(skb);
1464 /* first buffer length */
1469 entry = macb_tx_ring_wrap(bp, tx_head);
1470 tx_skb = &queue->tx_skb[entry];
1472 mapping = dma_map_single(&bp->pdev->dev,
1474 size, DMA_TO_DEVICE);
1475 if (dma_mapping_error(&bp->pdev->dev, mapping))
1478 /* Save info to properly release resources */
1480 tx_skb->mapping = mapping;
1481 tx_skb->size = size;
1482 tx_skb->mapped_as_page = false;
1489 size = min(len, bp->max_tx_length);
1492 /* Then, map paged data from fragments */
1493 for (f = 0; f < nr_frags; f++) {
1494 const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
1496 len = skb_frag_size(frag);
1499 size = min(len, bp->max_tx_length);
1500 entry = macb_tx_ring_wrap(bp, tx_head);
1501 tx_skb = &queue->tx_skb[entry];
1503 mapping = skb_frag_dma_map(&bp->pdev->dev, frag,
1504 offset, size, DMA_TO_DEVICE);
1505 if (dma_mapping_error(&bp->pdev->dev, mapping))
1508 /* Save info to properly release resources */
1510 tx_skb->mapping = mapping;
1511 tx_skb->size = size;
1512 tx_skb->mapped_as_page = true;
1521 /* Should never happen */
1522 if (unlikely(!tx_skb)) {
1523 netdev_err(bp->dev, "BUG! empty skb!\n");
1527 /* This is the last buffer of the frame: save socket buffer */
1530 /* Update TX ring: update buffer descriptors in reverse order
1531 * to avoid race condition
1534 /* Set 'TX_USED' bit in buffer descriptor at tx_head position
1535 * to set the end of TX queue
1538 entry = macb_tx_ring_wrap(bp, i);
1539 ctrl = MACB_BIT(TX_USED);
1540 desc = macb_tx_desc(queue, entry);
1544 if (lso_ctrl == MACB_LSO_UFO_ENABLE)
1545 /* include header and FCS in value given to h/w */
1546 mss_mfs = skb_shinfo(skb)->gso_size +
1547 skb_transport_offset(skb) +
1550 mss_mfs = skb_shinfo(skb)->gso_size;
1551 /* TCP Sequence Number Source Select
1552 * can be set only for TSO
1560 entry = macb_tx_ring_wrap(bp, i);
1561 tx_skb = &queue->tx_skb[entry];
1562 desc = macb_tx_desc(queue, entry);
1564 ctrl = (u32)tx_skb->size;
1566 ctrl |= MACB_BIT(TX_LAST);
1569 if (unlikely(entry == (bp->tx_ring_size - 1)))
1570 ctrl |= MACB_BIT(TX_WRAP);
1572 /* First descriptor is header descriptor */
1573 if (i == queue->tx_head) {
1574 ctrl |= MACB_BF(TX_LSO, lso_ctrl);
1575 ctrl |= MACB_BF(TX_TCP_SEQ_SRC, seq_ctrl);
1576 if ((bp->dev->features & NETIF_F_HW_CSUM) &&
1577 skb->ip_summed != CHECKSUM_PARTIAL && !lso_ctrl)
1578 ctrl |= MACB_BIT(TX_NOCRC);
1580 /* Only set MSS/MFS on payload descriptors
1581 * (second or later descriptor)
1583 ctrl |= MACB_BF(MSS_MFS, mss_mfs);
1585 /* Set TX buffer descriptor */
1586 macb_set_addr(bp, desc, tx_skb->mapping);
1587 /* desc->addr must be visible to hardware before clearing
1588 * 'TX_USED' bit in desc->ctrl.
1592 } while (i != queue->tx_head);
1594 queue->tx_head = tx_head;
1599 netdev_err(bp->dev, "TX DMA map failed\n");
1601 for (i = queue->tx_head; i != tx_head; i++) {
1602 tx_skb = macb_tx_skb(queue, i);
1604 macb_tx_unmap(bp, tx_skb);
1610 static netdev_features_t macb_features_check(struct sk_buff *skb,
1611 struct net_device *dev,
1612 netdev_features_t features)
1614 unsigned int nr_frags, f;
1615 unsigned int hdrlen;
1617 /* Validate LSO compatibility */
1619 /* there is only one buffer */
1620 if (!skb_is_nonlinear(skb))
1623 /* length of header */
1624 hdrlen = skb_transport_offset(skb);
1625 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
1626 hdrlen += tcp_hdrlen(skb);
1629 * When software supplies two or more payload buffers all payload buffers
1630 * apart from the last must be a multiple of 8 bytes in size.
1632 if (!IS_ALIGNED(skb_headlen(skb) - hdrlen, MACB_TX_LEN_ALIGN))
1633 return features & ~MACB_NETIF_LSO;
1635 nr_frags = skb_shinfo(skb)->nr_frags;
1636 /* No need to check last fragment */
1638 for (f = 0; f < nr_frags; f++) {
1639 const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
1641 if (!IS_ALIGNED(skb_frag_size(frag), MACB_TX_LEN_ALIGN))
1642 return features & ~MACB_NETIF_LSO;
1647 static inline int macb_clear_csum(struct sk_buff *skb)
1649 /* no change for packets without checksum offloading */
1650 if (skb->ip_summed != CHECKSUM_PARTIAL)
1653 /* make sure we can modify the header */
1654 if (unlikely(skb_cow_head(skb, 0)))
1657 /* initialize checksum field
1658 * This is required - at least for Zynq, which otherwise calculates
1659 * wrong UDP header checksums for UDP packets with UDP data len <=2
1661 *(__sum16 *)(skb_checksum_start(skb) + skb->csum_offset) = 0;
1665 static int macb_pad_and_fcs(struct sk_buff **skb, struct net_device *ndev)
1667 bool cloned = skb_cloned(*skb) || skb_header_cloned(*skb);
1668 int padlen = ETH_ZLEN - (*skb)->len;
1669 int headroom = skb_headroom(*skb);
1670 int tailroom = skb_tailroom(*skb);
1671 struct sk_buff *nskb;
1674 if (!(ndev->features & NETIF_F_HW_CSUM) ||
1675 !((*skb)->ip_summed != CHECKSUM_PARTIAL) ||
1676 skb_shinfo(*skb)->gso_size) /* Not available for GSO */
1680 /* FCS could be appeded to tailroom. */
1681 if (tailroom >= ETH_FCS_LEN)
1683 /* FCS could be appeded by moving data to headroom. */
1684 else if (!cloned && headroom + tailroom >= ETH_FCS_LEN)
1686 /* No room for FCS, need to reallocate skb. */
1688 padlen = ETH_FCS_LEN - tailroom;
1690 /* Add room for FCS. */
1691 padlen += ETH_FCS_LEN;
1694 if (!cloned && headroom + tailroom >= padlen) {
1695 (*skb)->data = memmove((*skb)->head, (*skb)->data, (*skb)->len);
1696 skb_set_tail_pointer(*skb, (*skb)->len);
1698 nskb = skb_copy_expand(*skb, 0, padlen, GFP_ATOMIC);
1702 dev_kfree_skb_any(*skb);
1707 if (padlen >= ETH_FCS_LEN)
1708 skb_put_zero(*skb, padlen - ETH_FCS_LEN);
1710 skb_trim(*skb, ETH_FCS_LEN - padlen);
1714 /* set FCS to packet */
1715 fcs = crc32_le(~0, (*skb)->data, (*skb)->len);
1718 skb_put_u8(*skb, fcs & 0xff);
1719 skb_put_u8(*skb, (fcs >> 8) & 0xff);
1720 skb_put_u8(*skb, (fcs >> 16) & 0xff);
1721 skb_put_u8(*skb, (fcs >> 24) & 0xff);
1726 static netdev_tx_t macb_start_xmit(struct sk_buff *skb, struct net_device *dev)
1728 u16 queue_index = skb_get_queue_mapping(skb);
1729 struct macb *bp = netdev_priv(dev);
1730 struct macb_queue *queue = &bp->queues[queue_index];
1731 unsigned long flags;
1732 unsigned int desc_cnt, nr_frags, frag_size, f;
1733 unsigned int hdrlen;
1734 bool is_lso, is_udp = 0;
1735 netdev_tx_t ret = NETDEV_TX_OK;
1737 if (macb_clear_csum(skb)) {
1738 dev_kfree_skb_any(skb);
1742 if (macb_pad_and_fcs(&skb, dev)) {
1743 dev_kfree_skb_any(skb);
1747 is_lso = (skb_shinfo(skb)->gso_size != 0);
1750 is_udp = !!(ip_hdr(skb)->protocol == IPPROTO_UDP);
1752 /* length of headers */
1754 /* only queue eth + ip headers separately for UDP */
1755 hdrlen = skb_transport_offset(skb);
1757 hdrlen = skb_transport_offset(skb) + tcp_hdrlen(skb);
1758 if (skb_headlen(skb) < hdrlen) {
1759 netdev_err(bp->dev, "Error - LSO headers fragmented!!!\n");
1760 /* if this is required, would need to copy to single buffer */
1761 return NETDEV_TX_BUSY;
1764 hdrlen = min(skb_headlen(skb), bp->max_tx_length);
1766 #if defined(DEBUG) && defined(VERBOSE_DEBUG)
1767 netdev_vdbg(bp->dev,
1768 "start_xmit: queue %hu len %u head %p data %p tail %p end %p\n",
1769 queue_index, skb->len, skb->head, skb->data,
1770 skb_tail_pointer(skb), skb_end_pointer(skb));
1771 print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_OFFSET, 16, 1,
1772 skb->data, 16, true);
1775 /* Count how many TX buffer descriptors are needed to send this
1776 * socket buffer: skb fragments of jumbo frames may need to be
1777 * split into many buffer descriptors.
1779 if (is_lso && (skb_headlen(skb) > hdrlen))
1780 /* extra header descriptor if also payload in first buffer */
1781 desc_cnt = DIV_ROUND_UP((skb_headlen(skb) - hdrlen), bp->max_tx_length) + 1;
1783 desc_cnt = DIV_ROUND_UP(skb_headlen(skb), bp->max_tx_length);
1784 nr_frags = skb_shinfo(skb)->nr_frags;
1785 for (f = 0; f < nr_frags; f++) {
1786 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[f]);
1787 desc_cnt += DIV_ROUND_UP(frag_size, bp->max_tx_length);
1790 spin_lock_irqsave(&bp->lock, flags);
1792 /* This is a hard error, log it. */
1793 if (CIRC_SPACE(queue->tx_head, queue->tx_tail,
1794 bp->tx_ring_size) < desc_cnt) {
1795 netif_stop_subqueue(dev, queue_index);
1796 spin_unlock_irqrestore(&bp->lock, flags);
1797 netdev_dbg(bp->dev, "tx_head = %u, tx_tail = %u\n",
1798 queue->tx_head, queue->tx_tail);
1799 return NETDEV_TX_BUSY;
1802 /* Map socket buffer for DMA transfer */
1803 if (!macb_tx_map(bp, queue, skb, hdrlen)) {
1804 dev_kfree_skb_any(skb);
1808 /* Make newly initialized descriptor visible to hardware */
1810 skb_tx_timestamp(skb);
1812 macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));
1814 if (CIRC_SPACE(queue->tx_head, queue->tx_tail, bp->tx_ring_size) < 1)
1815 netif_stop_subqueue(dev, queue_index);
1818 spin_unlock_irqrestore(&bp->lock, flags);
1823 static void macb_init_rx_buffer_size(struct macb *bp, size_t size)
1825 if (!macb_is_gem(bp)) {
1826 bp->rx_buffer_size = MACB_RX_BUFFER_SIZE;
1828 bp->rx_buffer_size = size;
1830 if (bp->rx_buffer_size % RX_BUFFER_MULTIPLE) {
1832 "RX buffer must be multiple of %d bytes, expanding\n",
1833 RX_BUFFER_MULTIPLE);
1834 bp->rx_buffer_size =
1835 roundup(bp->rx_buffer_size, RX_BUFFER_MULTIPLE);
1839 netdev_dbg(bp->dev, "mtu [%u] rx_buffer_size [%zu]\n",
1840 bp->dev->mtu, bp->rx_buffer_size);
1843 static void gem_free_rx_buffers(struct macb *bp)
1845 struct sk_buff *skb;
1846 struct macb_dma_desc *desc;
1847 struct macb_queue *queue;
1852 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1853 if (!queue->rx_skbuff)
1856 for (i = 0; i < bp->rx_ring_size; i++) {
1857 skb = queue->rx_skbuff[i];
1862 desc = macb_rx_desc(queue, i);
1863 addr = macb_get_addr(bp, desc);
1865 dma_unmap_single(&bp->pdev->dev, addr, bp->rx_buffer_size,
1867 dev_kfree_skb_any(skb);
1871 kfree(queue->rx_skbuff);
1872 queue->rx_skbuff = NULL;
1876 static void macb_free_rx_buffers(struct macb *bp)
1878 struct macb_queue *queue = &bp->queues[0];
1880 if (queue->rx_buffers) {
1881 dma_free_coherent(&bp->pdev->dev,
1882 bp->rx_ring_size * bp->rx_buffer_size,
1883 queue->rx_buffers, queue->rx_buffers_dma);
1884 queue->rx_buffers = NULL;
1888 static void macb_free_consistent(struct macb *bp)
1890 struct macb_queue *queue;
1894 bp->macbgem_ops.mog_free_rx_buffers(bp);
1896 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1897 kfree(queue->tx_skb);
1898 queue->tx_skb = NULL;
1899 if (queue->tx_ring) {
1900 size = TX_RING_BYTES(bp) + bp->tx_bd_rd_prefetch;
1901 dma_free_coherent(&bp->pdev->dev, size,
1902 queue->tx_ring, queue->tx_ring_dma);
1903 queue->tx_ring = NULL;
1905 if (queue->rx_ring) {
1906 size = RX_RING_BYTES(bp) + bp->rx_bd_rd_prefetch;
1907 dma_free_coherent(&bp->pdev->dev, size,
1908 queue->rx_ring, queue->rx_ring_dma);
1909 queue->rx_ring = NULL;
1914 static int gem_alloc_rx_buffers(struct macb *bp)
1916 struct macb_queue *queue;
1920 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1921 size = bp->rx_ring_size * sizeof(struct sk_buff *);
1922 queue->rx_skbuff = kzalloc(size, GFP_KERNEL);
1923 if (!queue->rx_skbuff)
1927 "Allocated %d RX struct sk_buff entries at %p\n",
1928 bp->rx_ring_size, queue->rx_skbuff);
1933 static int macb_alloc_rx_buffers(struct macb *bp)
1935 struct macb_queue *queue = &bp->queues[0];
1938 size = bp->rx_ring_size * bp->rx_buffer_size;
1939 queue->rx_buffers = dma_alloc_coherent(&bp->pdev->dev, size,
1940 &queue->rx_buffers_dma, GFP_KERNEL);
1941 if (!queue->rx_buffers)
1945 "Allocated RX buffers of %d bytes at %08lx (mapped %p)\n",
1946 size, (unsigned long)queue->rx_buffers_dma, queue->rx_buffers);
1950 static int macb_alloc_consistent(struct macb *bp)
1952 struct macb_queue *queue;
1956 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1957 size = TX_RING_BYTES(bp) + bp->tx_bd_rd_prefetch;
1958 queue->tx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
1959 &queue->tx_ring_dma,
1961 if (!queue->tx_ring)
1964 "Allocated TX ring for queue %u of %d bytes at %08lx (mapped %p)\n",
1965 q, size, (unsigned long)queue->tx_ring_dma,
1968 size = bp->tx_ring_size * sizeof(struct macb_tx_skb);
1969 queue->tx_skb = kmalloc(size, GFP_KERNEL);
1973 size = RX_RING_BYTES(bp) + bp->rx_bd_rd_prefetch;
1974 queue->rx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
1975 &queue->rx_ring_dma, GFP_KERNEL);
1976 if (!queue->rx_ring)
1979 "Allocated RX ring of %d bytes at %08lx (mapped %p)\n",
1980 size, (unsigned long)queue->rx_ring_dma, queue->rx_ring);
1982 if (bp->macbgem_ops.mog_alloc_rx_buffers(bp))
1988 macb_free_consistent(bp);
1992 static void gem_init_rings(struct macb *bp)
1994 struct macb_queue *queue;
1995 struct macb_dma_desc *desc = NULL;
1999 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2000 for (i = 0; i < bp->tx_ring_size; i++) {
2001 desc = macb_tx_desc(queue, i);
2002 macb_set_addr(bp, desc, 0);
2003 desc->ctrl = MACB_BIT(TX_USED);
2005 desc->ctrl |= MACB_BIT(TX_WRAP);
2010 queue->rx_prepared_head = 0;
2012 gem_rx_refill(queue);
2017 static void macb_init_rings(struct macb *bp)
2020 struct macb_dma_desc *desc = NULL;
2022 macb_init_rx_ring(&bp->queues[0]);
2024 for (i = 0; i < bp->tx_ring_size; i++) {
2025 desc = macb_tx_desc(&bp->queues[0], i);
2026 macb_set_addr(bp, desc, 0);
2027 desc->ctrl = MACB_BIT(TX_USED);
2029 bp->queues[0].tx_head = 0;
2030 bp->queues[0].tx_tail = 0;
2031 desc->ctrl |= MACB_BIT(TX_WRAP);
2034 static void macb_reset_hw(struct macb *bp)
2036 struct macb_queue *queue;
2038 u32 ctrl = macb_readl(bp, NCR);
2040 /* Disable RX and TX (XXX: Should we halt the transmission
2043 ctrl &= ~(MACB_BIT(RE) | MACB_BIT(TE));
2045 /* Clear the stats registers (XXX: Update stats first?) */
2046 ctrl |= MACB_BIT(CLRSTAT);
2048 macb_writel(bp, NCR, ctrl);
2050 /* Clear all status flags */
2051 macb_writel(bp, TSR, -1);
2052 macb_writel(bp, RSR, -1);
2054 /* Disable all interrupts */
2055 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2056 queue_writel(queue, IDR, -1);
2057 queue_readl(queue, ISR);
2058 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
2059 queue_writel(queue, ISR, -1);
2063 static u32 gem_mdc_clk_div(struct macb *bp)
2066 unsigned long pclk_hz = clk_get_rate(bp->pclk);
2068 if (pclk_hz <= 20000000)
2069 config = GEM_BF(CLK, GEM_CLK_DIV8);
2070 else if (pclk_hz <= 40000000)
2071 config = GEM_BF(CLK, GEM_CLK_DIV16);
2072 else if (pclk_hz <= 80000000)
2073 config = GEM_BF(CLK, GEM_CLK_DIV32);
2074 else if (pclk_hz <= 120000000)
2075 config = GEM_BF(CLK, GEM_CLK_DIV48);
2076 else if (pclk_hz <= 160000000)
2077 config = GEM_BF(CLK, GEM_CLK_DIV64);
2079 config = GEM_BF(CLK, GEM_CLK_DIV96);
2084 static u32 macb_mdc_clk_div(struct macb *bp)
2087 unsigned long pclk_hz;
2089 if (macb_is_gem(bp))
2090 return gem_mdc_clk_div(bp);
2092 pclk_hz = clk_get_rate(bp->pclk);
2093 if (pclk_hz <= 20000000)
2094 config = MACB_BF(CLK, MACB_CLK_DIV8);
2095 else if (pclk_hz <= 40000000)
2096 config = MACB_BF(CLK, MACB_CLK_DIV16);
2097 else if (pclk_hz <= 80000000)
2098 config = MACB_BF(CLK, MACB_CLK_DIV32);
2100 config = MACB_BF(CLK, MACB_CLK_DIV64);
2105 /* Get the DMA bus width field of the network configuration register that we
2106 * should program. We find the width from decoding the design configuration
2107 * register to find the maximum supported data bus width.
2109 static u32 macb_dbw(struct macb *bp)
2111 if (!macb_is_gem(bp))
2114 switch (GEM_BFEXT(DBWDEF, gem_readl(bp, DCFG1))) {
2116 return GEM_BF(DBW, GEM_DBW128);
2118 return GEM_BF(DBW, GEM_DBW64);
2121 return GEM_BF(DBW, GEM_DBW32);
2125 /* Configure the receive DMA engine
2126 * - use the correct receive buffer size
2127 * - set best burst length for DMA operations
2128 * (if not supported by FIFO, it will fallback to default)
2129 * - set both rx/tx packet buffers to full memory size
2130 * These are configurable parameters for GEM.
2132 static void macb_configure_dma(struct macb *bp)
2134 struct macb_queue *queue;
2139 buffer_size = bp->rx_buffer_size / RX_BUFFER_MULTIPLE;
2140 if (macb_is_gem(bp)) {
2141 dmacfg = gem_readl(bp, DMACFG) & ~GEM_BF(RXBS, -1L);
2142 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2144 queue_writel(queue, RBQS, buffer_size);
2146 dmacfg |= GEM_BF(RXBS, buffer_size);
2148 if (bp->dma_burst_length)
2149 dmacfg = GEM_BFINS(FBLDO, bp->dma_burst_length, dmacfg);
2150 dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L);
2151 dmacfg &= ~GEM_BIT(ENDIA_PKT);
2154 dmacfg &= ~GEM_BIT(ENDIA_DESC);
2156 dmacfg |= GEM_BIT(ENDIA_DESC); /* CPU in big endian */
2158 if (bp->dev->features & NETIF_F_HW_CSUM)
2159 dmacfg |= GEM_BIT(TXCOEN);
2161 dmacfg &= ~GEM_BIT(TXCOEN);
2163 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2164 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
2165 dmacfg |= GEM_BIT(ADDR64);
2167 #ifdef CONFIG_MACB_USE_HWSTAMP
2168 if (bp->hw_dma_cap & HW_DMA_CAP_PTP)
2169 dmacfg |= GEM_BIT(RXEXT) | GEM_BIT(TXEXT);
2171 netdev_dbg(bp->dev, "Cadence configure DMA with 0x%08x\n",
2173 gem_writel(bp, DMACFG, dmacfg);
2177 static void macb_init_hw(struct macb *bp)
2179 struct macb_queue *queue;
2185 macb_set_hwaddr(bp);
2187 config = macb_mdc_clk_div(bp);
2188 if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
2189 config |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
2190 config |= MACB_BF(RBOF, NET_IP_ALIGN); /* Make eth data aligned */
2191 config |= MACB_BIT(PAE); /* PAuse Enable */
2192 config |= MACB_BIT(DRFCS); /* Discard Rx FCS */
2193 if (bp->caps & MACB_CAPS_JUMBO)
2194 config |= MACB_BIT(JFRAME); /* Enable jumbo frames */
2196 config |= MACB_BIT(BIG); /* Receive oversized frames */
2197 if (bp->dev->flags & IFF_PROMISC)
2198 config |= MACB_BIT(CAF); /* Copy All Frames */
2199 else if (macb_is_gem(bp) && bp->dev->features & NETIF_F_RXCSUM)
2200 config |= GEM_BIT(RXCOEN);
2201 if (!(bp->dev->flags & IFF_BROADCAST))
2202 config |= MACB_BIT(NBC); /* No BroadCast */
2203 config |= macb_dbw(bp);
2204 macb_writel(bp, NCFGR, config);
2205 if ((bp->caps & MACB_CAPS_JUMBO) && bp->jumbo_max_len)
2206 gem_writel(bp, JML, bp->jumbo_max_len);
2207 bp->speed = SPEED_10;
2208 bp->duplex = DUPLEX_HALF;
2209 bp->rx_frm_len_mask = MACB_RX_FRMLEN_MASK;
2210 if (bp->caps & MACB_CAPS_JUMBO)
2211 bp->rx_frm_len_mask = MACB_RX_JFRMLEN_MASK;
2213 macb_configure_dma(bp);
2215 /* Initialize TX and RX buffers */
2216 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2217 queue_writel(queue, RBQP, lower_32_bits(queue->rx_ring_dma));
2218 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2219 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
2220 queue_writel(queue, RBQPH, upper_32_bits(queue->rx_ring_dma));
2222 queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
2223 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2224 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
2225 queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma));
2228 /* Enable interrupts */
2229 queue_writel(queue, IER,
2235 /* Enable TX and RX */
2236 macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(RE) | MACB_BIT(TE));
2239 /* The hash address register is 64 bits long and takes up two
2240 * locations in the memory map. The least significant bits are stored
2241 * in EMAC_HSL and the most significant bits in EMAC_HSH.
2243 * The unicast hash enable and the multicast hash enable bits in the
2244 * network configuration register enable the reception of hash matched
2245 * frames. The destination address is reduced to a 6 bit index into
2246 * the 64 bit hash register using the following hash function. The
2247 * hash function is an exclusive or of every sixth bit of the
2248 * destination address.
2250 * hi[5] = da[5] ^ da[11] ^ da[17] ^ da[23] ^ da[29] ^ da[35] ^ da[41] ^ da[47]
2251 * hi[4] = da[4] ^ da[10] ^ da[16] ^ da[22] ^ da[28] ^ da[34] ^ da[40] ^ da[46]
2252 * hi[3] = da[3] ^ da[09] ^ da[15] ^ da[21] ^ da[27] ^ da[33] ^ da[39] ^ da[45]
2253 * hi[2] = da[2] ^ da[08] ^ da[14] ^ da[20] ^ da[26] ^ da[32] ^ da[38] ^ da[44]
2254 * hi[1] = da[1] ^ da[07] ^ da[13] ^ da[19] ^ da[25] ^ da[31] ^ da[37] ^ da[43]
2255 * hi[0] = da[0] ^ da[06] ^ da[12] ^ da[18] ^ da[24] ^ da[30] ^ da[36] ^ da[42]
2257 * da[0] represents the least significant bit of the first byte
2258 * received, that is, the multicast/unicast indicator, and da[47]
2259 * represents the most significant bit of the last byte received. If
2260 * the hash index, hi[n], points to a bit that is set in the hash
2261 * register then the frame will be matched according to whether the
2262 * frame is multicast or unicast. A multicast match will be signalled
2263 * if the multicast hash enable bit is set, da[0] is 1 and the hash
2264 * index points to a bit set in the hash register. A unicast match
2265 * will be signalled if the unicast hash enable bit is set, da[0] is 0
2266 * and the hash index points to a bit set in the hash register. To
2267 * receive all multicast frames, the hash register should be set with
2268 * all ones and the multicast hash enable bit should be set in the
2269 * network configuration register.
2272 static inline int hash_bit_value(int bitnr, __u8 *addr)
2274 if (addr[bitnr / 8] & (1 << (bitnr % 8)))
2279 /* Return the hash index value for the specified address. */
2280 static int hash_get_index(__u8 *addr)
2285 for (j = 0; j < 6; j++) {
2286 for (i = 0, bitval = 0; i < 8; i++)
2287 bitval ^= hash_bit_value(i * 6 + j, addr);
2289 hash_index |= (bitval << j);
2295 /* Add multicast addresses to the internal multicast-hash table. */
2296 static void macb_sethashtable(struct net_device *dev)
2298 struct netdev_hw_addr *ha;
2299 unsigned long mc_filter[2];
2301 struct macb *bp = netdev_priv(dev);
2306 netdev_for_each_mc_addr(ha, dev) {
2307 bitnr = hash_get_index(ha->addr);
2308 mc_filter[bitnr >> 5] |= 1 << (bitnr & 31);
2311 macb_or_gem_writel(bp, HRB, mc_filter[0]);
2312 macb_or_gem_writel(bp, HRT, mc_filter[1]);
2315 /* Enable/Disable promiscuous and multicast modes. */
2316 static void macb_set_rx_mode(struct net_device *dev)
2319 struct macb *bp = netdev_priv(dev);
2321 cfg = macb_readl(bp, NCFGR);
2323 if (dev->flags & IFF_PROMISC) {
2324 /* Enable promiscuous mode */
2325 cfg |= MACB_BIT(CAF);
2327 /* Disable RX checksum offload */
2328 if (macb_is_gem(bp))
2329 cfg &= ~GEM_BIT(RXCOEN);
2331 /* Disable promiscuous mode */
2332 cfg &= ~MACB_BIT(CAF);
2334 /* Enable RX checksum offload only if requested */
2335 if (macb_is_gem(bp) && dev->features & NETIF_F_RXCSUM)
2336 cfg |= GEM_BIT(RXCOEN);
2339 if (dev->flags & IFF_ALLMULTI) {
2340 /* Enable all multicast mode */
2341 macb_or_gem_writel(bp, HRB, -1);
2342 macb_or_gem_writel(bp, HRT, -1);
2343 cfg |= MACB_BIT(NCFGR_MTI);
2344 } else if (!netdev_mc_empty(dev)) {
2345 /* Enable specific multicasts */
2346 macb_sethashtable(dev);
2347 cfg |= MACB_BIT(NCFGR_MTI);
2348 } else if (dev->flags & (~IFF_ALLMULTI)) {
2349 /* Disable all multicast mode */
2350 macb_or_gem_writel(bp, HRB, 0);
2351 macb_or_gem_writel(bp, HRT, 0);
2352 cfg &= ~MACB_BIT(NCFGR_MTI);
2355 macb_writel(bp, NCFGR, cfg);
2358 static int macb_open(struct net_device *dev)
2360 struct macb *bp = netdev_priv(dev);
2361 size_t bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + NET_IP_ALIGN;
2362 struct macb_queue *queue;
2366 netdev_dbg(bp->dev, "open\n");
2368 /* carrier starts down */
2369 netif_carrier_off(dev);
2371 /* if the phy is not yet register, retry later*/
2375 /* RX buffers initialization */
2376 macb_init_rx_buffer_size(bp, bufsz);
2378 err = macb_alloc_consistent(bp);
2380 netdev_err(dev, "Unable to allocate DMA memory (error %d)\n",
2385 bp->macbgem_ops.mog_init_rings(bp);
2388 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
2389 napi_enable(&queue->napi);
2391 /* schedule a link state check */
2392 phy_start(dev->phydev);
2394 netif_tx_start_all_queues(dev);
2397 bp->ptp_info->ptp_init(dev);
2402 static int macb_close(struct net_device *dev)
2404 struct macb *bp = netdev_priv(dev);
2405 struct macb_queue *queue;
2406 unsigned long flags;
2409 netif_tx_stop_all_queues(dev);
2411 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
2412 napi_disable(&queue->napi);
2415 phy_stop(dev->phydev);
2417 spin_lock_irqsave(&bp->lock, flags);
2419 netif_carrier_off(dev);
2420 spin_unlock_irqrestore(&bp->lock, flags);
2422 macb_free_consistent(bp);
2425 bp->ptp_info->ptp_remove(dev);
2430 static int macb_change_mtu(struct net_device *dev, int new_mtu)
2432 if (netif_running(dev))
2440 static void gem_update_stats(struct macb *bp)
2442 struct macb_queue *queue;
2443 unsigned int i, q, idx;
2444 unsigned long *stat;
2446 u32 *p = &bp->hw_stats.gem.tx_octets_31_0;
2448 for (i = 0; i < GEM_STATS_LEN; ++i, ++p) {
2449 u32 offset = gem_statistics[i].offset;
2450 u64 val = bp->macb_reg_readl(bp, offset);
2452 bp->ethtool_stats[i] += val;
2455 if (offset == GEM_OCTTXL || offset == GEM_OCTRXL) {
2456 /* Add GEM_OCTTXH, GEM_OCTRXH */
2457 val = bp->macb_reg_readl(bp, offset + 4);
2458 bp->ethtool_stats[i] += ((u64)val) << 32;
2463 idx = GEM_STATS_LEN;
2464 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
2465 for (i = 0, stat = &queue->stats.first; i < QUEUE_STATS_LEN; ++i, ++stat)
2466 bp->ethtool_stats[idx++] = *stat;
2469 static struct net_device_stats *gem_get_stats(struct macb *bp)
2471 struct gem_stats *hwstat = &bp->hw_stats.gem;
2472 struct net_device_stats *nstat = &bp->dev->stats;
2474 gem_update_stats(bp);
2476 nstat->rx_errors = (hwstat->rx_frame_check_sequence_errors +
2477 hwstat->rx_alignment_errors +
2478 hwstat->rx_resource_errors +
2479 hwstat->rx_overruns +
2480 hwstat->rx_oversize_frames +
2481 hwstat->rx_jabbers +
2482 hwstat->rx_undersized_frames +
2483 hwstat->rx_length_field_frame_errors);
2484 nstat->tx_errors = (hwstat->tx_late_collisions +
2485 hwstat->tx_excessive_collisions +
2486 hwstat->tx_underrun +
2487 hwstat->tx_carrier_sense_errors);
2488 nstat->multicast = hwstat->rx_multicast_frames;
2489 nstat->collisions = (hwstat->tx_single_collision_frames +
2490 hwstat->tx_multiple_collision_frames +
2491 hwstat->tx_excessive_collisions);
2492 nstat->rx_length_errors = (hwstat->rx_oversize_frames +
2493 hwstat->rx_jabbers +
2494 hwstat->rx_undersized_frames +
2495 hwstat->rx_length_field_frame_errors);
2496 nstat->rx_over_errors = hwstat->rx_resource_errors;
2497 nstat->rx_crc_errors = hwstat->rx_frame_check_sequence_errors;
2498 nstat->rx_frame_errors = hwstat->rx_alignment_errors;
2499 nstat->rx_fifo_errors = hwstat->rx_overruns;
2500 nstat->tx_aborted_errors = hwstat->tx_excessive_collisions;
2501 nstat->tx_carrier_errors = hwstat->tx_carrier_sense_errors;
2502 nstat->tx_fifo_errors = hwstat->tx_underrun;
2507 static void gem_get_ethtool_stats(struct net_device *dev,
2508 struct ethtool_stats *stats, u64 *data)
2512 bp = netdev_priv(dev);
2513 gem_update_stats(bp);
2514 memcpy(data, &bp->ethtool_stats, sizeof(u64)
2515 * (GEM_STATS_LEN + QUEUE_STATS_LEN * MACB_MAX_QUEUES));
2518 static int gem_get_sset_count(struct net_device *dev, int sset)
2520 struct macb *bp = netdev_priv(dev);
2524 return GEM_STATS_LEN + bp->num_queues * QUEUE_STATS_LEN;
2530 static void gem_get_ethtool_strings(struct net_device *dev, u32 sset, u8 *p)
2532 char stat_string[ETH_GSTRING_LEN];
2533 struct macb *bp = netdev_priv(dev);
2534 struct macb_queue *queue;
2540 for (i = 0; i < GEM_STATS_LEN; i++, p += ETH_GSTRING_LEN)
2541 memcpy(p, gem_statistics[i].stat_string,
2544 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2545 for (i = 0; i < QUEUE_STATS_LEN; i++, p += ETH_GSTRING_LEN) {
2546 snprintf(stat_string, ETH_GSTRING_LEN, "q%d_%s",
2547 q, queue_statistics[i].stat_string);
2548 memcpy(p, stat_string, ETH_GSTRING_LEN);
2555 static struct net_device_stats *macb_get_stats(struct net_device *dev)
2557 struct macb *bp = netdev_priv(dev);
2558 struct net_device_stats *nstat = &bp->dev->stats;
2559 struct macb_stats *hwstat = &bp->hw_stats.macb;
2561 if (macb_is_gem(bp))
2562 return gem_get_stats(bp);
2564 /* read stats from hardware */
2565 macb_update_stats(bp);
2567 /* Convert HW stats into netdevice stats */
2568 nstat->rx_errors = (hwstat->rx_fcs_errors +
2569 hwstat->rx_align_errors +
2570 hwstat->rx_resource_errors +
2571 hwstat->rx_overruns +
2572 hwstat->rx_oversize_pkts +
2573 hwstat->rx_jabbers +
2574 hwstat->rx_undersize_pkts +
2575 hwstat->rx_length_mismatch);
2576 nstat->tx_errors = (hwstat->tx_late_cols +
2577 hwstat->tx_excessive_cols +
2578 hwstat->tx_underruns +
2579 hwstat->tx_carrier_errors +
2580 hwstat->sqe_test_errors);
2581 nstat->collisions = (hwstat->tx_single_cols +
2582 hwstat->tx_multiple_cols +
2583 hwstat->tx_excessive_cols);
2584 nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
2585 hwstat->rx_jabbers +
2586 hwstat->rx_undersize_pkts +
2587 hwstat->rx_length_mismatch);
2588 nstat->rx_over_errors = hwstat->rx_resource_errors +
2589 hwstat->rx_overruns;
2590 nstat->rx_crc_errors = hwstat->rx_fcs_errors;
2591 nstat->rx_frame_errors = hwstat->rx_align_errors;
2592 nstat->rx_fifo_errors = hwstat->rx_overruns;
2593 /* XXX: What does "missed" mean? */
2594 nstat->tx_aborted_errors = hwstat->tx_excessive_cols;
2595 nstat->tx_carrier_errors = hwstat->tx_carrier_errors;
2596 nstat->tx_fifo_errors = hwstat->tx_underruns;
2597 /* Don't know about heartbeat or window errors... */
2602 static int macb_get_regs_len(struct net_device *netdev)
2604 return MACB_GREGS_NBR * sizeof(u32);
2607 static void macb_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2610 struct macb *bp = netdev_priv(dev);
2611 unsigned int tail, head;
2614 regs->version = (macb_readl(bp, MID) & ((1 << MACB_REV_SIZE) - 1))
2615 | MACB_GREGS_VERSION;
2617 tail = macb_tx_ring_wrap(bp, bp->queues[0].tx_tail);
2618 head = macb_tx_ring_wrap(bp, bp->queues[0].tx_head);
2620 regs_buff[0] = macb_readl(bp, NCR);
2621 regs_buff[1] = macb_or_gem_readl(bp, NCFGR);
2622 regs_buff[2] = macb_readl(bp, NSR);
2623 regs_buff[3] = macb_readl(bp, TSR);
2624 regs_buff[4] = macb_readl(bp, RBQP);
2625 regs_buff[5] = macb_readl(bp, TBQP);
2626 regs_buff[6] = macb_readl(bp, RSR);
2627 regs_buff[7] = macb_readl(bp, IMR);
2629 regs_buff[8] = tail;
2630 regs_buff[9] = head;
2631 regs_buff[10] = macb_tx_dma(&bp->queues[0], tail);
2632 regs_buff[11] = macb_tx_dma(&bp->queues[0], head);
2634 if (!(bp->caps & MACB_CAPS_USRIO_DISABLED))
2635 regs_buff[12] = macb_or_gem_readl(bp, USRIO);
2636 if (macb_is_gem(bp))
2637 regs_buff[13] = gem_readl(bp, DMACFG);
2640 static void macb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2642 struct macb *bp = netdev_priv(netdev);
2647 if (bp->wol & MACB_WOL_HAS_MAGIC_PACKET) {
2648 wol->supported = WAKE_MAGIC;
2650 if (bp->wol & MACB_WOL_ENABLED)
2651 wol->wolopts |= WAKE_MAGIC;
2655 static int macb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2657 struct macb *bp = netdev_priv(netdev);
2659 if (!(bp->wol & MACB_WOL_HAS_MAGIC_PACKET) ||
2660 (wol->wolopts & ~WAKE_MAGIC))
2663 if (wol->wolopts & WAKE_MAGIC)
2664 bp->wol |= MACB_WOL_ENABLED;
2666 bp->wol &= ~MACB_WOL_ENABLED;
2668 device_set_wakeup_enable(&bp->pdev->dev, bp->wol & MACB_WOL_ENABLED);
2673 static void macb_get_ringparam(struct net_device *netdev,
2674 struct ethtool_ringparam *ring)
2676 struct macb *bp = netdev_priv(netdev);
2678 ring->rx_max_pending = MAX_RX_RING_SIZE;
2679 ring->tx_max_pending = MAX_TX_RING_SIZE;
2681 ring->rx_pending = bp->rx_ring_size;
2682 ring->tx_pending = bp->tx_ring_size;
2685 static int macb_set_ringparam(struct net_device *netdev,
2686 struct ethtool_ringparam *ring)
2688 struct macb *bp = netdev_priv(netdev);
2689 u32 new_rx_size, new_tx_size;
2690 unsigned int reset = 0;
2692 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
2695 new_rx_size = clamp_t(u32, ring->rx_pending,
2696 MIN_RX_RING_SIZE, MAX_RX_RING_SIZE);
2697 new_rx_size = roundup_pow_of_two(new_rx_size);
2699 new_tx_size = clamp_t(u32, ring->tx_pending,
2700 MIN_TX_RING_SIZE, MAX_TX_RING_SIZE);
2701 new_tx_size = roundup_pow_of_two(new_tx_size);
2703 if ((new_tx_size == bp->tx_ring_size) &&
2704 (new_rx_size == bp->rx_ring_size)) {
2709 if (netif_running(bp->dev)) {
2711 macb_close(bp->dev);
2714 bp->rx_ring_size = new_rx_size;
2715 bp->tx_ring_size = new_tx_size;
2723 #ifdef CONFIG_MACB_USE_HWSTAMP
2724 static unsigned int gem_get_tsu_rate(struct macb *bp)
2726 struct clk *tsu_clk;
2727 unsigned int tsu_rate;
2729 tsu_clk = devm_clk_get(&bp->pdev->dev, "tsu_clk");
2730 if (!IS_ERR(tsu_clk))
2731 tsu_rate = clk_get_rate(tsu_clk);
2732 /* try pclk instead */
2733 else if (!IS_ERR(bp->pclk)) {
2735 tsu_rate = clk_get_rate(tsu_clk);
2741 static s32 gem_get_ptp_max_adj(void)
2746 static int gem_get_ts_info(struct net_device *dev,
2747 struct ethtool_ts_info *info)
2749 struct macb *bp = netdev_priv(dev);
2751 if ((bp->hw_dma_cap & HW_DMA_CAP_PTP) == 0) {
2752 ethtool_op_get_ts_info(dev, info);
2756 info->so_timestamping =
2757 SOF_TIMESTAMPING_TX_SOFTWARE |
2758 SOF_TIMESTAMPING_RX_SOFTWARE |
2759 SOF_TIMESTAMPING_SOFTWARE |
2760 SOF_TIMESTAMPING_TX_HARDWARE |
2761 SOF_TIMESTAMPING_RX_HARDWARE |
2762 SOF_TIMESTAMPING_RAW_HARDWARE;
2764 (1 << HWTSTAMP_TX_ONESTEP_SYNC) |
2765 (1 << HWTSTAMP_TX_OFF) |
2766 (1 << HWTSTAMP_TX_ON);
2768 (1 << HWTSTAMP_FILTER_NONE) |
2769 (1 << HWTSTAMP_FILTER_ALL);
2771 info->phc_index = bp->ptp_clock ? ptp_clock_index(bp->ptp_clock) : -1;
2776 static struct macb_ptp_info gem_ptp_info = {
2777 .ptp_init = gem_ptp_init,
2778 .ptp_remove = gem_ptp_remove,
2779 .get_ptp_max_adj = gem_get_ptp_max_adj,
2780 .get_tsu_rate = gem_get_tsu_rate,
2781 .get_ts_info = gem_get_ts_info,
2782 .get_hwtst = gem_get_hwtst,
2783 .set_hwtst = gem_set_hwtst,
2787 static int macb_get_ts_info(struct net_device *netdev,
2788 struct ethtool_ts_info *info)
2790 struct macb *bp = netdev_priv(netdev);
2793 return bp->ptp_info->get_ts_info(netdev, info);
2795 return ethtool_op_get_ts_info(netdev, info);
2798 static void gem_enable_flow_filters(struct macb *bp, bool enable)
2800 struct ethtool_rx_fs_item *item;
2804 num_t2_scr = GEM_BFEXT(T2SCR, gem_readl(bp, DCFG8));
2806 list_for_each_entry(item, &bp->rx_fs_list.list, list) {
2807 struct ethtool_rx_flow_spec *fs = &item->fs;
2808 struct ethtool_tcpip4_spec *tp4sp_m;
2810 if (fs->location >= num_t2_scr)
2813 t2_scr = gem_readl_n(bp, SCRT2, fs->location);
2815 /* enable/disable screener regs for the flow entry */
2816 t2_scr = GEM_BFINS(ETHTEN, enable, t2_scr);
2818 /* only enable fields with no masking */
2819 tp4sp_m = &(fs->m_u.tcp_ip4_spec);
2821 if (enable && (tp4sp_m->ip4src == 0xFFFFFFFF))
2822 t2_scr = GEM_BFINS(CMPAEN, 1, t2_scr);
2824 t2_scr = GEM_BFINS(CMPAEN, 0, t2_scr);
2826 if (enable && (tp4sp_m->ip4dst == 0xFFFFFFFF))
2827 t2_scr = GEM_BFINS(CMPBEN, 1, t2_scr);
2829 t2_scr = GEM_BFINS(CMPBEN, 0, t2_scr);
2831 if (enable && ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)))
2832 t2_scr = GEM_BFINS(CMPCEN, 1, t2_scr);
2834 t2_scr = GEM_BFINS(CMPCEN, 0, t2_scr);
2836 gem_writel_n(bp, SCRT2, fs->location, t2_scr);
2840 static void gem_prog_cmp_regs(struct macb *bp, struct ethtool_rx_flow_spec *fs)
2842 struct ethtool_tcpip4_spec *tp4sp_v, *tp4sp_m;
2843 uint16_t index = fs->location;
2849 tp4sp_v = &(fs->h_u.tcp_ip4_spec);
2850 tp4sp_m = &(fs->m_u.tcp_ip4_spec);
2852 /* ignore field if any masking set */
2853 if (tp4sp_m->ip4src == 0xFFFFFFFF) {
2854 /* 1st compare reg - IP source address */
2857 w0 = tp4sp_v->ip4src;
2858 w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
2859 w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1);
2860 w1 = GEM_BFINS(T2OFST, ETYPE_SRCIP_OFFSET, w1);
2861 gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w0);
2862 gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w1);
2866 /* ignore field if any masking set */
2867 if (tp4sp_m->ip4dst == 0xFFFFFFFF) {
2868 /* 2nd compare reg - IP destination address */
2871 w0 = tp4sp_v->ip4dst;
2872 w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
2873 w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1);
2874 w1 = GEM_BFINS(T2OFST, ETYPE_DSTIP_OFFSET, w1);
2875 gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4DST_CMP(index)), w0);
2876 gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4DST_CMP(index)), w1);
2880 /* ignore both port fields if masking set in both */
2881 if ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)) {
2882 /* 3rd compare reg - source port, destination port */
2885 w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_IPHDR, w1);
2886 if (tp4sp_m->psrc == tp4sp_m->pdst) {
2887 w0 = GEM_BFINS(T2MASK, tp4sp_v->psrc, w0);
2888 w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0);
2889 w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
2890 w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1);
2892 /* only one port definition */
2893 w1 = GEM_BFINS(T2DISMSK, 0, w1); /* 16-bit compare */
2894 w0 = GEM_BFINS(T2MASK, 0xFFFF, w0);
2895 if (tp4sp_m->psrc == 0xFFFF) { /* src port */
2896 w0 = GEM_BFINS(T2CMP, tp4sp_v->psrc, w0);
2897 w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1);
2898 } else { /* dst port */
2899 w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0);
2900 w1 = GEM_BFINS(T2OFST, IPHDR_DSTPORT_OFFSET, w1);
2903 gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_PORT_CMP(index)), w0);
2904 gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_PORT_CMP(index)), w1);
2909 t2_scr = GEM_BFINS(QUEUE, (fs->ring_cookie) & 0xFF, t2_scr);
2910 t2_scr = GEM_BFINS(ETHT2IDX, SCRT2_ETHT, t2_scr);
2912 t2_scr = GEM_BFINS(CMPA, GEM_IP4SRC_CMP(index), t2_scr);
2914 t2_scr = GEM_BFINS(CMPB, GEM_IP4DST_CMP(index), t2_scr);
2916 t2_scr = GEM_BFINS(CMPC, GEM_PORT_CMP(index), t2_scr);
2917 gem_writel_n(bp, SCRT2, index, t2_scr);
2920 static int gem_add_flow_filter(struct net_device *netdev,
2921 struct ethtool_rxnfc *cmd)
2923 struct macb *bp = netdev_priv(netdev);
2924 struct ethtool_rx_flow_spec *fs = &cmd->fs;
2925 struct ethtool_rx_fs_item *item, *newfs;
2926 unsigned long flags;
2930 newfs = kmalloc(sizeof(*newfs), GFP_KERNEL);
2933 memcpy(&newfs->fs, fs, sizeof(newfs->fs));
2936 "Adding flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n",
2937 fs->flow_type, (int)fs->ring_cookie, fs->location,
2938 htonl(fs->h_u.tcp_ip4_spec.ip4src),
2939 htonl(fs->h_u.tcp_ip4_spec.ip4dst),
2940 htons(fs->h_u.tcp_ip4_spec.psrc), htons(fs->h_u.tcp_ip4_spec.pdst));
2942 spin_lock_irqsave(&bp->rx_fs_lock, flags);
2944 /* find correct place to add in list */
2945 list_for_each_entry(item, &bp->rx_fs_list.list, list) {
2946 if (item->fs.location > newfs->fs.location) {
2947 list_add_tail(&newfs->list, &item->list);
2950 } else if (item->fs.location == fs->location) {
2951 netdev_err(netdev, "Rule not added: location %d not free!\n",
2958 list_add_tail(&newfs->list, &bp->rx_fs_list.list);
2960 gem_prog_cmp_regs(bp, fs);
2961 bp->rx_fs_list.count++;
2962 /* enable filtering if NTUPLE on */
2963 if (netdev->features & NETIF_F_NTUPLE)
2964 gem_enable_flow_filters(bp, 1);
2966 spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
2970 spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
2975 static int gem_del_flow_filter(struct net_device *netdev,
2976 struct ethtool_rxnfc *cmd)
2978 struct macb *bp = netdev_priv(netdev);
2979 struct ethtool_rx_fs_item *item;
2980 struct ethtool_rx_flow_spec *fs;
2981 unsigned long flags;
2983 spin_lock_irqsave(&bp->rx_fs_lock, flags);
2985 list_for_each_entry(item, &bp->rx_fs_list.list, list) {
2986 if (item->fs.location == cmd->fs.location) {
2987 /* disable screener regs for the flow entry */
2990 "Deleting flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n",
2991 fs->flow_type, (int)fs->ring_cookie, fs->location,
2992 htonl(fs->h_u.tcp_ip4_spec.ip4src),
2993 htonl(fs->h_u.tcp_ip4_spec.ip4dst),
2994 htons(fs->h_u.tcp_ip4_spec.psrc),
2995 htons(fs->h_u.tcp_ip4_spec.pdst));
2997 gem_writel_n(bp, SCRT2, fs->location, 0);
2999 list_del(&item->list);
3000 bp->rx_fs_list.count--;
3001 spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
3007 spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
3011 static int gem_get_flow_entry(struct net_device *netdev,
3012 struct ethtool_rxnfc *cmd)
3014 struct macb *bp = netdev_priv(netdev);
3015 struct ethtool_rx_fs_item *item;
3017 list_for_each_entry(item, &bp->rx_fs_list.list, list) {
3018 if (item->fs.location == cmd->fs.location) {
3019 memcpy(&cmd->fs, &item->fs, sizeof(cmd->fs));
3026 static int gem_get_all_flow_entries(struct net_device *netdev,
3027 struct ethtool_rxnfc *cmd, u32 *rule_locs)
3029 struct macb *bp = netdev_priv(netdev);
3030 struct ethtool_rx_fs_item *item;
3033 list_for_each_entry(item, &bp->rx_fs_list.list, list) {
3034 if (cnt == cmd->rule_cnt)
3036 rule_locs[cnt] = item->fs.location;
3039 cmd->data = bp->max_tuples;
3040 cmd->rule_cnt = cnt;
3045 static int gem_get_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd,
3048 struct macb *bp = netdev_priv(netdev);
3052 case ETHTOOL_GRXRINGS:
3053 cmd->data = bp->num_queues;
3055 case ETHTOOL_GRXCLSRLCNT:
3056 cmd->rule_cnt = bp->rx_fs_list.count;
3058 case ETHTOOL_GRXCLSRULE:
3059 ret = gem_get_flow_entry(netdev, cmd);
3061 case ETHTOOL_GRXCLSRLALL:
3062 ret = gem_get_all_flow_entries(netdev, cmd, rule_locs);
3066 "Command parameter %d is not supported\n", cmd->cmd);
3073 static int gem_set_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd)
3075 struct macb *bp = netdev_priv(netdev);
3079 case ETHTOOL_SRXCLSRLINS:
3080 if ((cmd->fs.location >= bp->max_tuples)
3081 || (cmd->fs.ring_cookie >= bp->num_queues)) {
3085 ret = gem_add_flow_filter(netdev, cmd);
3087 case ETHTOOL_SRXCLSRLDEL:
3088 ret = gem_del_flow_filter(netdev, cmd);
3092 "Command parameter %d is not supported\n", cmd->cmd);
3099 static const struct ethtool_ops macb_ethtool_ops = {
3100 .get_regs_len = macb_get_regs_len,
3101 .get_regs = macb_get_regs,
3102 .get_link = ethtool_op_get_link,
3103 .get_ts_info = ethtool_op_get_ts_info,
3104 .get_wol = macb_get_wol,
3105 .set_wol = macb_set_wol,
3106 .get_link_ksettings = phy_ethtool_get_link_ksettings,
3107 .set_link_ksettings = phy_ethtool_set_link_ksettings,
3108 .get_ringparam = macb_get_ringparam,
3109 .set_ringparam = macb_set_ringparam,
3112 static const struct ethtool_ops gem_ethtool_ops = {
3113 .get_regs_len = macb_get_regs_len,
3114 .get_regs = macb_get_regs,
3115 .get_link = ethtool_op_get_link,
3116 .get_ts_info = macb_get_ts_info,
3117 .get_ethtool_stats = gem_get_ethtool_stats,
3118 .get_strings = gem_get_ethtool_strings,
3119 .get_sset_count = gem_get_sset_count,
3120 .get_link_ksettings = phy_ethtool_get_link_ksettings,
3121 .set_link_ksettings = phy_ethtool_set_link_ksettings,
3122 .get_ringparam = macb_get_ringparam,
3123 .set_ringparam = macb_set_ringparam,
3124 .get_rxnfc = gem_get_rxnfc,
3125 .set_rxnfc = gem_set_rxnfc,
3128 static int macb_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3130 struct phy_device *phydev = dev->phydev;
3131 struct macb *bp = netdev_priv(dev);
3133 if (!netif_running(dev))
3140 return phy_mii_ioctl(phydev, rq, cmd);
3144 return bp->ptp_info->set_hwtst(dev, rq, cmd);
3146 return bp->ptp_info->get_hwtst(dev, rq);
3148 return phy_mii_ioctl(phydev, rq, cmd);
3152 static int macb_set_features(struct net_device *netdev,
3153 netdev_features_t features)
3155 struct macb *bp = netdev_priv(netdev);
3156 netdev_features_t changed = features ^ netdev->features;
3158 /* TX checksum offload */
3159 if ((changed & NETIF_F_HW_CSUM) && macb_is_gem(bp)) {
3162 dmacfg = gem_readl(bp, DMACFG);
3163 if (features & NETIF_F_HW_CSUM)
3164 dmacfg |= GEM_BIT(TXCOEN);
3166 dmacfg &= ~GEM_BIT(TXCOEN);
3167 gem_writel(bp, DMACFG, dmacfg);
3170 /* RX checksum offload */
3171 if ((changed & NETIF_F_RXCSUM) && macb_is_gem(bp)) {
3174 netcfg = gem_readl(bp, NCFGR);
3175 if (features & NETIF_F_RXCSUM &&
3176 !(netdev->flags & IFF_PROMISC))
3177 netcfg |= GEM_BIT(RXCOEN);
3179 netcfg &= ~GEM_BIT(RXCOEN);
3180 gem_writel(bp, NCFGR, netcfg);
3183 /* RX Flow Filters */
3184 if ((changed & NETIF_F_NTUPLE) && macb_is_gem(bp)) {
3185 bool turn_on = features & NETIF_F_NTUPLE;
3187 gem_enable_flow_filters(bp, turn_on);
3192 static const struct net_device_ops macb_netdev_ops = {
3193 .ndo_open = macb_open,
3194 .ndo_stop = macb_close,
3195 .ndo_start_xmit = macb_start_xmit,
3196 .ndo_set_rx_mode = macb_set_rx_mode,
3197 .ndo_get_stats = macb_get_stats,
3198 .ndo_do_ioctl = macb_ioctl,
3199 .ndo_validate_addr = eth_validate_addr,
3200 .ndo_change_mtu = macb_change_mtu,
3201 .ndo_set_mac_address = eth_mac_addr,
3202 #ifdef CONFIG_NET_POLL_CONTROLLER
3203 .ndo_poll_controller = macb_poll_controller,
3205 .ndo_set_features = macb_set_features,
3206 .ndo_features_check = macb_features_check,
3209 /* Configure peripheral capabilities according to device tree
3210 * and integration options used
3212 static void macb_configure_caps(struct macb *bp,
3213 const struct macb_config *dt_conf)
3218 bp->caps = dt_conf->caps;
3220 if (hw_is_gem(bp->regs, bp->native_io)) {
3221 bp->caps |= MACB_CAPS_MACB_IS_GEM;
3223 dcfg = gem_readl(bp, DCFG1);
3224 if (GEM_BFEXT(IRQCOR, dcfg) == 0)
3225 bp->caps |= MACB_CAPS_ISR_CLEAR_ON_WRITE;
3226 dcfg = gem_readl(bp, DCFG2);
3227 if ((dcfg & (GEM_BIT(RX_PKT_BUFF) | GEM_BIT(TX_PKT_BUFF))) == 0)
3228 bp->caps |= MACB_CAPS_FIFO_MODE;
3229 #ifdef CONFIG_MACB_USE_HWSTAMP
3230 if (gem_has_ptp(bp)) {
3231 if (!GEM_BFEXT(TSU, gem_readl(bp, DCFG5)))
3232 pr_err("GEM doesn't support hardware ptp.\n");
3234 bp->hw_dma_cap |= HW_DMA_CAP_PTP;
3235 bp->ptp_info = &gem_ptp_info;
3241 dev_dbg(&bp->pdev->dev, "Cadence caps 0x%08x\n", bp->caps);
3244 static void macb_probe_queues(void __iomem *mem,
3246 unsigned int *queue_mask,
3247 unsigned int *num_queues)
3254 /* is it macb or gem ?
3256 * We need to read directly from the hardware here because
3257 * we are early in the probe process and don't have the
3258 * MACB_CAPS_MACB_IS_GEM flag positioned
3260 if (!hw_is_gem(mem, native_io))
3263 /* bit 0 is never set but queue 0 always exists */
3264 *queue_mask = readl_relaxed(mem + GEM_DCFG6) & 0xff;
3268 for (hw_q = 1; hw_q < MACB_MAX_QUEUES; ++hw_q)
3269 if (*queue_mask & (1 << hw_q))
3273 static int macb_clk_init(struct platform_device *pdev, struct clk **pclk,
3274 struct clk **hclk, struct clk **tx_clk,
3275 struct clk **rx_clk)
3277 struct macb_platform_data *pdata;
3280 pdata = dev_get_platdata(&pdev->dev);
3282 *pclk = pdata->pclk;
3283 *hclk = pdata->hclk;
3285 *pclk = devm_clk_get(&pdev->dev, "pclk");
3286 *hclk = devm_clk_get(&pdev->dev, "hclk");
3289 if (IS_ERR(*pclk)) {
3290 err = PTR_ERR(*pclk);
3291 dev_err(&pdev->dev, "failed to get macb_clk (%u)\n", err);
3295 if (IS_ERR(*hclk)) {
3296 err = PTR_ERR(*hclk);
3297 dev_err(&pdev->dev, "failed to get hclk (%u)\n", err);
3301 *tx_clk = devm_clk_get(&pdev->dev, "tx_clk");
3302 if (IS_ERR(*tx_clk))
3305 *rx_clk = devm_clk_get(&pdev->dev, "rx_clk");
3306 if (IS_ERR(*rx_clk))
3309 err = clk_prepare_enable(*pclk);
3311 dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
3315 err = clk_prepare_enable(*hclk);
3317 dev_err(&pdev->dev, "failed to enable hclk (%u)\n", err);
3318 goto err_disable_pclk;
3321 err = clk_prepare_enable(*tx_clk);
3323 dev_err(&pdev->dev, "failed to enable tx_clk (%u)\n", err);
3324 goto err_disable_hclk;
3327 err = clk_prepare_enable(*rx_clk);
3329 dev_err(&pdev->dev, "failed to enable rx_clk (%u)\n", err);
3330 goto err_disable_txclk;
3336 clk_disable_unprepare(*tx_clk);
3339 clk_disable_unprepare(*hclk);
3342 clk_disable_unprepare(*pclk);
3347 static int macb_init(struct platform_device *pdev)
3349 struct net_device *dev = platform_get_drvdata(pdev);
3350 unsigned int hw_q, q;
3351 struct macb *bp = netdev_priv(dev);
3352 struct macb_queue *queue;
3356 bp->tx_ring_size = DEFAULT_TX_RING_SIZE;
3357 bp->rx_ring_size = DEFAULT_RX_RING_SIZE;
3359 /* set the queue register mapping once for all: queue0 has a special
3360 * register mapping but we don't want to test the queue index then
3361 * compute the corresponding register offset at run time.
3363 for (hw_q = 0, q = 0; hw_q < MACB_MAX_QUEUES; ++hw_q) {
3364 if (!(bp->queue_mask & (1 << hw_q)))
3367 queue = &bp->queues[q];
3369 netif_napi_add(dev, &queue->napi, macb_poll, 64);
3371 queue->ISR = GEM_ISR(hw_q - 1);
3372 queue->IER = GEM_IER(hw_q - 1);
3373 queue->IDR = GEM_IDR(hw_q - 1);
3374 queue->IMR = GEM_IMR(hw_q - 1);
3375 queue->TBQP = GEM_TBQP(hw_q - 1);
3376 queue->RBQP = GEM_RBQP(hw_q - 1);
3377 queue->RBQS = GEM_RBQS(hw_q - 1);
3378 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3379 if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
3380 queue->TBQPH = GEM_TBQPH(hw_q - 1);
3381 queue->RBQPH = GEM_RBQPH(hw_q - 1);
3385 /* queue0 uses legacy registers */
3386 queue->ISR = MACB_ISR;
3387 queue->IER = MACB_IER;
3388 queue->IDR = MACB_IDR;
3389 queue->IMR = MACB_IMR;
3390 queue->TBQP = MACB_TBQP;
3391 queue->RBQP = MACB_RBQP;
3392 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3393 if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
3394 queue->TBQPH = MACB_TBQPH;
3395 queue->RBQPH = MACB_RBQPH;
3400 /* get irq: here we use the linux queue index, not the hardware
3401 * queue index. the queue irq definitions in the device tree
3402 * must remove the optional gaps that could exist in the
3403 * hardware queue mask.
3405 queue->irq = platform_get_irq(pdev, q);
3406 err = devm_request_irq(&pdev->dev, queue->irq, macb_interrupt,
3407 IRQF_SHARED, dev->name, queue);
3410 "Unable to request IRQ %d (error %d)\n",
3415 INIT_WORK(&queue->tx_error_task, macb_tx_error_task);
3419 dev->netdev_ops = &macb_netdev_ops;
3421 /* setup appropriated routines according to adapter type */
3422 if (macb_is_gem(bp)) {
3423 bp->max_tx_length = GEM_MAX_TX_LEN;
3424 bp->macbgem_ops.mog_alloc_rx_buffers = gem_alloc_rx_buffers;
3425 bp->macbgem_ops.mog_free_rx_buffers = gem_free_rx_buffers;
3426 bp->macbgem_ops.mog_init_rings = gem_init_rings;
3427 bp->macbgem_ops.mog_rx = gem_rx;
3428 dev->ethtool_ops = &gem_ethtool_ops;
3430 bp->max_tx_length = MACB_MAX_TX_LEN;
3431 bp->macbgem_ops.mog_alloc_rx_buffers = macb_alloc_rx_buffers;
3432 bp->macbgem_ops.mog_free_rx_buffers = macb_free_rx_buffers;
3433 bp->macbgem_ops.mog_init_rings = macb_init_rings;
3434 bp->macbgem_ops.mog_rx = macb_rx;
3435 dev->ethtool_ops = &macb_ethtool_ops;
3439 dev->hw_features = NETIF_F_SG;
3441 /* Check LSO capability */
3442 if (GEM_BFEXT(PBUF_LSO, gem_readl(bp, DCFG6)))
3443 dev->hw_features |= MACB_NETIF_LSO;
3445 /* Checksum offload is only available on gem with packet buffer */
3446 if (macb_is_gem(bp) && !(bp->caps & MACB_CAPS_FIFO_MODE))
3447 dev->hw_features |= NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
3448 if (bp->caps & MACB_CAPS_SG_DISABLED)
3449 dev->hw_features &= ~NETIF_F_SG;
3450 dev->features = dev->hw_features;
3452 /* Check RX Flow Filters support.
3453 * Max Rx flows set by availability of screeners & compare regs:
3454 * each 4-tuple define requires 1 T2 screener reg + 3 compare regs
3456 reg = gem_readl(bp, DCFG8);
3457 bp->max_tuples = min((GEM_BFEXT(SCR2CMP, reg) / 3),
3458 GEM_BFEXT(T2SCR, reg));
3459 if (bp->max_tuples > 0) {
3460 /* also needs one ethtype match to check IPv4 */
3461 if (GEM_BFEXT(SCR2ETH, reg) > 0) {
3462 /* program this reg now */
3464 reg = GEM_BFINS(ETHTCMP, (uint16_t)ETH_P_IP, reg);
3465 gem_writel_n(bp, ETHT, SCRT2_ETHT, reg);
3466 /* Filtering is supported in hw but don't enable it in kernel now */
3467 dev->hw_features |= NETIF_F_NTUPLE;
3468 /* init Rx flow definitions */
3469 INIT_LIST_HEAD(&bp->rx_fs_list.list);
3470 bp->rx_fs_list.count = 0;
3471 spin_lock_init(&bp->rx_fs_lock);
3476 if (!(bp->caps & MACB_CAPS_USRIO_DISABLED)) {
3478 if (bp->phy_interface == PHY_INTERFACE_MODE_RGMII)
3479 val = GEM_BIT(RGMII);
3480 else if (bp->phy_interface == PHY_INTERFACE_MODE_RMII &&
3481 (bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
3482 val = MACB_BIT(RMII);
3483 else if (!(bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
3484 val = MACB_BIT(MII);
3486 if (bp->caps & MACB_CAPS_USRIO_HAS_CLKEN)
3487 val |= MACB_BIT(CLKEN);
3489 macb_or_gem_writel(bp, USRIO, val);
3492 /* Set MII management clock divider */
3493 val = macb_mdc_clk_div(bp);
3494 val |= macb_dbw(bp);
3495 if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
3496 val |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
3497 macb_writel(bp, NCFGR, val);
3502 #if defined(CONFIG_OF)
3503 /* 1518 rounded up */
3504 #define AT91ETHER_MAX_RBUFF_SZ 0x600
3505 /* max number of receive buffers */
3506 #define AT91ETHER_MAX_RX_DESCR 9
3508 /* Initialize and start the Receiver and Transmit subsystems */
3509 static int at91ether_start(struct net_device *dev)
3511 struct macb *lp = netdev_priv(dev);
3512 struct macb_queue *q = &lp->queues[0];
3513 struct macb_dma_desc *desc;
3518 q->rx_ring = dma_alloc_coherent(&lp->pdev->dev,
3519 (AT91ETHER_MAX_RX_DESCR *
3520 macb_dma_desc_get_size(lp)),
3521 &q->rx_ring_dma, GFP_KERNEL);
3525 q->rx_buffers = dma_alloc_coherent(&lp->pdev->dev,
3526 AT91ETHER_MAX_RX_DESCR *
3527 AT91ETHER_MAX_RBUFF_SZ,
3528 &q->rx_buffers_dma, GFP_KERNEL);
3529 if (!q->rx_buffers) {
3530 dma_free_coherent(&lp->pdev->dev,
3531 AT91ETHER_MAX_RX_DESCR *
3532 macb_dma_desc_get_size(lp),
3533 q->rx_ring, q->rx_ring_dma);
3538 addr = q->rx_buffers_dma;
3539 for (i = 0; i < AT91ETHER_MAX_RX_DESCR; i++) {
3540 desc = macb_rx_desc(q, i);
3541 macb_set_addr(lp, desc, addr);
3543 addr += AT91ETHER_MAX_RBUFF_SZ;
3546 /* Set the Wrap bit on the last descriptor */
3547 desc->addr |= MACB_BIT(RX_WRAP);
3549 /* Reset buffer index */
3552 /* Program address of descriptor list in Rx Buffer Queue register */
3553 macb_writel(lp, RBQP, q->rx_ring_dma);
3555 /* Enable Receive and Transmit */
3556 ctl = macb_readl(lp, NCR);
3557 macb_writel(lp, NCR, ctl | MACB_BIT(RE) | MACB_BIT(TE));
3562 /* Open the ethernet interface */
3563 static int at91ether_open(struct net_device *dev)
3565 struct macb *lp = netdev_priv(dev);
3569 /* Clear internal statistics */
3570 ctl = macb_readl(lp, NCR);
3571 macb_writel(lp, NCR, ctl | MACB_BIT(CLRSTAT));
3573 macb_set_hwaddr(lp);
3575 ret = at91ether_start(dev);
3579 /* Enable MAC interrupts */
3580 macb_writel(lp, IER, MACB_BIT(RCOMP) |
3582 MACB_BIT(ISR_TUND) |
3585 MACB_BIT(ISR_ROVR) |
3588 /* schedule a link state check */
3589 phy_start(dev->phydev);
3591 netif_start_queue(dev);
3596 /* Close the interface */
3597 static int at91ether_close(struct net_device *dev)
3599 struct macb *lp = netdev_priv(dev);
3600 struct macb_queue *q = &lp->queues[0];
3603 /* Disable Receiver and Transmitter */
3604 ctl = macb_readl(lp, NCR);
3605 macb_writel(lp, NCR, ctl & ~(MACB_BIT(TE) | MACB_BIT(RE)));
3607 /* Disable MAC interrupts */
3608 macb_writel(lp, IDR, MACB_BIT(RCOMP) |
3610 MACB_BIT(ISR_TUND) |
3613 MACB_BIT(ISR_ROVR) |
3616 netif_stop_queue(dev);
3618 dma_free_coherent(&lp->pdev->dev,
3619 AT91ETHER_MAX_RX_DESCR *
3620 macb_dma_desc_get_size(lp),
3621 q->rx_ring, q->rx_ring_dma);
3624 dma_free_coherent(&lp->pdev->dev,
3625 AT91ETHER_MAX_RX_DESCR * AT91ETHER_MAX_RBUFF_SZ,
3626 q->rx_buffers, q->rx_buffers_dma);
3627 q->rx_buffers = NULL;
3632 /* Transmit packet */
3633 static netdev_tx_t at91ether_start_xmit(struct sk_buff *skb,
3634 struct net_device *dev)
3636 struct macb *lp = netdev_priv(dev);
3638 if (macb_readl(lp, TSR) & MACB_BIT(RM9200_BNQ)) {
3639 netif_stop_queue(dev);
3641 /* Store packet information (to free when Tx completed) */
3643 lp->skb_length = skb->len;
3644 lp->skb_physaddr = dma_map_single(NULL, skb->data, skb->len,
3646 if (dma_mapping_error(NULL, lp->skb_physaddr)) {
3647 dev_kfree_skb_any(skb);
3648 dev->stats.tx_dropped++;
3649 netdev_err(dev, "%s: DMA mapping error\n", __func__);
3650 return NETDEV_TX_OK;
3653 /* Set address of the data in the Transmit Address register */
3654 macb_writel(lp, TAR, lp->skb_physaddr);
3655 /* Set length of the packet in the Transmit Control register */
3656 macb_writel(lp, TCR, skb->len);
3659 netdev_err(dev, "%s called, but device is busy!\n", __func__);
3660 return NETDEV_TX_BUSY;
3663 return NETDEV_TX_OK;
3666 /* Extract received frame from buffer descriptors and sent to upper layers.
3667 * (Called from interrupt context)
3669 static void at91ether_rx(struct net_device *dev)
3671 struct macb *lp = netdev_priv(dev);
3672 struct macb_queue *q = &lp->queues[0];
3673 struct macb_dma_desc *desc;
3674 unsigned char *p_recv;
3675 struct sk_buff *skb;
3676 unsigned int pktlen;
3678 desc = macb_rx_desc(q, q->rx_tail);
3679 while (desc->addr & MACB_BIT(RX_USED)) {
3680 p_recv = q->rx_buffers + q->rx_tail * AT91ETHER_MAX_RBUFF_SZ;
3681 pktlen = MACB_BF(RX_FRMLEN, desc->ctrl);
3682 skb = netdev_alloc_skb(dev, pktlen + 2);
3684 skb_reserve(skb, 2);
3685 skb_put_data(skb, p_recv, pktlen);
3687 skb->protocol = eth_type_trans(skb, dev);
3688 dev->stats.rx_packets++;
3689 dev->stats.rx_bytes += pktlen;
3692 dev->stats.rx_dropped++;
3695 if (desc->ctrl & MACB_BIT(RX_MHASH_MATCH))
3696 dev->stats.multicast++;
3698 /* reset ownership bit */
3699 desc->addr &= ~MACB_BIT(RX_USED);
3701 /* wrap after last buffer */
3702 if (q->rx_tail == AT91ETHER_MAX_RX_DESCR - 1)
3707 desc = macb_rx_desc(q, q->rx_tail);
3711 /* MAC interrupt handler */
3712 static irqreturn_t at91ether_interrupt(int irq, void *dev_id)
3714 struct net_device *dev = dev_id;
3715 struct macb *lp = netdev_priv(dev);
3718 /* MAC Interrupt Status register indicates what interrupts are pending.
3719 * It is automatically cleared once read.
3721 intstatus = macb_readl(lp, ISR);
3723 /* Receive complete */
3724 if (intstatus & MACB_BIT(RCOMP))
3727 /* Transmit complete */
3728 if (intstatus & MACB_BIT(TCOMP)) {
3729 /* The TCOM bit is set even if the transmission failed */
3730 if (intstatus & (MACB_BIT(ISR_TUND) | MACB_BIT(ISR_RLE)))
3731 dev->stats.tx_errors++;
3734 dev_kfree_skb_irq(lp->skb);
3736 dma_unmap_single(NULL, lp->skb_physaddr,
3737 lp->skb_length, DMA_TO_DEVICE);
3738 dev->stats.tx_packets++;
3739 dev->stats.tx_bytes += lp->skb_length;
3741 netif_wake_queue(dev);
3744 /* Work-around for EMAC Errata section 41.3.1 */
3745 if (intstatus & MACB_BIT(RXUBR)) {
3746 ctl = macb_readl(lp, NCR);
3747 macb_writel(lp, NCR, ctl & ~MACB_BIT(RE));
3749 macb_writel(lp, NCR, ctl | MACB_BIT(RE));
3752 if (intstatus & MACB_BIT(ISR_ROVR))
3753 netdev_err(dev, "ROVR error\n");
3758 #ifdef CONFIG_NET_POLL_CONTROLLER
3759 static void at91ether_poll_controller(struct net_device *dev)
3761 unsigned long flags;
3763 local_irq_save(flags);
3764 at91ether_interrupt(dev->irq, dev);
3765 local_irq_restore(flags);
3769 static const struct net_device_ops at91ether_netdev_ops = {
3770 .ndo_open = at91ether_open,
3771 .ndo_stop = at91ether_close,
3772 .ndo_start_xmit = at91ether_start_xmit,
3773 .ndo_get_stats = macb_get_stats,
3774 .ndo_set_rx_mode = macb_set_rx_mode,
3775 .ndo_set_mac_address = eth_mac_addr,
3776 .ndo_do_ioctl = macb_ioctl,
3777 .ndo_validate_addr = eth_validate_addr,
3778 #ifdef CONFIG_NET_POLL_CONTROLLER
3779 .ndo_poll_controller = at91ether_poll_controller,
3783 static int at91ether_clk_init(struct platform_device *pdev, struct clk **pclk,
3784 struct clk **hclk, struct clk **tx_clk,
3785 struct clk **rx_clk)
3793 *pclk = devm_clk_get(&pdev->dev, "ether_clk");
3795 return PTR_ERR(*pclk);
3797 err = clk_prepare_enable(*pclk);
3799 dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
3806 static int at91ether_init(struct platform_device *pdev)
3808 struct net_device *dev = platform_get_drvdata(pdev);
3809 struct macb *bp = netdev_priv(dev);
3813 bp->queues[0].bp = bp;
3815 dev->netdev_ops = &at91ether_netdev_ops;
3816 dev->ethtool_ops = &macb_ethtool_ops;
3818 err = devm_request_irq(&pdev->dev, dev->irq, at91ether_interrupt,
3823 macb_writel(bp, NCR, 0);
3825 reg = MACB_BF(CLK, MACB_CLK_DIV32) | MACB_BIT(BIG);
3826 if (bp->phy_interface == PHY_INTERFACE_MODE_RMII)
3827 reg |= MACB_BIT(RM9200_RMII);
3829 macb_writel(bp, NCFGR, reg);
3834 static const struct macb_config at91sam9260_config = {
3835 .caps = MACB_CAPS_USRIO_HAS_CLKEN | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
3836 .clk_init = macb_clk_init,
3840 static const struct macb_config pc302gem_config = {
3841 .caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE,
3842 .dma_burst_length = 16,
3843 .clk_init = macb_clk_init,
3847 static const struct macb_config sama5d2_config = {
3848 .caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
3849 .dma_burst_length = 16,
3850 .clk_init = macb_clk_init,
3854 static const struct macb_config sama5d3_config = {
3855 .caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE
3856 | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII | MACB_CAPS_JUMBO,
3857 .dma_burst_length = 16,
3858 .clk_init = macb_clk_init,
3860 .jumbo_max_len = 10240,
3863 static const struct macb_config sama5d4_config = {
3864 .caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
3865 .dma_burst_length = 4,
3866 .clk_init = macb_clk_init,
3870 static const struct macb_config emac_config = {
3871 .clk_init = at91ether_clk_init,
3872 .init = at91ether_init,
3875 static const struct macb_config np4_config = {
3876 .caps = MACB_CAPS_USRIO_DISABLED,
3877 .clk_init = macb_clk_init,
3881 static const struct macb_config zynqmp_config = {
3882 .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
3884 MACB_CAPS_GEM_HAS_PTP | MACB_CAPS_BD_RD_PREFETCH,
3885 .dma_burst_length = 16,
3886 .clk_init = macb_clk_init,
3888 .jumbo_max_len = 10240,
3891 static const struct macb_config zynq_config = {
3892 .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE | MACB_CAPS_NO_GIGABIT_HALF,
3893 .dma_burst_length = 16,
3894 .clk_init = macb_clk_init,
3898 static const struct of_device_id macb_dt_ids[] = {
3899 { .compatible = "cdns,at32ap7000-macb" },
3900 { .compatible = "cdns,at91sam9260-macb", .data = &at91sam9260_config },
3901 { .compatible = "cdns,macb" },
3902 { .compatible = "cdns,np4-macb", .data = &np4_config },
3903 { .compatible = "cdns,pc302-gem", .data = &pc302gem_config },
3904 { .compatible = "cdns,gem", .data = &pc302gem_config },
3905 { .compatible = "atmel,sama5d2-gem", .data = &sama5d2_config },
3906 { .compatible = "atmel,sama5d3-gem", .data = &sama5d3_config },
3907 { .compatible = "atmel,sama5d4-gem", .data = &sama5d4_config },
3908 { .compatible = "cdns,at91rm9200-emac", .data = &emac_config },
3909 { .compatible = "cdns,emac", .data = &emac_config },
3910 { .compatible = "cdns,zynqmp-gem", .data = &zynqmp_config},
3911 { .compatible = "cdns,zynq-gem", .data = &zynq_config },
3914 MODULE_DEVICE_TABLE(of, macb_dt_ids);
3915 #endif /* CONFIG_OF */
3917 static const struct macb_config default_gem_config = {
3918 .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
3920 MACB_CAPS_GEM_HAS_PTP,
3921 .dma_burst_length = 16,
3922 .clk_init = macb_clk_init,
3924 .jumbo_max_len = 10240,
3927 static int macb_probe(struct platform_device *pdev)
3929 const struct macb_config *macb_config = &default_gem_config;
3930 int (*clk_init)(struct platform_device *, struct clk **,
3931 struct clk **, struct clk **, struct clk **)
3932 = macb_config->clk_init;
3933 int (*init)(struct platform_device *) = macb_config->init;
3934 struct device_node *np = pdev->dev.of_node;
3935 struct clk *pclk, *hclk = NULL, *tx_clk = NULL, *rx_clk = NULL;
3936 unsigned int queue_mask, num_queues;
3937 struct macb_platform_data *pdata;
3939 struct phy_device *phydev;
3940 struct net_device *dev;
3941 struct resource *regs;
3947 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3948 mem = devm_ioremap_resource(&pdev->dev, regs);
3950 return PTR_ERR(mem);
3953 const struct of_device_id *match;
3955 match = of_match_node(macb_dt_ids, np);
3956 if (match && match->data) {
3957 macb_config = match->data;
3958 clk_init = macb_config->clk_init;
3959 init = macb_config->init;
3963 err = clk_init(pdev, &pclk, &hclk, &tx_clk, &rx_clk);
3967 native_io = hw_is_native_io(mem);
3969 macb_probe_queues(mem, native_io, &queue_mask, &num_queues);
3970 dev = alloc_etherdev_mq(sizeof(*bp), num_queues);
3973 goto err_disable_clocks;
3976 dev->base_addr = regs->start;
3978 SET_NETDEV_DEV(dev, &pdev->dev);
3980 bp = netdev_priv(dev);
3984 bp->native_io = native_io;
3986 bp->macb_reg_readl = hw_readl_native;
3987 bp->macb_reg_writel = hw_writel_native;
3989 bp->macb_reg_readl = hw_readl;
3990 bp->macb_reg_writel = hw_writel;
3992 bp->num_queues = num_queues;
3993 bp->queue_mask = queue_mask;
3995 bp->dma_burst_length = macb_config->dma_burst_length;
3998 bp->tx_clk = tx_clk;
3999 bp->rx_clk = rx_clk;
4001 bp->jumbo_max_len = macb_config->jumbo_max_len;
4004 if (of_get_property(np, "magic-packet", NULL))
4005 bp->wol |= MACB_WOL_HAS_MAGIC_PACKET;
4006 device_init_wakeup(&pdev->dev, bp->wol & MACB_WOL_HAS_MAGIC_PACKET);
4008 spin_lock_init(&bp->lock);
4010 /* setup capabilities */
4011 macb_configure_caps(bp, macb_config);
4013 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
4014 if (GEM_BFEXT(DAW64, gem_readl(bp, DCFG6))) {
4015 dma_set_mask(&pdev->dev, DMA_BIT_MASK(44));
4016 bp->hw_dma_cap |= HW_DMA_CAP_64B;
4019 platform_set_drvdata(pdev, dev);
4021 dev->irq = platform_get_irq(pdev, 0);
4024 goto err_out_free_netdev;
4027 /* MTU range: 68 - 1500 or 10240 */
4028 dev->min_mtu = GEM_MTU_MIN_SIZE;
4029 if (bp->caps & MACB_CAPS_JUMBO)
4030 dev->max_mtu = gem_readl(bp, JML) - ETH_HLEN - ETH_FCS_LEN;
4032 dev->max_mtu = ETH_DATA_LEN;
4034 if (bp->caps & MACB_CAPS_BD_RD_PREFETCH) {
4035 val = GEM_BFEXT(RXBD_RDBUFF, gem_readl(bp, DCFG10));
4037 bp->rx_bd_rd_prefetch = (2 << (val - 1)) *
4038 macb_dma_desc_get_size(bp);
4040 val = GEM_BFEXT(TXBD_RDBUFF, gem_readl(bp, DCFG10));
4042 bp->tx_bd_rd_prefetch = (2 << (val - 1)) *
4043 macb_dma_desc_get_size(bp);
4046 mac = of_get_mac_address(np);
4048 ether_addr_copy(bp->dev->dev_addr, mac);
4050 err = of_get_nvmem_mac_address(np, bp->dev->dev_addr);
4052 if (err == -EPROBE_DEFER)
4053 goto err_out_free_netdev;
4054 macb_get_hwaddr(bp);
4058 err = of_get_phy_mode(np);
4060 pdata = dev_get_platdata(&pdev->dev);
4061 if (pdata && pdata->is_rmii)
4062 bp->phy_interface = PHY_INTERFACE_MODE_RMII;
4064 bp->phy_interface = PHY_INTERFACE_MODE_MII;
4066 bp->phy_interface = err;
4069 /* IP specific init */
4072 goto err_out_free_netdev;
4074 err = macb_mii_init(bp);
4076 goto err_out_free_netdev;
4078 phydev = dev->phydev;
4080 netif_carrier_off(dev);
4082 err = register_netdev(dev);
4084 dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
4085 goto err_out_unregister_mdio;
4088 tasklet_init(&bp->hresp_err_tasklet, macb_hresp_error_task,
4091 phy_attached_info(phydev);
4093 netdev_info(dev, "Cadence %s rev 0x%08x at 0x%08lx irq %d (%pM)\n",
4094 macb_is_gem(bp) ? "GEM" : "MACB", macb_readl(bp, MID),
4095 dev->base_addr, dev->irq, dev->dev_addr);
4099 err_out_unregister_mdio:
4100 phy_disconnect(dev->phydev);
4101 mdiobus_unregister(bp->mii_bus);
4102 of_node_put(bp->phy_node);
4103 if (np && of_phy_is_fixed_link(np))
4104 of_phy_deregister_fixed_link(np);
4105 mdiobus_free(bp->mii_bus);
4107 err_out_free_netdev:
4111 clk_disable_unprepare(tx_clk);
4112 clk_disable_unprepare(hclk);
4113 clk_disable_unprepare(pclk);
4114 clk_disable_unprepare(rx_clk);
4119 static int macb_remove(struct platform_device *pdev)
4121 struct net_device *dev;
4123 struct device_node *np = pdev->dev.of_node;
4125 dev = platform_get_drvdata(pdev);
4128 bp = netdev_priv(dev);
4130 phy_disconnect(dev->phydev);
4131 mdiobus_unregister(bp->mii_bus);
4132 if (np && of_phy_is_fixed_link(np))
4133 of_phy_deregister_fixed_link(np);
4135 mdiobus_free(bp->mii_bus);
4137 unregister_netdev(dev);
4138 clk_disable_unprepare(bp->tx_clk);
4139 clk_disable_unprepare(bp->hclk);
4140 clk_disable_unprepare(bp->pclk);
4141 clk_disable_unprepare(bp->rx_clk);
4142 of_node_put(bp->phy_node);
4149 static int __maybe_unused macb_suspend(struct device *dev)
4151 struct platform_device *pdev = to_platform_device(dev);
4152 struct net_device *netdev = platform_get_drvdata(pdev);
4153 struct macb *bp = netdev_priv(netdev);
4155 netif_carrier_off(netdev);
4156 netif_device_detach(netdev);
4158 if (bp->wol & MACB_WOL_ENABLED) {
4159 macb_writel(bp, IER, MACB_BIT(WOL));
4160 macb_writel(bp, WOL, MACB_BIT(MAG));
4161 enable_irq_wake(bp->queues[0].irq);
4163 clk_disable_unprepare(bp->tx_clk);
4164 clk_disable_unprepare(bp->hclk);
4165 clk_disable_unprepare(bp->pclk);
4166 clk_disable_unprepare(bp->rx_clk);
4172 static int __maybe_unused macb_resume(struct device *dev)
4174 struct platform_device *pdev = to_platform_device(dev);
4175 struct net_device *netdev = platform_get_drvdata(pdev);
4176 struct macb *bp = netdev_priv(netdev);
4178 if (bp->wol & MACB_WOL_ENABLED) {
4179 macb_writel(bp, IDR, MACB_BIT(WOL));
4180 macb_writel(bp, WOL, 0);
4181 disable_irq_wake(bp->queues[0].irq);
4183 clk_prepare_enable(bp->pclk);
4184 clk_prepare_enable(bp->hclk);
4185 clk_prepare_enable(bp->tx_clk);
4186 clk_prepare_enable(bp->rx_clk);
4189 netif_device_attach(netdev);
4194 static SIMPLE_DEV_PM_OPS(macb_pm_ops, macb_suspend, macb_resume);
4196 static struct platform_driver macb_driver = {
4197 .probe = macb_probe,
4198 .remove = macb_remove,
4201 .of_match_table = of_match_ptr(macb_dt_ids),
4206 module_platform_driver(macb_driver);
4208 MODULE_LICENSE("GPL");
4209 MODULE_DESCRIPTION("Cadence MACB/GEM Ethernet driver");
4210 MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
4211 MODULE_ALIAS("platform:macb");