1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /* Driver for Realtek PCI-Express card reader
4 * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
7 * Wei WANG <wei_wang@realsil.com.cn>
10 #include <linux/pci.h>
11 #include <linux/module.h>
12 #include <linux/slab.h>
13 #include <linux/dma-mapping.h>
14 #include <linux/highmem.h>
15 #include <linux/interrupt.h>
16 #include <linux/delay.h>
17 #include <linux/idr.h>
18 #include <linux/platform_device.h>
19 #include <linux/mfd/core.h>
20 #include <linux/rtsx_pci.h>
21 #include <linux/mmc/card.h>
22 #include <asm/unaligned.h>
24 #include <linux/pm_runtime.h>
30 static bool msi_en = true;
31 module_param(msi_en, bool, S_IRUGO | S_IWUSR);
32 MODULE_PARM_DESC(msi_en, "Enable MSI");
34 static DEFINE_IDR(rtsx_pci_idr);
35 static DEFINE_SPINLOCK(rtsx_pci_lock);
37 static struct mfd_cell rtsx_pcr_cells[] = {
39 .name = DRV_NAME_RTSX_PCI_SDMMC,
43 static const struct pci_device_id rtsx_pci_ids[] = {
44 { PCI_DEVICE(0x10EC, 0x5209), PCI_CLASS_OTHERS << 16, 0xFF0000 },
45 { PCI_DEVICE(0x10EC, 0x5229), PCI_CLASS_OTHERS << 16, 0xFF0000 },
46 { PCI_DEVICE(0x10EC, 0x5289), PCI_CLASS_OTHERS << 16, 0xFF0000 },
47 { PCI_DEVICE(0x10EC, 0x5227), PCI_CLASS_OTHERS << 16, 0xFF0000 },
48 { PCI_DEVICE(0x10EC, 0x522A), PCI_CLASS_OTHERS << 16, 0xFF0000 },
49 { PCI_DEVICE(0x10EC, 0x5249), PCI_CLASS_OTHERS << 16, 0xFF0000 },
50 { PCI_DEVICE(0x10EC, 0x5287), PCI_CLASS_OTHERS << 16, 0xFF0000 },
51 { PCI_DEVICE(0x10EC, 0x5286), PCI_CLASS_OTHERS << 16, 0xFF0000 },
52 { PCI_DEVICE(0x10EC, 0x524A), PCI_CLASS_OTHERS << 16, 0xFF0000 },
53 { PCI_DEVICE(0x10EC, 0x525A), PCI_CLASS_OTHERS << 16, 0xFF0000 },
54 { PCI_DEVICE(0x10EC, 0x5260), PCI_CLASS_OTHERS << 16, 0xFF0000 },
55 { PCI_DEVICE(0x10EC, 0x5261), PCI_CLASS_OTHERS << 16, 0xFF0000 },
56 { PCI_DEVICE(0x10EC, 0x5228), PCI_CLASS_OTHERS << 16, 0xFF0000 },
60 MODULE_DEVICE_TABLE(pci, rtsx_pci_ids);
62 static int rtsx_comm_set_ltr_latency(struct rtsx_pcr *pcr, u32 latency)
64 rtsx_pci_write_register(pcr, MSGTXDATA0,
65 MASK_8_BIT_DEF, (u8) (latency & 0xFF));
66 rtsx_pci_write_register(pcr, MSGTXDATA1,
67 MASK_8_BIT_DEF, (u8)((latency >> 8) & 0xFF));
68 rtsx_pci_write_register(pcr, MSGTXDATA2,
69 MASK_8_BIT_DEF, (u8)((latency >> 16) & 0xFF));
70 rtsx_pci_write_register(pcr, MSGTXDATA3,
71 MASK_8_BIT_DEF, (u8)((latency >> 24) & 0xFF));
72 rtsx_pci_write_register(pcr, LTR_CTL, LTR_TX_EN_MASK |
73 LTR_LATENCY_MODE_MASK, LTR_TX_EN_1 | LTR_LATENCY_MODE_SW);
78 int rtsx_set_ltr_latency(struct rtsx_pcr *pcr, u32 latency)
80 return rtsx_comm_set_ltr_latency(pcr, latency);
83 static void rtsx_comm_set_aspm(struct rtsx_pcr *pcr, bool enable)
85 if (pcr->aspm_enabled == enable)
88 if (pcr->aspm_en & 0x02)
89 rtsx_pci_write_register(pcr, ASPM_FORCE_CTL, FORCE_ASPM_CTL0 |
90 FORCE_ASPM_CTL1, enable ? 0 : FORCE_ASPM_CTL0 | FORCE_ASPM_CTL1);
92 rtsx_pci_write_register(pcr, ASPM_FORCE_CTL, FORCE_ASPM_CTL0 |
93 FORCE_ASPM_CTL1, FORCE_ASPM_CTL0 | FORCE_ASPM_CTL1);
95 if (!enable && (pcr->aspm_en & 0x02))
98 pcr->aspm_enabled = enable;
101 static void rtsx_disable_aspm(struct rtsx_pcr *pcr)
103 if (pcr->ops->set_aspm)
104 pcr->ops->set_aspm(pcr, false);
106 rtsx_comm_set_aspm(pcr, false);
109 int rtsx_set_l1off_sub(struct rtsx_pcr *pcr, u8 val)
111 rtsx_pci_write_register(pcr, L1SUB_CONFIG3, 0xFF, val);
116 static void rtsx_set_l1off_sub_cfg_d0(struct rtsx_pcr *pcr, int active)
118 if (pcr->ops->set_l1off_cfg_sub_d0)
119 pcr->ops->set_l1off_cfg_sub_d0(pcr, active);
122 static void rtsx_comm_pm_full_on(struct rtsx_pcr *pcr)
124 struct rtsx_cr_option *option = &pcr->option;
126 rtsx_disable_aspm(pcr);
128 /* Fixes DMA transfer timout issue after disabling ASPM on RTS5260 */
131 if (option->ltr_enabled)
132 rtsx_set_ltr_latency(pcr, option->ltr_active_latency);
134 if (rtsx_check_dev_flag(pcr, LTR_L1SS_PWR_GATE_EN))
135 rtsx_set_l1off_sub_cfg_d0(pcr, 1);
138 static void rtsx_pm_full_on(struct rtsx_pcr *pcr)
140 rtsx_comm_pm_full_on(pcr);
143 void rtsx_pci_start_run(struct rtsx_pcr *pcr)
145 /* If pci device removed, don't queue idle work any more */
150 if (pcr->is_runtime_suspended) {
151 pm_runtime_get(&(pcr->pci->dev));
152 pcr->is_runtime_suspended = false;
155 if (pcr->state != PDEV_STAT_RUN) {
156 pcr->state = PDEV_STAT_RUN;
157 if (pcr->ops->enable_auto_blink)
158 pcr->ops->enable_auto_blink(pcr);
159 rtsx_pm_full_on(pcr);
162 mod_delayed_work(system_wq, &pcr->idle_work, msecs_to_jiffies(200));
164 EXPORT_SYMBOL_GPL(rtsx_pci_start_run);
166 int rtsx_pci_write_register(struct rtsx_pcr *pcr, u16 addr, u8 mask, u8 data)
169 u32 val = HAIMR_WRITE_START;
171 val |= (u32)(addr & 0x3FFF) << 16;
172 val |= (u32)mask << 8;
175 rtsx_pci_writel(pcr, RTSX_HAIMR, val);
177 for (i = 0; i < MAX_RW_REG_CNT; i++) {
178 val = rtsx_pci_readl(pcr, RTSX_HAIMR);
179 if ((val & HAIMR_TRANS_END) == 0) {
188 EXPORT_SYMBOL_GPL(rtsx_pci_write_register);
190 int rtsx_pci_read_register(struct rtsx_pcr *pcr, u16 addr, u8 *data)
192 u32 val = HAIMR_READ_START;
195 val |= (u32)(addr & 0x3FFF) << 16;
196 rtsx_pci_writel(pcr, RTSX_HAIMR, val);
198 for (i = 0; i < MAX_RW_REG_CNT; i++) {
199 val = rtsx_pci_readl(pcr, RTSX_HAIMR);
200 if ((val & HAIMR_TRANS_END) == 0)
204 if (i >= MAX_RW_REG_CNT)
208 *data = (u8)(val & 0xFF);
212 EXPORT_SYMBOL_GPL(rtsx_pci_read_register);
214 int __rtsx_pci_write_phy_register(struct rtsx_pcr *pcr, u8 addr, u16 val)
216 int err, i, finished = 0;
219 rtsx_pci_write_register(pcr, PHYDATA0, 0xFF, (u8)val);
220 rtsx_pci_write_register(pcr, PHYDATA1, 0xFF, (u8)(val >> 8));
221 rtsx_pci_write_register(pcr, PHYADDR, 0xFF, addr);
222 rtsx_pci_write_register(pcr, PHYRWCTL, 0xFF, 0x81);
224 for (i = 0; i < 100000; i++) {
225 err = rtsx_pci_read_register(pcr, PHYRWCTL, &tmp);
241 int rtsx_pci_write_phy_register(struct rtsx_pcr *pcr, u8 addr, u16 val)
243 if (pcr->ops->write_phy)
244 return pcr->ops->write_phy(pcr, addr, val);
246 return __rtsx_pci_write_phy_register(pcr, addr, val);
248 EXPORT_SYMBOL_GPL(rtsx_pci_write_phy_register);
250 int __rtsx_pci_read_phy_register(struct rtsx_pcr *pcr, u8 addr, u16 *val)
252 int err, i, finished = 0;
256 rtsx_pci_write_register(pcr, PHYADDR, 0xFF, addr);
257 rtsx_pci_write_register(pcr, PHYRWCTL, 0xFF, 0x80);
259 for (i = 0; i < 100000; i++) {
260 err = rtsx_pci_read_register(pcr, PHYRWCTL, &tmp);
273 rtsx_pci_read_register(pcr, PHYDATA0, &val1);
274 rtsx_pci_read_register(pcr, PHYDATA1, &val2);
275 data = val1 | (val2 << 8);
283 int rtsx_pci_read_phy_register(struct rtsx_pcr *pcr, u8 addr, u16 *val)
285 if (pcr->ops->read_phy)
286 return pcr->ops->read_phy(pcr, addr, val);
288 return __rtsx_pci_read_phy_register(pcr, addr, val);
290 EXPORT_SYMBOL_GPL(rtsx_pci_read_phy_register);
292 void rtsx_pci_stop_cmd(struct rtsx_pcr *pcr)
294 if (pcr->ops->stop_cmd)
295 return pcr->ops->stop_cmd(pcr);
297 rtsx_pci_writel(pcr, RTSX_HCBCTLR, STOP_CMD);
298 rtsx_pci_writel(pcr, RTSX_HDBCTLR, STOP_DMA);
300 rtsx_pci_write_register(pcr, DMACTL, 0x80, 0x80);
301 rtsx_pci_write_register(pcr, RBCTL, 0x80, 0x80);
303 EXPORT_SYMBOL_GPL(rtsx_pci_stop_cmd);
305 void rtsx_pci_add_cmd(struct rtsx_pcr *pcr,
306 u8 cmd_type, u16 reg_addr, u8 mask, u8 data)
310 u32 *ptr = (u32 *)(pcr->host_cmds_ptr);
312 val |= (u32)(cmd_type & 0x03) << 30;
313 val |= (u32)(reg_addr & 0x3FFF) << 16;
314 val |= (u32)mask << 8;
317 spin_lock_irqsave(&pcr->lock, flags);
319 if (pcr->ci < (HOST_CMDS_BUF_LEN / 4)) {
320 put_unaligned_le32(val, ptr);
324 spin_unlock_irqrestore(&pcr->lock, flags);
326 EXPORT_SYMBOL_GPL(rtsx_pci_add_cmd);
328 void rtsx_pci_send_cmd_no_wait(struct rtsx_pcr *pcr)
332 rtsx_pci_writel(pcr, RTSX_HCBAR, pcr->host_cmds_addr);
334 val |= (u32)(pcr->ci * 4) & 0x00FFFFFF;
335 /* Hardware Auto Response */
337 rtsx_pci_writel(pcr, RTSX_HCBCTLR, val);
339 EXPORT_SYMBOL_GPL(rtsx_pci_send_cmd_no_wait);
341 int rtsx_pci_send_cmd(struct rtsx_pcr *pcr, int timeout)
343 struct completion trans_done;
349 spin_lock_irqsave(&pcr->lock, flags);
351 /* set up data structures for the wakeup system */
352 pcr->done = &trans_done;
353 pcr->trans_result = TRANS_NOT_READY;
354 init_completion(&trans_done);
356 rtsx_pci_writel(pcr, RTSX_HCBAR, pcr->host_cmds_addr);
358 val |= (u32)(pcr->ci * 4) & 0x00FFFFFF;
359 /* Hardware Auto Response */
361 rtsx_pci_writel(pcr, RTSX_HCBCTLR, val);
363 spin_unlock_irqrestore(&pcr->lock, flags);
365 /* Wait for TRANS_OK_INT */
366 timeleft = wait_for_completion_interruptible_timeout(
367 &trans_done, msecs_to_jiffies(timeout));
369 pcr_dbg(pcr, "Timeout (%s %d)\n", __func__, __LINE__);
371 goto finish_send_cmd;
374 spin_lock_irqsave(&pcr->lock, flags);
375 if (pcr->trans_result == TRANS_RESULT_FAIL)
377 else if (pcr->trans_result == TRANS_RESULT_OK)
379 else if (pcr->trans_result == TRANS_NO_DEVICE)
381 spin_unlock_irqrestore(&pcr->lock, flags);
384 spin_lock_irqsave(&pcr->lock, flags);
386 spin_unlock_irqrestore(&pcr->lock, flags);
388 if ((err < 0) && (err != -ENODEV))
389 rtsx_pci_stop_cmd(pcr);
392 complete(pcr->finish_me);
396 EXPORT_SYMBOL_GPL(rtsx_pci_send_cmd);
398 static void rtsx_pci_add_sg_tbl(struct rtsx_pcr *pcr,
399 dma_addr_t addr, unsigned int len, int end)
401 u64 *ptr = (u64 *)(pcr->host_sg_tbl_ptr) + pcr->sgi;
403 u8 option = RTSX_SG_VALID | RTSX_SG_TRANS_DATA;
405 pcr_dbg(pcr, "DMA addr: 0x%x, Len: 0x%x\n", (unsigned int)addr, len);
408 option |= RTSX_SG_END;
410 if ((PCI_PID(pcr) == PID_5261) || (PCI_PID(pcr) == PID_5228)) {
412 val = ((u64)addr << 32) | (((u64)len & 0xFFFF) << 16)
413 | (((u64)len >> 16) << 6) | option;
415 val = ((u64)addr << 32) | ((u64)len << 16) | option;
417 val = ((u64)addr << 32) | ((u64)len << 12) | option;
419 put_unaligned_le64(val, ptr);
423 int rtsx_pci_transfer_data(struct rtsx_pcr *pcr, struct scatterlist *sglist,
424 int num_sg, bool read, int timeout)
428 pcr_dbg(pcr, "--> %s: num_sg = %d\n", __func__, num_sg);
429 count = rtsx_pci_dma_map_sg(pcr, sglist, num_sg, read);
432 pcr_dbg(pcr, "DMA mapping count: %d\n", count);
434 err = rtsx_pci_dma_transfer(pcr, sglist, count, read, timeout);
436 rtsx_pci_dma_unmap_sg(pcr, sglist, num_sg, read);
440 EXPORT_SYMBOL_GPL(rtsx_pci_transfer_data);
442 int rtsx_pci_dma_map_sg(struct rtsx_pcr *pcr, struct scatterlist *sglist,
443 int num_sg, bool read)
445 enum dma_data_direction dir = read ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
450 if ((sglist == NULL) || (num_sg <= 0))
453 return dma_map_sg(&(pcr->pci->dev), sglist, num_sg, dir);
455 EXPORT_SYMBOL_GPL(rtsx_pci_dma_map_sg);
457 void rtsx_pci_dma_unmap_sg(struct rtsx_pcr *pcr, struct scatterlist *sglist,
458 int num_sg, bool read)
460 enum dma_data_direction dir = read ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
462 dma_unmap_sg(&(pcr->pci->dev), sglist, num_sg, dir);
464 EXPORT_SYMBOL_GPL(rtsx_pci_dma_unmap_sg);
466 int rtsx_pci_dma_transfer(struct rtsx_pcr *pcr, struct scatterlist *sglist,
467 int count, bool read, int timeout)
469 struct completion trans_done;
470 struct scatterlist *sg;
477 u8 dir = read ? DEVICE_TO_HOST : HOST_TO_DEVICE;
482 if ((sglist == NULL) || (count < 1))
485 val = ((u32)(dir & 0x01) << 29) | TRIG_DMA | ADMA_MODE;
487 for_each_sg(sglist, sg, count, i) {
488 addr = sg_dma_address(sg);
489 len = sg_dma_len(sg);
490 rtsx_pci_add_sg_tbl(pcr, addr, len, i == count - 1);
493 spin_lock_irqsave(&pcr->lock, flags);
495 pcr->done = &trans_done;
496 pcr->trans_result = TRANS_NOT_READY;
497 init_completion(&trans_done);
498 rtsx_pci_writel(pcr, RTSX_HDBAR, pcr->host_sg_tbl_addr);
499 rtsx_pci_writel(pcr, RTSX_HDBCTLR, val);
501 spin_unlock_irqrestore(&pcr->lock, flags);
503 timeleft = wait_for_completion_interruptible_timeout(
504 &trans_done, msecs_to_jiffies(timeout));
506 pcr_dbg(pcr, "Timeout (%s %d)\n", __func__, __LINE__);
511 spin_lock_irqsave(&pcr->lock, flags);
512 if (pcr->trans_result == TRANS_RESULT_FAIL) {
514 if (pcr->dma_error_count < RTS_MAX_TIMES_FREQ_REDUCTION)
515 pcr->dma_error_count++;
518 else if (pcr->trans_result == TRANS_NO_DEVICE)
520 spin_unlock_irqrestore(&pcr->lock, flags);
523 spin_lock_irqsave(&pcr->lock, flags);
525 spin_unlock_irqrestore(&pcr->lock, flags);
527 if ((err < 0) && (err != -ENODEV))
528 rtsx_pci_stop_cmd(pcr);
531 complete(pcr->finish_me);
535 EXPORT_SYMBOL_GPL(rtsx_pci_dma_transfer);
537 int rtsx_pci_read_ppbuf(struct rtsx_pcr *pcr, u8 *buf, int buf_len)
549 for (i = 0; i < buf_len / 256; i++) {
550 rtsx_pci_init_cmd(pcr);
552 for (j = 0; j < 256; j++)
553 rtsx_pci_add_cmd(pcr, READ_REG_CMD, reg++, 0, 0);
555 err = rtsx_pci_send_cmd(pcr, 250);
559 memcpy(ptr, rtsx_pci_get_cmd_data(pcr), 256);
564 rtsx_pci_init_cmd(pcr);
566 for (j = 0; j < buf_len % 256; j++)
567 rtsx_pci_add_cmd(pcr, READ_REG_CMD, reg++, 0, 0);
569 err = rtsx_pci_send_cmd(pcr, 250);
574 memcpy(ptr, rtsx_pci_get_cmd_data(pcr), buf_len % 256);
578 EXPORT_SYMBOL_GPL(rtsx_pci_read_ppbuf);
580 int rtsx_pci_write_ppbuf(struct rtsx_pcr *pcr, u8 *buf, int buf_len)
592 for (i = 0; i < buf_len / 256; i++) {
593 rtsx_pci_init_cmd(pcr);
595 for (j = 0; j < 256; j++) {
596 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
601 err = rtsx_pci_send_cmd(pcr, 250);
607 rtsx_pci_init_cmd(pcr);
609 for (j = 0; j < buf_len % 256; j++) {
610 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
615 err = rtsx_pci_send_cmd(pcr, 250);
622 EXPORT_SYMBOL_GPL(rtsx_pci_write_ppbuf);
624 static int rtsx_pci_set_pull_ctl(struct rtsx_pcr *pcr, const u32 *tbl)
626 rtsx_pci_init_cmd(pcr);
628 while (*tbl & 0xFFFF0000) {
629 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
630 (u16)(*tbl >> 16), 0xFF, (u8)(*tbl));
634 return rtsx_pci_send_cmd(pcr, 100);
637 int rtsx_pci_card_pull_ctl_enable(struct rtsx_pcr *pcr, int card)
641 if (card == RTSX_SD_CARD)
642 tbl = pcr->sd_pull_ctl_enable_tbl;
643 else if (card == RTSX_MS_CARD)
644 tbl = pcr->ms_pull_ctl_enable_tbl;
648 return rtsx_pci_set_pull_ctl(pcr, tbl);
650 EXPORT_SYMBOL_GPL(rtsx_pci_card_pull_ctl_enable);
652 int rtsx_pci_card_pull_ctl_disable(struct rtsx_pcr *pcr, int card)
656 if (card == RTSX_SD_CARD)
657 tbl = pcr->sd_pull_ctl_disable_tbl;
658 else if (card == RTSX_MS_CARD)
659 tbl = pcr->ms_pull_ctl_disable_tbl;
663 return rtsx_pci_set_pull_ctl(pcr, tbl);
665 EXPORT_SYMBOL_GPL(rtsx_pci_card_pull_ctl_disable);
667 static void rtsx_pci_enable_bus_int(struct rtsx_pcr *pcr)
669 struct rtsx_hw_param *hw_param = &pcr->hw_param;
671 pcr->bier = TRANS_OK_INT_EN | TRANS_FAIL_INT_EN | SD_INT_EN
672 | hw_param->interrupt_en;
674 if (pcr->num_slots > 1)
675 pcr->bier |= MS_INT_EN;
677 /* Enable Bus Interrupt */
678 rtsx_pci_writel(pcr, RTSX_BIER, pcr->bier);
680 pcr_dbg(pcr, "RTSX_BIER: 0x%08x\n", pcr->bier);
683 static inline u8 double_ssc_depth(u8 depth)
685 return ((depth > 1) ? (depth - 1) : depth);
688 static u8 revise_ssc_depth(u8 ssc_depth, u8 div)
690 if (div > CLK_DIV_1) {
691 if (ssc_depth > (div - 1))
692 ssc_depth -= (div - 1);
694 ssc_depth = SSC_DEPTH_4M;
700 int rtsx_pci_switch_clock(struct rtsx_pcr *pcr, unsigned int card_clock,
701 u8 ssc_depth, bool initial_mode, bool double_clk, bool vpclk)
704 u8 n, clk_divider, mcu_cnt, div;
705 static const u8 depth[] = {
706 [RTSX_SSC_DEPTH_4M] = SSC_DEPTH_4M,
707 [RTSX_SSC_DEPTH_2M] = SSC_DEPTH_2M,
708 [RTSX_SSC_DEPTH_1M] = SSC_DEPTH_1M,
709 [RTSX_SSC_DEPTH_500K] = SSC_DEPTH_500K,
710 [RTSX_SSC_DEPTH_250K] = SSC_DEPTH_250K,
713 if (PCI_PID(pcr) == PID_5261)
714 return rts5261_pci_switch_clock(pcr, card_clock,
715 ssc_depth, initial_mode, double_clk, vpclk);
716 if (PCI_PID(pcr) == PID_5228)
717 return rts5228_pci_switch_clock(pcr, card_clock,
718 ssc_depth, initial_mode, double_clk, vpclk);
721 /* We use 250k(around) here, in initial stage */
722 clk_divider = SD_CLK_DIVIDE_128;
723 card_clock = 30000000;
725 clk_divider = SD_CLK_DIVIDE_0;
727 err = rtsx_pci_write_register(pcr, SD_CFG1,
728 SD_CLK_DIVIDE_MASK, clk_divider);
732 /* Reduce card clock by 20MHz each time a DMA transfer error occurs */
733 if (card_clock == UHS_SDR104_MAX_DTR &&
734 pcr->dma_error_count &&
735 PCI_PID(pcr) == RTS5227_DEVICE_ID)
736 card_clock = UHS_SDR104_MAX_DTR -
737 (pcr->dma_error_count * 20000000);
739 card_clock /= 1000000;
740 pcr_dbg(pcr, "Switch card clock to %dMHz\n", card_clock);
743 if (!initial_mode && double_clk)
744 clk = card_clock * 2;
745 pcr_dbg(pcr, "Internal SSC clock: %dMHz (cur_clock = %d)\n",
746 clk, pcr->cur_clock);
748 if (clk == pcr->cur_clock)
751 if (pcr->ops->conv_clk_and_div_n)
752 n = (u8)pcr->ops->conv_clk_and_div_n(clk, CLK_TO_DIV_N);
755 if ((clk <= 2) || (n > MAX_DIV_N_PCR))
758 mcu_cnt = (u8)(125/clk + 3);
762 /* Make sure that the SSC clock div_n is not less than MIN_DIV_N_PCR */
764 while ((n < MIN_DIV_N_PCR) && (div < CLK_DIV_8)) {
765 if (pcr->ops->conv_clk_and_div_n) {
766 int dbl_clk = pcr->ops->conv_clk_and_div_n(n,
768 n = (u8)pcr->ops->conv_clk_and_div_n(dbl_clk,
775 pcr_dbg(pcr, "n = %d, div = %d\n", n, div);
777 ssc_depth = depth[ssc_depth];
779 ssc_depth = double_ssc_depth(ssc_depth);
781 ssc_depth = revise_ssc_depth(ssc_depth, div);
782 pcr_dbg(pcr, "ssc_depth = %d\n", ssc_depth);
784 rtsx_pci_init_cmd(pcr);
785 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
786 CLK_LOW_FREQ, CLK_LOW_FREQ);
787 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_DIV,
788 0xFF, (div << 4) | mcu_cnt);
789 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL1, SSC_RSTB, 0);
790 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL2,
791 SSC_DEPTH_MASK, ssc_depth);
792 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_DIV_N_0, 0xFF, n);
793 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL1, SSC_RSTB, SSC_RSTB);
795 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
797 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
798 PHASE_NOT_RESET, PHASE_NOT_RESET);
801 err = rtsx_pci_send_cmd(pcr, 2000);
805 /* Wait SSC clock stable */
806 udelay(SSC_CLOCK_STABLE_WAIT);
807 err = rtsx_pci_write_register(pcr, CLK_CTL, CLK_LOW_FREQ, 0);
811 pcr->cur_clock = clk;
814 EXPORT_SYMBOL_GPL(rtsx_pci_switch_clock);
816 int rtsx_pci_card_power_on(struct rtsx_pcr *pcr, int card)
818 if (pcr->ops->card_power_on)
819 return pcr->ops->card_power_on(pcr, card);
823 EXPORT_SYMBOL_GPL(rtsx_pci_card_power_on);
825 int rtsx_pci_card_power_off(struct rtsx_pcr *pcr, int card)
827 if (pcr->ops->card_power_off)
828 return pcr->ops->card_power_off(pcr, card);
832 EXPORT_SYMBOL_GPL(rtsx_pci_card_power_off);
834 int rtsx_pci_card_exclusive_check(struct rtsx_pcr *pcr, int card)
836 static const unsigned int cd_mask[] = {
837 [RTSX_SD_CARD] = SD_EXIST,
838 [RTSX_MS_CARD] = MS_EXIST
841 if (!(pcr->flags & PCR_MS_PMOS)) {
842 /* When using single PMOS, accessing card is not permitted
843 * if the existing card is not the designated one.
845 if (pcr->card_exist & (~cd_mask[card]))
851 EXPORT_SYMBOL_GPL(rtsx_pci_card_exclusive_check);
853 int rtsx_pci_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
855 if (pcr->ops->switch_output_voltage)
856 return pcr->ops->switch_output_voltage(pcr, voltage);
860 EXPORT_SYMBOL_GPL(rtsx_pci_switch_output_voltage);
862 unsigned int rtsx_pci_card_exist(struct rtsx_pcr *pcr)
866 val = rtsx_pci_readl(pcr, RTSX_BIPR);
867 if (pcr->ops->cd_deglitch)
868 val = pcr->ops->cd_deglitch(pcr);
872 EXPORT_SYMBOL_GPL(rtsx_pci_card_exist);
874 void rtsx_pci_complete_unfinished_transfer(struct rtsx_pcr *pcr)
876 struct completion finish;
878 pcr->finish_me = &finish;
879 init_completion(&finish);
884 if (!pcr->remove_pci)
885 rtsx_pci_stop_cmd(pcr);
887 wait_for_completion_interruptible_timeout(&finish,
888 msecs_to_jiffies(2));
889 pcr->finish_me = NULL;
891 EXPORT_SYMBOL_GPL(rtsx_pci_complete_unfinished_transfer);
893 static void rtsx_pci_card_detect(struct work_struct *work)
895 struct delayed_work *dwork;
896 struct rtsx_pcr *pcr;
898 unsigned int card_detect = 0, card_inserted, card_removed;
901 dwork = to_delayed_work(work);
902 pcr = container_of(dwork, struct rtsx_pcr, carddet_work);
904 pcr_dbg(pcr, "--> %s\n", __func__);
906 mutex_lock(&pcr->pcr_mutex);
907 spin_lock_irqsave(&pcr->lock, flags);
909 irq_status = rtsx_pci_readl(pcr, RTSX_BIPR);
910 pcr_dbg(pcr, "irq_status: 0x%08x\n", irq_status);
912 irq_status &= CARD_EXIST;
913 card_inserted = pcr->card_inserted & irq_status;
914 card_removed = pcr->card_removed;
915 pcr->card_inserted = 0;
916 pcr->card_removed = 0;
918 spin_unlock_irqrestore(&pcr->lock, flags);
920 if (card_inserted || card_removed) {
921 pcr_dbg(pcr, "card_inserted: 0x%x, card_removed: 0x%x\n",
922 card_inserted, card_removed);
924 if (pcr->ops->cd_deglitch)
925 card_inserted = pcr->ops->cd_deglitch(pcr);
927 card_detect = card_inserted | card_removed;
929 pcr->card_exist |= card_inserted;
930 pcr->card_exist &= ~card_removed;
933 mutex_unlock(&pcr->pcr_mutex);
935 if ((card_detect & SD_EXIST) && pcr->slots[RTSX_SD_CARD].card_event)
936 pcr->slots[RTSX_SD_CARD].card_event(
937 pcr->slots[RTSX_SD_CARD].p_dev);
938 if ((card_detect & MS_EXIST) && pcr->slots[RTSX_MS_CARD].card_event)
939 pcr->slots[RTSX_MS_CARD].card_event(
940 pcr->slots[RTSX_MS_CARD].p_dev);
943 static void rtsx_pci_process_ocp(struct rtsx_pcr *pcr)
945 if (pcr->ops->process_ocp) {
946 pcr->ops->process_ocp(pcr);
948 if (!pcr->option.ocp_en)
950 rtsx_pci_get_ocpstat(pcr, &pcr->ocp_stat);
951 if (pcr->ocp_stat & (SD_OC_NOW | SD_OC_EVER)) {
952 rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
953 rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, 0);
954 rtsx_pci_clear_ocpstat(pcr);
960 static int rtsx_pci_process_ocp_interrupt(struct rtsx_pcr *pcr)
962 if (pcr->option.ocp_en)
963 rtsx_pci_process_ocp(pcr);
968 static irqreturn_t rtsx_pci_isr(int irq, void *dev_id)
970 struct rtsx_pcr *pcr = dev_id;
976 spin_lock(&pcr->lock);
978 int_reg = rtsx_pci_readl(pcr, RTSX_BIPR);
979 /* Clear interrupt flag */
980 rtsx_pci_writel(pcr, RTSX_BIPR, int_reg);
981 if ((int_reg & pcr->bier) == 0) {
982 spin_unlock(&pcr->lock);
985 if (int_reg == 0xFFFFFFFF) {
986 spin_unlock(&pcr->lock);
990 int_reg &= (pcr->bier | 0x7FFFFF);
992 if (int_reg & SD_OC_INT)
993 rtsx_pci_process_ocp_interrupt(pcr);
995 if (int_reg & SD_INT) {
996 if (int_reg & SD_EXIST) {
997 pcr->card_inserted |= SD_EXIST;
999 pcr->card_removed |= SD_EXIST;
1000 pcr->card_inserted &= ~SD_EXIST;
1001 if (PCI_PID(pcr) == PID_5261) {
1002 rtsx_pci_write_register(pcr, RTS5261_FW_STATUS,
1003 RTS5261_EXPRESS_LINK_FAIL_MASK, 0);
1004 pcr->extra_caps |= EXTRA_CAPS_SD_EXPRESS;
1007 pcr->dma_error_count = 0;
1010 if (int_reg & MS_INT) {
1011 if (int_reg & MS_EXIST) {
1012 pcr->card_inserted |= MS_EXIST;
1014 pcr->card_removed |= MS_EXIST;
1015 pcr->card_inserted &= ~MS_EXIST;
1019 if (int_reg & (NEED_COMPLETE_INT | DELINK_INT)) {
1020 if (int_reg & (TRANS_FAIL_INT | DELINK_INT)) {
1021 pcr->trans_result = TRANS_RESULT_FAIL;
1023 complete(pcr->done);
1024 } else if (int_reg & TRANS_OK_INT) {
1025 pcr->trans_result = TRANS_RESULT_OK;
1027 complete(pcr->done);
1031 if ((pcr->card_inserted || pcr->card_removed) && !(int_reg & SD_OC_INT))
1032 schedule_delayed_work(&pcr->carddet_work,
1033 msecs_to_jiffies(200));
1035 spin_unlock(&pcr->lock);
1039 static int rtsx_pci_acquire_irq(struct rtsx_pcr *pcr)
1041 pcr_dbg(pcr, "%s: pcr->msi_en = %d, pci->irq = %d\n",
1042 __func__, pcr->msi_en, pcr->pci->irq);
1044 if (request_irq(pcr->pci->irq, rtsx_pci_isr,
1045 pcr->msi_en ? 0 : IRQF_SHARED,
1046 DRV_NAME_RTSX_PCI, pcr)) {
1047 dev_err(&(pcr->pci->dev),
1048 "rtsx_sdmmc: unable to grab IRQ %d, disabling device\n",
1053 pcr->irq = pcr->pci->irq;
1054 pci_intx(pcr->pci, !pcr->msi_en);
1059 static void rtsx_enable_aspm(struct rtsx_pcr *pcr)
1061 if (pcr->ops->set_aspm)
1062 pcr->ops->set_aspm(pcr, true);
1064 rtsx_comm_set_aspm(pcr, true);
1067 static void rtsx_comm_pm_power_saving(struct rtsx_pcr *pcr)
1069 struct rtsx_cr_option *option = &pcr->option;
1071 if (option->ltr_enabled) {
1072 u32 latency = option->ltr_l1off_latency;
1074 if (rtsx_check_dev_flag(pcr, L1_SNOOZE_TEST_EN))
1075 mdelay(option->l1_snooze_delay);
1077 rtsx_set_ltr_latency(pcr, latency);
1080 if (rtsx_check_dev_flag(pcr, LTR_L1SS_PWR_GATE_EN))
1081 rtsx_set_l1off_sub_cfg_d0(pcr, 0);
1083 rtsx_enable_aspm(pcr);
1086 static void rtsx_pm_power_saving(struct rtsx_pcr *pcr)
1088 rtsx_comm_pm_power_saving(pcr);
1091 static void rtsx_pci_rtd3_work(struct work_struct *work)
1093 struct delayed_work *dwork = to_delayed_work(work);
1094 struct rtsx_pcr *pcr = container_of(dwork, struct rtsx_pcr, rtd3_work);
1096 pcr_dbg(pcr, "--> %s\n", __func__);
1097 if (!pcr->is_runtime_suspended)
1098 pm_runtime_put(&(pcr->pci->dev));
1101 static void rtsx_pci_idle_work(struct work_struct *work)
1103 struct delayed_work *dwork = to_delayed_work(work);
1104 struct rtsx_pcr *pcr = container_of(dwork, struct rtsx_pcr, idle_work);
1106 pcr_dbg(pcr, "--> %s\n", __func__);
1108 mutex_lock(&pcr->pcr_mutex);
1110 pcr->state = PDEV_STAT_IDLE;
1112 if (pcr->ops->disable_auto_blink)
1113 pcr->ops->disable_auto_blink(pcr);
1114 if (pcr->ops->turn_off_led)
1115 pcr->ops->turn_off_led(pcr);
1117 rtsx_pm_power_saving(pcr);
1119 mutex_unlock(&pcr->pcr_mutex);
1122 mod_delayed_work(system_wq, &pcr->rtd3_work, msecs_to_jiffies(10000));
1125 static void rtsx_base_force_power_down(struct rtsx_pcr *pcr, u8 pm_state)
1127 /* Set relink_time to 0 */
1128 rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 1, MASK_8_BIT_DEF, 0);
1129 rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 2, MASK_8_BIT_DEF, 0);
1130 rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 3,
1131 RELINK_TIME_MASK, 0);
1133 rtsx_pci_write_register(pcr, pcr->reg_pm_ctrl3,
1134 D3_DELINK_MODE_EN, D3_DELINK_MODE_EN);
1136 rtsx_pci_write_register(pcr, FPDCTL, ALL_POWER_DOWN, ALL_POWER_DOWN);
1139 static void __maybe_unused rtsx_pci_power_off(struct rtsx_pcr *pcr, u8 pm_state)
1141 if (pcr->ops->turn_off_led)
1142 pcr->ops->turn_off_led(pcr);
1144 rtsx_pci_writel(pcr, RTSX_BIER, 0);
1147 rtsx_pci_write_register(pcr, PETXCFG, 0x08, 0x08);
1148 rtsx_pci_write_register(pcr, HOST_SLEEP_STATE, 0x03, pm_state);
1150 if (pcr->ops->force_power_down)
1151 pcr->ops->force_power_down(pcr, pm_state);
1153 rtsx_base_force_power_down(pcr, pm_state);
1156 void rtsx_pci_enable_ocp(struct rtsx_pcr *pcr)
1158 u8 val = SD_OCP_INT_EN | SD_DETECT_EN;
1160 if (pcr->ops->enable_ocp) {
1161 pcr->ops->enable_ocp(pcr);
1163 rtsx_pci_write_register(pcr, FPDCTL, OC_POWER_DOWN, 0);
1164 rtsx_pci_write_register(pcr, REG_OCPCTL, 0xFF, val);
1169 void rtsx_pci_disable_ocp(struct rtsx_pcr *pcr)
1171 u8 mask = SD_OCP_INT_EN | SD_DETECT_EN;
1173 if (pcr->ops->disable_ocp) {
1174 pcr->ops->disable_ocp(pcr);
1176 rtsx_pci_write_register(pcr, REG_OCPCTL, mask, 0);
1177 rtsx_pci_write_register(pcr, FPDCTL, OC_POWER_DOWN,
1182 void rtsx_pci_init_ocp(struct rtsx_pcr *pcr)
1184 if (pcr->ops->init_ocp) {
1185 pcr->ops->init_ocp(pcr);
1187 struct rtsx_cr_option *option = &(pcr->option);
1189 if (option->ocp_en) {
1190 u8 val = option->sd_800mA_ocp_thd;
1192 rtsx_pci_write_register(pcr, FPDCTL, OC_POWER_DOWN, 0);
1193 rtsx_pci_write_register(pcr, REG_OCPPARA1,
1194 SD_OCP_TIME_MASK, SD_OCP_TIME_800);
1195 rtsx_pci_write_register(pcr, REG_OCPPARA2,
1196 SD_OCP_THD_MASK, val);
1197 rtsx_pci_write_register(pcr, REG_OCPGLITCH,
1198 SD_OCP_GLITCH_MASK, pcr->hw_param.ocp_glitch);
1199 rtsx_pci_enable_ocp(pcr);
1204 int rtsx_pci_get_ocpstat(struct rtsx_pcr *pcr, u8 *val)
1206 if (pcr->ops->get_ocpstat)
1207 return pcr->ops->get_ocpstat(pcr, val);
1209 return rtsx_pci_read_register(pcr, REG_OCPSTAT, val);
1212 void rtsx_pci_clear_ocpstat(struct rtsx_pcr *pcr)
1214 if (pcr->ops->clear_ocpstat) {
1215 pcr->ops->clear_ocpstat(pcr);
1217 u8 mask = SD_OCP_INT_CLR | SD_OC_CLR;
1218 u8 val = SD_OCP_INT_CLR | SD_OC_CLR;
1220 rtsx_pci_write_register(pcr, REG_OCPCTL, mask, val);
1222 rtsx_pci_write_register(pcr, REG_OCPCTL, mask, 0);
1226 void rtsx_pci_enable_oobs_polling(struct rtsx_pcr *pcr)
1230 if ((PCI_PID(pcr) != PID_525A) && (PCI_PID(pcr) != PID_5260)) {
1231 rtsx_pci_read_phy_register(pcr, 0x01, &val);
1233 rtsx_pci_write_phy_register(pcr, 0x01, val);
1235 rtsx_pci_write_register(pcr, REG_CFG_OOBS_OFF_TIMER, 0xFF, 0x32);
1236 rtsx_pci_write_register(pcr, REG_CFG_OOBS_ON_TIMER, 0xFF, 0x05);
1237 rtsx_pci_write_register(pcr, REG_CFG_VCM_ON_TIMER, 0xFF, 0x83);
1238 rtsx_pci_write_register(pcr, REG_CFG_OOBS_POLLING, 0xFF, 0xDE);
1242 void rtsx_pci_disable_oobs_polling(struct rtsx_pcr *pcr)
1246 if ((PCI_PID(pcr) != PID_525A) && (PCI_PID(pcr) != PID_5260)) {
1247 rtsx_pci_read_phy_register(pcr, 0x01, &val);
1249 rtsx_pci_write_phy_register(pcr, 0x01, val);
1251 rtsx_pci_write_register(pcr, REG_CFG_VCM_ON_TIMER, 0xFF, 0x03);
1252 rtsx_pci_write_register(pcr, REG_CFG_OOBS_POLLING, 0xFF, 0x00);
1256 int rtsx_sd_power_off_card3v3(struct rtsx_pcr *pcr)
1258 rtsx_pci_write_register(pcr, CARD_CLK_EN, SD_CLK_EN |
1259 MS_CLK_EN | SD40_CLK_EN, 0);
1260 rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, 0);
1261 rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
1265 rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
1270 int rtsx_ms_power_off_card3v3(struct rtsx_pcr *pcr)
1272 rtsx_pci_write_register(pcr, CARD_CLK_EN, SD_CLK_EN |
1273 MS_CLK_EN | SD40_CLK_EN, 0);
1275 rtsx_pci_card_pull_ctl_disable(pcr, RTSX_MS_CARD);
1277 rtsx_pci_write_register(pcr, CARD_OE, MS_OUTPUT_EN, 0);
1278 rtsx_pci_card_power_off(pcr, RTSX_MS_CARD);
1283 static int rtsx_pci_init_hw(struct rtsx_pcr *pcr)
1285 struct pci_dev *pdev = pcr->pci;
1288 if (PCI_PID(pcr) == PID_5228)
1289 rtsx_pci_write_register(pcr, RTS5228_LDO1_CFG1, RTS5228_LDO1_SR_TIME_MASK,
1290 RTS5228_LDO1_SR_0_5);
1292 rtsx_pci_writel(pcr, RTSX_HCBAR, pcr->host_cmds_addr);
1294 rtsx_pci_enable_bus_int(pcr);
1297 if (PCI_PID(pcr) == PID_5261) {
1298 /* Gating real mcu clock */
1299 err = rtsx_pci_write_register(pcr, RTS5261_FW_CFG1,
1300 RTS5261_MCU_CLOCK_GATING, 0);
1301 err = rtsx_pci_write_register(pcr, RTS5261_REG_FPDCTL,
1304 err = rtsx_pci_write_register(pcr, FPDCTL, SSC_POWER_DOWN, 0);
1309 /* Wait SSC power stable */
1312 rtsx_disable_aspm(pcr);
1313 if (pcr->ops->optimize_phy) {
1314 err = pcr->ops->optimize_phy(pcr);
1319 rtsx_pci_init_cmd(pcr);
1321 /* Set mcu_cnt to 7 to ensure data can be sampled properly */
1322 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_DIV, 0x07, 0x07);
1324 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, HOST_SLEEP_STATE, 0x03, 0x00);
1325 /* Disable card clock */
1326 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, 0x1E, 0);
1327 /* Reset delink mode */
1328 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CHANGE_LINK_STATE, 0x0A, 0);
1329 /* Card driving select */
1330 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DRIVE_SEL,
1331 0xFF, pcr->card_drive_sel);
1332 /* Enable SSC Clock */
1333 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL1,
1334 0xFF, SSC_8X_EN | SSC_SEL_4M);
1335 if (PCI_PID(pcr) == PID_5261)
1336 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL2, 0xFF,
1337 RTS5261_SSC_DEPTH_2M);
1338 else if (PCI_PID(pcr) == PID_5228)
1339 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL2, 0xFF,
1340 RTS5228_SSC_DEPTH_2M);
1342 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL2, 0xFF, 0x12);
1344 /* Disable cd_pwr_save */
1345 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CHANGE_LINK_STATE, 0x16, 0x10);
1346 /* Clear Link Ready Interrupt */
1347 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
1348 LINK_RDY_INT, LINK_RDY_INT);
1349 /* Enlarge the estimation window of PERST# glitch
1350 * to reduce the chance of invalid card interrupt
1352 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PERST_GLITCH_WIDTH, 0xFF, 0x80);
1353 /* Update RC oscillator to 400k
1354 * bit[0] F_HIGH: for RC oscillator, Rst_value is 1'b1
1357 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, RCCTL, 0x01, 0x00);
1358 /* Set interrupt write clear
1359 * bit 1: U_elbi_if_rd_clr_en
1360 * 1: Enable ELBI interrupt[31:22] & [7:0] flag read clear
1361 * 0: ELBI interrupt flag[31:22] & [7:0] only can be write clear
1363 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, NFTS_TX_CTRL, 0x02, 0);
1365 err = rtsx_pci_send_cmd(pcr, 100);
1369 switch (PCI_PID(pcr)) {
1376 rtsx_pci_write_register(pcr, PM_CLK_FORCE_CTL, 1, 1);
1383 rtsx_pci_init_ocp(pcr);
1385 /* Enable clk_request_n to enable clock power management */
1386 pcie_capability_clear_and_set_word(pcr->pci, PCI_EXP_LNKCTL,
1387 0, PCI_EXP_LNKCTL_CLKREQ_EN);
1388 /* Enter L1 when host tx idle */
1389 pci_write_config_byte(pdev, 0x70F, 0x5B);
1391 if (pcr->ops->extra_init_hw) {
1392 err = pcr->ops->extra_init_hw(pcr);
1397 rtsx_pci_write_register(pcr, ASPM_FORCE_CTL, 0x30, 0x30);
1399 /* No CD interrupt if probing driver with card inserted.
1400 * So we need to initialize pcr->card_exist here.
1402 if (pcr->ops->cd_deglitch)
1403 pcr->card_exist = pcr->ops->cd_deglitch(pcr);
1405 pcr->card_exist = rtsx_pci_readl(pcr, RTSX_BIPR) & CARD_EXIST;
1410 static int rtsx_pci_init_chip(struct rtsx_pcr *pcr)
1414 spin_lock_init(&pcr->lock);
1415 mutex_init(&pcr->pcr_mutex);
1417 switch (PCI_PID(pcr)) {
1420 rts5209_init_params(pcr);
1424 rts5229_init_params(pcr);
1428 rtl8411_init_params(pcr);
1432 rts5227_init_params(pcr);
1436 rts522a_init_params(pcr);
1440 rts5249_init_params(pcr);
1444 rts524a_init_params(pcr);
1448 rts525a_init_params(pcr);
1452 rtl8411b_init_params(pcr);
1456 rtl8402_init_params(pcr);
1460 rts5260_init_params(pcr);
1464 rts5261_init_params(pcr);
1468 rts5228_init_params(pcr);
1472 pcr_dbg(pcr, "PID: 0x%04x, IC version: 0x%02x\n",
1473 PCI_PID(pcr), pcr->ic_version);
1475 pcr->slots = kcalloc(pcr->num_slots, sizeof(struct rtsx_slot),
1480 if (pcr->ops->fetch_vendor_settings)
1481 pcr->ops->fetch_vendor_settings(pcr);
1483 pcr_dbg(pcr, "pcr->aspm_en = 0x%x\n", pcr->aspm_en);
1484 pcr_dbg(pcr, "pcr->sd30_drive_sel_1v8 = 0x%x\n",
1485 pcr->sd30_drive_sel_1v8);
1486 pcr_dbg(pcr, "pcr->sd30_drive_sel_3v3 = 0x%x\n",
1487 pcr->sd30_drive_sel_3v3);
1488 pcr_dbg(pcr, "pcr->card_drive_sel = 0x%x\n",
1489 pcr->card_drive_sel);
1490 pcr_dbg(pcr, "pcr->flags = 0x%x\n", pcr->flags);
1492 pcr->state = PDEV_STAT_IDLE;
1493 err = rtsx_pci_init_hw(pcr);
1502 static int rtsx_pci_probe(struct pci_dev *pcidev,
1503 const struct pci_device_id *id)
1505 struct rtsx_pcr *pcr;
1506 struct pcr_handle *handle;
1508 int ret, i, bar = 0;
1511 dev_dbg(&(pcidev->dev),
1512 ": Realtek PCI-E Card Reader found at %s [%04x:%04x] (rev %x)\n",
1513 pci_name(pcidev), (int)pcidev->vendor, (int)pcidev->device,
1514 (int)pcidev->revision);
1516 ret = pci_set_dma_mask(pcidev, DMA_BIT_MASK(32));
1520 ret = pci_enable_device(pcidev);
1524 ret = pci_request_regions(pcidev, DRV_NAME_RTSX_PCI);
1528 pcr = kzalloc(sizeof(*pcr), GFP_KERNEL);
1534 handle = kzalloc(sizeof(*handle), GFP_KERNEL);
1541 idr_preload(GFP_KERNEL);
1542 spin_lock(&rtsx_pci_lock);
1543 ret = idr_alloc(&rtsx_pci_idr, pcr, 0, 0, GFP_NOWAIT);
1546 spin_unlock(&rtsx_pci_lock);
1552 dev_set_drvdata(&pcidev->dev, handle);
1554 if (CHK_PCI_PID(pcr, 0x525A))
1556 len = pci_resource_len(pcidev, bar);
1557 base = pci_resource_start(pcidev, bar);
1558 pcr->remap_addr = ioremap(base, len);
1559 if (!pcr->remap_addr) {
1564 pcr->rtsx_resv_buf = dma_alloc_coherent(&(pcidev->dev),
1565 RTSX_RESV_BUF_LEN, &(pcr->rtsx_resv_buf_addr),
1567 if (pcr->rtsx_resv_buf == NULL) {
1571 pcr->host_cmds_ptr = pcr->rtsx_resv_buf;
1572 pcr->host_cmds_addr = pcr->rtsx_resv_buf_addr;
1573 pcr->host_sg_tbl_ptr = pcr->rtsx_resv_buf + HOST_CMDS_BUF_LEN;
1574 pcr->host_sg_tbl_addr = pcr->rtsx_resv_buf_addr + HOST_CMDS_BUF_LEN;
1575 rtsx_pci_read_register(pcr, ASPM_FORCE_CTL, &val);
1576 if (val & FORCE_ASPM_CTL0 && val & FORCE_ASPM_CTL1)
1577 pcr->aspm_enabled = false;
1579 pcr->aspm_enabled = true;
1580 pcr->card_inserted = 0;
1581 pcr->card_removed = 0;
1582 INIT_DELAYED_WORK(&pcr->carddet_work, rtsx_pci_card_detect);
1583 INIT_DELAYED_WORK(&pcr->idle_work, rtsx_pci_idle_work);
1585 pcr->msi_en = msi_en;
1587 ret = pci_enable_msi(pcidev);
1589 pcr->msi_en = false;
1592 ret = rtsx_pci_acquire_irq(pcr);
1596 pci_set_master(pcidev);
1597 synchronize_irq(pcr->irq);
1599 ret = rtsx_pci_init_chip(pcr);
1603 for (i = 0; i < ARRAY_SIZE(rtsx_pcr_cells); i++) {
1604 rtsx_pcr_cells[i].platform_data = handle;
1605 rtsx_pcr_cells[i].pdata_size = sizeof(*handle);
1609 INIT_DELAYED_WORK(&pcr->rtd3_work, rtsx_pci_rtd3_work);
1610 pm_runtime_allow(&pcidev->dev);
1611 pm_runtime_enable(&pcidev->dev);
1612 pcr->is_runtime_suspended = false;
1616 ret = mfd_add_devices(&pcidev->dev, pcr->id, rtsx_pcr_cells,
1617 ARRAY_SIZE(rtsx_pcr_cells), NULL, 0, NULL);
1621 schedule_delayed_work(&pcr->idle_work, msecs_to_jiffies(200));
1628 free_irq(pcr->irq, (void *)pcr);
1631 pci_disable_msi(pcr->pci);
1632 dma_free_coherent(&(pcr->pci->dev), RTSX_RESV_BUF_LEN,
1633 pcr->rtsx_resv_buf, pcr->rtsx_resv_buf_addr);
1635 iounmap(pcr->remap_addr);
1641 pci_release_regions(pcidev);
1643 pci_disable_device(pcidev);
1648 static void rtsx_pci_remove(struct pci_dev *pcidev)
1650 struct pcr_handle *handle = pci_get_drvdata(pcidev);
1651 struct rtsx_pcr *pcr = handle->pcr;
1654 pm_runtime_get_noresume(&pcr->pci->dev);
1656 pcr->remove_pci = true;
1658 /* Disable interrupts at the pcr level */
1659 spin_lock_irq(&pcr->lock);
1660 rtsx_pci_writel(pcr, RTSX_BIER, 0);
1662 spin_unlock_irq(&pcr->lock);
1664 cancel_delayed_work_sync(&pcr->carddet_work);
1665 cancel_delayed_work_sync(&pcr->idle_work);
1667 cancel_delayed_work_sync(&pcr->rtd3_work);
1669 mfd_remove_devices(&pcidev->dev);
1671 dma_free_coherent(&(pcr->pci->dev), RTSX_RESV_BUF_LEN,
1672 pcr->rtsx_resv_buf, pcr->rtsx_resv_buf_addr);
1673 free_irq(pcr->irq, (void *)pcr);
1675 pci_disable_msi(pcr->pci);
1676 iounmap(pcr->remap_addr);
1678 pci_release_regions(pcidev);
1679 pci_disable_device(pcidev);
1681 spin_lock(&rtsx_pci_lock);
1682 idr_remove(&rtsx_pci_idr, pcr->id);
1683 spin_unlock(&rtsx_pci_lock);
1686 pm_runtime_disable(&pcr->pci->dev);
1687 pm_runtime_put_noidle(&pcr->pci->dev);
1694 dev_dbg(&(pcidev->dev),
1695 ": Realtek PCI-E Card Reader at %s [%04x:%04x] has been removed\n",
1696 pci_name(pcidev), (int)pcidev->vendor, (int)pcidev->device);
1699 static int __maybe_unused rtsx_pci_suspend(struct device *dev_d)
1701 struct pci_dev *pcidev = to_pci_dev(dev_d);
1702 struct pcr_handle *handle;
1703 struct rtsx_pcr *pcr;
1705 dev_dbg(&(pcidev->dev), "--> %s\n", __func__);
1707 handle = pci_get_drvdata(pcidev);
1710 cancel_delayed_work(&pcr->carddet_work);
1711 cancel_delayed_work(&pcr->idle_work);
1713 mutex_lock(&pcr->pcr_mutex);
1715 rtsx_pci_power_off(pcr, HOST_ENTER_S3);
1717 device_wakeup_disable(dev_d);
1719 mutex_unlock(&pcr->pcr_mutex);
1723 static int __maybe_unused rtsx_pci_resume(struct device *dev_d)
1725 struct pci_dev *pcidev = to_pci_dev(dev_d);
1726 struct pcr_handle *handle;
1727 struct rtsx_pcr *pcr;
1730 dev_dbg(&(pcidev->dev), "--> %s\n", __func__);
1732 handle = pci_get_drvdata(pcidev);
1735 mutex_lock(&pcr->pcr_mutex);
1737 ret = rtsx_pci_write_register(pcr, HOST_SLEEP_STATE, 0x03, 0x00);
1741 ret = rtsx_pci_init_hw(pcr);
1745 schedule_delayed_work(&pcr->idle_work, msecs_to_jiffies(200));
1748 mutex_unlock(&pcr->pcr_mutex);
1754 static void rtsx_pci_shutdown(struct pci_dev *pcidev)
1756 struct pcr_handle *handle;
1757 struct rtsx_pcr *pcr;
1759 dev_dbg(&(pcidev->dev), "--> %s\n", __func__);
1761 handle = pci_get_drvdata(pcidev);
1763 rtsx_pci_power_off(pcr, HOST_ENTER_S1);
1765 pci_disable_device(pcidev);
1766 free_irq(pcr->irq, (void *)pcr);
1768 pci_disable_msi(pcr->pci);
1771 static int rtsx_pci_runtime_suspend(struct device *device)
1773 struct pci_dev *pcidev = to_pci_dev(device);
1774 struct pcr_handle *handle;
1775 struct rtsx_pcr *pcr;
1777 handle = pci_get_drvdata(pcidev);
1779 dev_dbg(&(pcidev->dev), "--> %s\n", __func__);
1781 cancel_delayed_work(&pcr->carddet_work);
1782 cancel_delayed_work(&pcr->rtd3_work);
1783 cancel_delayed_work(&pcr->idle_work);
1785 mutex_lock(&pcr->pcr_mutex);
1786 rtsx_pci_power_off(pcr, HOST_ENTER_S3);
1788 free_irq(pcr->irq, (void *)pcr);
1790 mutex_unlock(&pcr->pcr_mutex);
1792 pcr->is_runtime_suspended = true;
1797 static int rtsx_pci_runtime_resume(struct device *device)
1799 struct pci_dev *pcidev = to_pci_dev(device);
1800 struct pcr_handle *handle;
1801 struct rtsx_pcr *pcr;
1803 handle = pci_get_drvdata(pcidev);
1805 dev_dbg(&(pcidev->dev), "--> %s\n", __func__);
1807 mutex_lock(&pcr->pcr_mutex);
1809 rtsx_pci_write_register(pcr, HOST_SLEEP_STATE, 0x03, 0x00);
1810 rtsx_pci_acquire_irq(pcr);
1811 synchronize_irq(pcr->irq);
1813 if (pcr->ops->fetch_vendor_settings)
1814 pcr->ops->fetch_vendor_settings(pcr);
1816 rtsx_pci_init_hw(pcr);
1818 if (pcr->slots[RTSX_SD_CARD].p_dev != NULL) {
1819 pcr->slots[RTSX_SD_CARD].card_event(
1820 pcr->slots[RTSX_SD_CARD].p_dev);
1823 schedule_delayed_work(&pcr->idle_work, msecs_to_jiffies(200));
1825 mutex_unlock(&pcr->pcr_mutex);
1829 #else /* CONFIG_PM */
1831 #define rtsx_pci_shutdown NULL
1832 #define rtsx_pci_runtime_suspend NULL
1833 #define rtsx_pic_runtime_resume NULL
1835 #endif /* CONFIG_PM */
1837 static const struct dev_pm_ops rtsx_pci_pm_ops = {
1838 SET_SYSTEM_SLEEP_PM_OPS(rtsx_pci_suspend, rtsx_pci_resume)
1839 SET_RUNTIME_PM_OPS(rtsx_pci_runtime_suspend, rtsx_pci_runtime_resume, NULL)
1842 static struct pci_driver rtsx_pci_driver = {
1843 .name = DRV_NAME_RTSX_PCI,
1844 .id_table = rtsx_pci_ids,
1845 .probe = rtsx_pci_probe,
1846 .remove = rtsx_pci_remove,
1847 .driver.pm = &rtsx_pci_pm_ops,
1848 .shutdown = rtsx_pci_shutdown,
1850 module_pci_driver(rtsx_pci_driver);
1852 MODULE_LICENSE("GPL");
1853 MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
1854 MODULE_DESCRIPTION("Realtek PCI-E Card Reader Driver");