1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
5 * Interrupt architecture for the GIC:
7 * o There is one Interrupt Distributor, which receives interrupts
8 * from system devices and sends them to the Interrupt Controllers.
10 * o There is one CPU Interface per CPU, which sends interrupts sent
11 * by the Distributor, and interrupts generated locally, to the
12 * associated CPU. The base address of the CPU interface is usually
13 * aliased so that the same address points to different chips depending
14 * on the CPU it is accessed from.
16 * Note that IRQs 0-31 are special - they are local to each CPU.
17 * As such, the enable set/clear, pending set/clear and active bit
18 * registers are banked per-cpu for these sources.
20 #include <linux/init.h>
21 #include <linux/kernel.h>
22 #include <linux/err.h>
23 #include <linux/module.h>
24 #include <linux/list.h>
25 #include <linux/smp.h>
26 #include <linux/cpu.h>
27 #include <linux/cpu_pm.h>
28 #include <linux/cpumask.h>
31 #include <linux/of_address.h>
32 #include <linux/of_irq.h>
33 #include <linux/acpi.h>
34 #include <linux/irqdomain.h>
35 #include <linux/interrupt.h>
36 #include <linux/percpu.h>
37 #include <linux/slab.h>
38 #include <linux/irqchip.h>
39 #include <linux/irqchip/chained_irq.h>
40 #include <linux/irqchip/arm-gic.h>
42 #include <asm/cputype.h>
44 #include <asm/exception.h>
45 #include <asm/smp_plat.h>
48 #include "irq-gic-common.h"
51 #include <asm/cpufeature.h>
53 static void gic_check_cpu_features(void)
55 WARN_TAINT_ONCE(this_cpu_has_cap(ARM64_HAS_SYSREG_GIC_CPUIF),
56 TAINT_CPU_OUT_OF_SPEC,
57 "GICv3 system registers enabled, broken firmware!\n");
60 #define gic_check_cpu_features() do { } while(0)
64 void __iomem *common_base;
65 void __percpu * __iomem *percpu_base;
68 struct gic_chip_data {
70 union gic_base dist_base;
71 union gic_base cpu_base;
72 void __iomem *raw_dist_base;
73 void __iomem *raw_cpu_base;
75 #if defined(CONFIG_CPU_PM) || defined(CONFIG_ARM_GIC_PM)
76 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
77 u32 saved_spi_active[DIV_ROUND_UP(1020, 32)];
78 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
79 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
80 u32 __percpu *saved_ppi_enable;
81 u32 __percpu *saved_ppi_active;
82 u32 __percpu *saved_ppi_conf;
84 struct irq_domain *domain;
85 unsigned int gic_irqs;
88 #ifdef CONFIG_BL_SWITCHER
90 static DEFINE_RAW_SPINLOCK(cpu_map_lock);
92 #define gic_lock_irqsave(f) \
93 raw_spin_lock_irqsave(&cpu_map_lock, (f))
94 #define gic_unlock_irqrestore(f) \
95 raw_spin_unlock_irqrestore(&cpu_map_lock, (f))
97 #define gic_lock() raw_spin_lock(&cpu_map_lock)
98 #define gic_unlock() raw_spin_unlock(&cpu_map_lock)
102 #define gic_lock_irqsave(f) do { (void)(f); } while(0)
103 #define gic_unlock_irqrestore(f) do { (void)(f); } while(0)
105 #define gic_lock() do { } while(0)
106 #define gic_unlock() do { } while(0)
111 * The GIC mapping of CPU interfaces does not necessarily match
112 * the logical CPU numbering. Let's use a mapping as returned
115 #define NR_GIC_CPU_IF 8
116 static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
118 static DEFINE_STATIC_KEY_TRUE(supports_deactivate_key);
120 static struct gic_chip_data gic_data[CONFIG_ARM_GIC_MAX_NR] __read_mostly;
122 static struct gic_kvm_info gic_v2_kvm_info __initdata;
124 static DEFINE_PER_CPU(u32, sgi_intid);
126 #ifdef CONFIG_GIC_NON_BANKED
127 static DEFINE_STATIC_KEY_FALSE(frankengic_key);
129 static void enable_frankengic(void)
131 static_branch_enable(&frankengic_key);
134 static inline void __iomem *__get_base(union gic_base *base)
136 if (static_branch_unlikely(&frankengic_key))
137 return raw_cpu_read(*base->percpu_base);
139 return base->common_base;
142 #define gic_data_dist_base(d) __get_base(&(d)->dist_base)
143 #define gic_data_cpu_base(d) __get_base(&(d)->cpu_base)
145 #define gic_data_dist_base(d) ((d)->dist_base.common_base)
146 #define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
147 #define enable_frankengic() do { } while(0)
150 static inline void __iomem *gic_dist_base(struct irq_data *d)
152 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
153 return gic_data_dist_base(gic_data);
156 static inline void __iomem *gic_cpu_base(struct irq_data *d)
158 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
159 return gic_data_cpu_base(gic_data);
162 static inline unsigned int gic_irq(struct irq_data *d)
167 static inline bool cascading_gic_irq(struct irq_data *d)
169 void *data = irq_data_get_irq_handler_data(d);
172 * If handler_data is set, this is a cascading interrupt, and
173 * it cannot possibly be forwarded.
179 * Routines to acknowledge, disable and enable interrupts
181 static void gic_poke_irq(struct irq_data *d, u32 offset)
183 u32 mask = 1 << (gic_irq(d) % 32);
184 writel_relaxed(mask, gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4);
187 static int gic_peek_irq(struct irq_data *d, u32 offset)
189 u32 mask = 1 << (gic_irq(d) % 32);
190 return !!(readl_relaxed(gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4) & mask);
193 static void gic_mask_irq(struct irq_data *d)
195 gic_poke_irq(d, GIC_DIST_ENABLE_CLEAR);
198 static void gic_eoimode1_mask_irq(struct irq_data *d)
202 * When masking a forwarded interrupt, make sure it is
203 * deactivated as well.
205 * This ensures that an interrupt that is getting
206 * disabled/masked will not get "stuck", because there is
207 * noone to deactivate it (guest is being terminated).
209 if (irqd_is_forwarded_to_vcpu(d))
210 gic_poke_irq(d, GIC_DIST_ACTIVE_CLEAR);
213 static void gic_unmask_irq(struct irq_data *d)
215 gic_poke_irq(d, GIC_DIST_ENABLE_SET);
218 static void gic_eoi_irq(struct irq_data *d)
220 u32 hwirq = gic_irq(d);
223 hwirq = this_cpu_read(sgi_intid);
225 writel_relaxed(hwirq, gic_cpu_base(d) + GIC_CPU_EOI);
228 static void gic_eoimode1_eoi_irq(struct irq_data *d)
230 u32 hwirq = gic_irq(d);
232 /* Do not deactivate an IRQ forwarded to a vcpu. */
233 if (irqd_is_forwarded_to_vcpu(d))
237 hwirq = this_cpu_read(sgi_intid);
239 writel_relaxed(hwirq, gic_cpu_base(d) + GIC_CPU_DEACTIVATE);
242 static int gic_irq_set_irqchip_state(struct irq_data *d,
243 enum irqchip_irq_state which, bool val)
248 case IRQCHIP_STATE_PENDING:
249 reg = val ? GIC_DIST_PENDING_SET : GIC_DIST_PENDING_CLEAR;
252 case IRQCHIP_STATE_ACTIVE:
253 reg = val ? GIC_DIST_ACTIVE_SET : GIC_DIST_ACTIVE_CLEAR;
256 case IRQCHIP_STATE_MASKED:
257 reg = val ? GIC_DIST_ENABLE_CLEAR : GIC_DIST_ENABLE_SET;
264 gic_poke_irq(d, reg);
268 static int gic_irq_get_irqchip_state(struct irq_data *d,
269 enum irqchip_irq_state which, bool *val)
272 case IRQCHIP_STATE_PENDING:
273 *val = gic_peek_irq(d, GIC_DIST_PENDING_SET);
276 case IRQCHIP_STATE_ACTIVE:
277 *val = gic_peek_irq(d, GIC_DIST_ACTIVE_SET);
280 case IRQCHIP_STATE_MASKED:
281 *val = !gic_peek_irq(d, GIC_DIST_ENABLE_SET);
291 static int gic_set_type(struct irq_data *d, unsigned int type)
293 void __iomem *base = gic_dist_base(d);
294 unsigned int gicirq = gic_irq(d);
297 /* Interrupt configuration for SGIs can't be changed */
299 return type != IRQ_TYPE_EDGE_RISING ? -EINVAL : 0;
301 /* SPIs have restrictions on the supported types */
302 if (gicirq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
303 type != IRQ_TYPE_EDGE_RISING)
306 ret = gic_configure_irq(gicirq, type, base + GIC_DIST_CONFIG, NULL);
307 if (ret && gicirq < 32) {
308 /* Misconfigured PPIs are usually not fatal */
309 pr_warn("GIC: PPI%d is secure or misconfigured\n", gicirq - 16);
316 static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
318 /* Only interrupts on the primary GIC can be forwarded to a vcpu. */
319 if (cascading_gic_irq(d) || gic_irq(d) < 16)
323 irqd_set_forwarded_to_vcpu(d);
325 irqd_clr_forwarded_to_vcpu(d);
329 static int gic_retrigger(struct irq_data *data)
331 return !gic_irq_set_irqchip_state(data, IRQCHIP_STATE_PENDING, true);
334 static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
337 struct gic_chip_data *gic = &gic_data[0];
338 void __iomem *cpu_base = gic_data_cpu_base(gic);
341 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
342 irqnr = irqstat & GICC_IAR_INT_ID_MASK;
344 if (unlikely(irqnr >= 1020))
347 if (static_branch_likely(&supports_deactivate_key))
348 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
352 * Ensure any shared data written by the CPU sending the IPI
353 * is read after we've read the ACK register on the GIC.
355 * Pairs with the write barrier in gic_ipi_send_mask
361 * The GIC encodes the source CPU in GICC_IAR,
362 * leading to the deactivation to fail if not
363 * written back as is to GICC_EOI. Stash the INTID
364 * away for gic_eoi_irq() to write back. This only
365 * works because we don't nest SGIs...
367 this_cpu_write(sgi_intid, irqstat);
370 handle_domain_irq(gic->domain, irqnr, regs);
374 static void gic_handle_cascade_irq(struct irq_desc *desc)
376 struct gic_chip_data *chip_data = irq_desc_get_handler_data(desc);
377 struct irq_chip *chip = irq_desc_get_chip(desc);
378 unsigned int gic_irq;
379 unsigned long status;
382 chained_irq_enter(chip, desc);
384 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
386 gic_irq = (status & GICC_IAR_INT_ID_MASK);
387 if (gic_irq == GICC_INT_SPURIOUS)
391 ret = generic_handle_domain_irq(chip_data->domain, gic_irq);
393 handle_bad_irq(desc);
395 chained_irq_exit(chip, desc);
398 static const struct irq_chip gic_chip = {
399 .irq_mask = gic_mask_irq,
400 .irq_unmask = gic_unmask_irq,
401 .irq_eoi = gic_eoi_irq,
402 .irq_set_type = gic_set_type,
403 .irq_retrigger = gic_retrigger,
404 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
405 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
406 .flags = IRQCHIP_SET_TYPE_MASKED |
407 IRQCHIP_SKIP_SET_WAKE |
408 IRQCHIP_MASK_ON_SUSPEND,
411 void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
413 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
414 irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq,
418 static u8 gic_get_cpumask(struct gic_chip_data *gic)
420 void __iomem *base = gic_data_dist_base(gic);
423 for (i = mask = 0; i < 32; i += 4) {
424 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
431 if (!mask && num_possible_cpus() > 1)
432 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
437 static bool gic_check_gicv2(void __iomem *base)
439 u32 val = readl_relaxed(base + GIC_CPU_IDENT);
440 return (val & 0xff0fff) == 0x02043B;
443 static void gic_cpu_if_up(struct gic_chip_data *gic)
445 void __iomem *cpu_base = gic_data_cpu_base(gic);
450 if (gic == &gic_data[0] && static_branch_likely(&supports_deactivate_key))
451 mode = GIC_CPU_CTRL_EOImodeNS;
453 if (gic_check_gicv2(cpu_base))
454 for (i = 0; i < 4; i++)
455 writel_relaxed(0, cpu_base + GIC_CPU_ACTIVEPRIO + i * 4);
458 * Preserve bypass disable bits to be written back later
460 bypass = readl(cpu_base + GIC_CPU_CTRL);
461 bypass &= GICC_DIS_BYPASS_MASK;
463 writel_relaxed(bypass | mode | GICC_ENABLE, cpu_base + GIC_CPU_CTRL);
467 static void gic_dist_init(struct gic_chip_data *gic)
471 unsigned int gic_irqs = gic->gic_irqs;
472 void __iomem *base = gic_data_dist_base(gic);
474 writel_relaxed(GICD_DISABLE, base + GIC_DIST_CTRL);
477 * Set all global interrupts to this CPU only.
479 cpumask = gic_get_cpumask(gic);
480 cpumask |= cpumask << 8;
481 cpumask |= cpumask << 16;
482 for (i = 32; i < gic_irqs; i += 4)
483 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
485 gic_dist_config(base, gic_irqs, NULL);
487 writel_relaxed(GICD_ENABLE, base + GIC_DIST_CTRL);
490 static int gic_cpu_init(struct gic_chip_data *gic)
492 void __iomem *dist_base = gic_data_dist_base(gic);
493 void __iomem *base = gic_data_cpu_base(gic);
494 unsigned int cpu_mask, cpu = smp_processor_id();
498 * Setting up the CPU map is only relevant for the primary GIC
499 * because any nested/secondary GICs do not directly interface
502 if (gic == &gic_data[0]) {
504 * Get what the GIC says our CPU mask is.
506 if (WARN_ON(cpu >= NR_GIC_CPU_IF))
509 gic_check_cpu_features();
510 cpu_mask = gic_get_cpumask(gic);
511 gic_cpu_map[cpu] = cpu_mask;
514 * Clear our mask from the other map entries in case they're
517 for (i = 0; i < NR_GIC_CPU_IF; i++)
519 gic_cpu_map[i] &= ~cpu_mask;
522 gic_cpu_config(dist_base, 32, NULL);
524 writel_relaxed(GICC_INT_PRI_THRESHOLD, base + GIC_CPU_PRIMASK);
530 int gic_cpu_if_down(unsigned int gic_nr)
532 void __iomem *cpu_base;
535 if (gic_nr >= CONFIG_ARM_GIC_MAX_NR)
538 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
539 val = readl(cpu_base + GIC_CPU_CTRL);
541 writel_relaxed(val, cpu_base + GIC_CPU_CTRL);
546 #if defined(CONFIG_CPU_PM) || defined(CONFIG_ARM_GIC_PM)
548 * Saves the GIC distributor registers during suspend or idle. Must be called
549 * with interrupts disabled but before powering down the GIC. After calling
550 * this function, no interrupts will be delivered by the GIC, and another
551 * platform-specific wakeup source must be enabled.
553 void gic_dist_save(struct gic_chip_data *gic)
555 unsigned int gic_irqs;
556 void __iomem *dist_base;
562 gic_irqs = gic->gic_irqs;
563 dist_base = gic_data_dist_base(gic);
568 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
569 gic->saved_spi_conf[i] =
570 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
572 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
573 gic->saved_spi_target[i] =
574 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
576 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
577 gic->saved_spi_enable[i] =
578 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
580 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
581 gic->saved_spi_active[i] =
582 readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4);
586 * Restores the GIC distributor registers during resume or when coming out of
587 * idle. Must be called before enabling interrupts. If a level interrupt
588 * that occurred while the GIC was suspended is still present, it will be
589 * handled normally, but any edge interrupts that occurred will not be seen by
590 * the GIC and need to be handled by the platform-specific wakeup source.
592 void gic_dist_restore(struct gic_chip_data *gic)
594 unsigned int gic_irqs;
596 void __iomem *dist_base;
601 gic_irqs = gic->gic_irqs;
602 dist_base = gic_data_dist_base(gic);
607 writel_relaxed(GICD_DISABLE, dist_base + GIC_DIST_CTRL);
609 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
610 writel_relaxed(gic->saved_spi_conf[i],
611 dist_base + GIC_DIST_CONFIG + i * 4);
613 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
614 writel_relaxed(GICD_INT_DEF_PRI_X4,
615 dist_base + GIC_DIST_PRI + i * 4);
617 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
618 writel_relaxed(gic->saved_spi_target[i],
619 dist_base + GIC_DIST_TARGET + i * 4);
621 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) {
622 writel_relaxed(GICD_INT_EN_CLR_X32,
623 dist_base + GIC_DIST_ENABLE_CLEAR + i * 4);
624 writel_relaxed(gic->saved_spi_enable[i],
625 dist_base + GIC_DIST_ENABLE_SET + i * 4);
628 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++) {
629 writel_relaxed(GICD_INT_EN_CLR_X32,
630 dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4);
631 writel_relaxed(gic->saved_spi_active[i],
632 dist_base + GIC_DIST_ACTIVE_SET + i * 4);
635 writel_relaxed(GICD_ENABLE, dist_base + GIC_DIST_CTRL);
638 void gic_cpu_save(struct gic_chip_data *gic)
642 void __iomem *dist_base;
643 void __iomem *cpu_base;
648 dist_base = gic_data_dist_base(gic);
649 cpu_base = gic_data_cpu_base(gic);
651 if (!dist_base || !cpu_base)
654 ptr = raw_cpu_ptr(gic->saved_ppi_enable);
655 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
656 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
658 ptr = raw_cpu_ptr(gic->saved_ppi_active);
659 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
660 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ACTIVE_SET + i * 4);
662 ptr = raw_cpu_ptr(gic->saved_ppi_conf);
663 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
664 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
668 void gic_cpu_restore(struct gic_chip_data *gic)
672 void __iomem *dist_base;
673 void __iomem *cpu_base;
678 dist_base = gic_data_dist_base(gic);
679 cpu_base = gic_data_cpu_base(gic);
681 if (!dist_base || !cpu_base)
684 ptr = raw_cpu_ptr(gic->saved_ppi_enable);
685 for (i = 0; i < DIV_ROUND_UP(32, 32); i++) {
686 writel_relaxed(GICD_INT_EN_CLR_X32,
687 dist_base + GIC_DIST_ENABLE_CLEAR + i * 4);
688 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
691 ptr = raw_cpu_ptr(gic->saved_ppi_active);
692 for (i = 0; i < DIV_ROUND_UP(32, 32); i++) {
693 writel_relaxed(GICD_INT_EN_CLR_X32,
694 dist_base + GIC_DIST_ACTIVE_CLEAR + i * 4);
695 writel_relaxed(ptr[i], dist_base + GIC_DIST_ACTIVE_SET + i * 4);
698 ptr = raw_cpu_ptr(gic->saved_ppi_conf);
699 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
700 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
702 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
703 writel_relaxed(GICD_INT_DEF_PRI_X4,
704 dist_base + GIC_DIST_PRI + i * 4);
706 writel_relaxed(GICC_INT_PRI_THRESHOLD, cpu_base + GIC_CPU_PRIMASK);
710 static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
714 for (i = 0; i < CONFIG_ARM_GIC_MAX_NR; i++) {
717 gic_cpu_save(&gic_data[i]);
719 case CPU_PM_ENTER_FAILED:
721 gic_cpu_restore(&gic_data[i]);
723 case CPU_CLUSTER_PM_ENTER:
724 gic_dist_save(&gic_data[i]);
726 case CPU_CLUSTER_PM_ENTER_FAILED:
727 case CPU_CLUSTER_PM_EXIT:
728 gic_dist_restore(&gic_data[i]);
736 static struct notifier_block gic_notifier_block = {
737 .notifier_call = gic_notifier,
740 static int gic_pm_init(struct gic_chip_data *gic)
742 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
744 if (WARN_ON(!gic->saved_ppi_enable))
747 gic->saved_ppi_active = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
749 if (WARN_ON(!gic->saved_ppi_active))
750 goto free_ppi_enable;
752 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
754 if (WARN_ON(!gic->saved_ppi_conf))
755 goto free_ppi_active;
757 if (gic == &gic_data[0])
758 cpu_pm_register_notifier(&gic_notifier_block);
763 free_percpu(gic->saved_ppi_active);
765 free_percpu(gic->saved_ppi_enable);
770 static int gic_pm_init(struct gic_chip_data *gic)
777 static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
780 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + gic_irq(d);
784 cpu = cpumask_any_and(mask_val, cpu_online_mask);
786 cpu = cpumask_first(mask_val);
788 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
791 writeb_relaxed(gic_cpu_map[cpu], reg);
792 irq_data_update_effective_affinity(d, cpumask_of(cpu));
794 return IRQ_SET_MASK_OK_DONE;
797 static void gic_ipi_send_mask(struct irq_data *d, const struct cpumask *mask)
800 unsigned long flags, map = 0;
802 if (unlikely(nr_cpu_ids == 1)) {
803 /* Only one CPU? let's do a self-IPI... */
804 writel_relaxed(2 << 24 | d->hwirq,
805 gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
809 gic_lock_irqsave(flags);
811 /* Convert our logical CPU mask into a physical one. */
812 for_each_cpu(cpu, mask)
813 map |= gic_cpu_map[cpu];
816 * Ensure that stores to Normal memory are visible to the
817 * other CPUs before they observe us issuing the IPI.
821 /* this always happens on GIC0 */
822 writel_relaxed(map << 16 | d->hwirq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
824 gic_unlock_irqrestore(flags);
827 static int gic_starting_cpu(unsigned int cpu)
829 gic_cpu_init(&gic_data[0]);
833 static __init void gic_smp_init(void)
835 struct irq_fwspec sgi_fwspec = {
836 .fwnode = gic_data[0].domain->fwnode,
841 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_GIC_STARTING,
842 "irqchip/arm/gic:starting",
843 gic_starting_cpu, NULL);
845 base_sgi = __irq_domain_alloc_irqs(gic_data[0].domain, -1, 8,
846 NUMA_NO_NODE, &sgi_fwspec,
848 if (WARN_ON(base_sgi <= 0))
851 set_smp_ipi_range(base_sgi, 8);
854 #define gic_smp_init() do { } while(0)
855 #define gic_set_affinity NULL
856 #define gic_ipi_send_mask NULL
859 #ifdef CONFIG_BL_SWITCHER
861 * gic_send_sgi - send a SGI directly to given CPU interface number
863 * cpu_id: the ID for the destination CPU interface
864 * irq: the IPI number to send a SGI for
866 void gic_send_sgi(unsigned int cpu_id, unsigned int irq)
868 BUG_ON(cpu_id >= NR_GIC_CPU_IF);
869 cpu_id = 1 << cpu_id;
870 /* this always happens on GIC0 */
871 writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
875 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
877 * @cpu: the logical CPU number to get the GIC ID for.
879 * Return the CPU interface ID for the given logical CPU number,
880 * or -1 if the CPU number is too large or the interface ID is
881 * unknown (more than one bit set).
883 int gic_get_cpu_id(unsigned int cpu)
885 unsigned int cpu_bit;
887 if (cpu >= NR_GIC_CPU_IF)
889 cpu_bit = gic_cpu_map[cpu];
890 if (cpu_bit & (cpu_bit - 1))
892 return __ffs(cpu_bit);
896 * gic_migrate_target - migrate IRQs to another CPU interface
898 * @new_cpu_id: the CPU target ID to migrate IRQs to
900 * Migrate all peripheral interrupts with a target matching the current CPU
901 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
902 * is also updated. Targets to other CPU interfaces are unchanged.
903 * This must be called with IRQs locally disabled.
905 void gic_migrate_target(unsigned int new_cpu_id)
907 unsigned int cur_cpu_id, gic_irqs, gic_nr = 0;
908 void __iomem *dist_base;
909 int i, ror_val, cpu = smp_processor_id();
910 u32 val, cur_target_mask, active_mask;
912 BUG_ON(gic_nr >= CONFIG_ARM_GIC_MAX_NR);
914 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
917 gic_irqs = gic_data[gic_nr].gic_irqs;
919 cur_cpu_id = __ffs(gic_cpu_map[cpu]);
920 cur_target_mask = 0x01010101 << cur_cpu_id;
921 ror_val = (cur_cpu_id - new_cpu_id) & 31;
925 /* Update the target interface for this logical CPU */
926 gic_cpu_map[cpu] = 1 << new_cpu_id;
929 * Find all the peripheral interrupts targeting the current
930 * CPU interface and migrate them to the new CPU interface.
931 * We skip DIST_TARGET 0 to 7 as they are read-only.
933 for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) {
934 val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
935 active_mask = val & cur_target_mask;
938 val |= ror32(active_mask, ror_val);
939 writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4);
946 * Now let's migrate and clear any potential SGIs that might be
947 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
948 * is a banked register, we can only forward the SGI using
949 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
950 * doesn't use that information anyway.
952 * For the same reason we do not adjust SGI source information
953 * for previously sent SGIs by us to other CPUs either.
955 for (i = 0; i < 16; i += 4) {
957 val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i);
960 writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i);
961 for (j = i; j < i + 4; j++) {
963 writel_relaxed((1 << (new_cpu_id + 16)) | j,
964 dist_base + GIC_DIST_SOFTINT);
971 * gic_get_sgir_physaddr - get the physical address for the SGI register
973 * Return the physical address of the SGI register to be used
974 * by some early assembly code when the kernel is not yet available.
976 static unsigned long gic_dist_physaddr;
978 unsigned long gic_get_sgir_physaddr(void)
980 if (!gic_dist_physaddr)
982 return gic_dist_physaddr + GIC_DIST_SOFTINT;
985 static void __init gic_init_physaddr(struct device_node *node)
988 if (of_address_to_resource(node, 0, &res) == 0) {
989 gic_dist_physaddr = res.start;
990 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr);
995 #define gic_init_physaddr(node) do { } while (0)
998 static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
1001 struct gic_chip_data *gic = d->host_data;
1002 struct irq_data *irqd = irq_desc_get_irq_data(irq_to_desc(irq));
1006 irq_set_percpu_devid(irq);
1007 irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data,
1008 handle_percpu_devid_irq, NULL, NULL);
1011 irq_domain_set_info(d, irq, hw, &gic->chip, d->host_data,
1012 handle_fasteoi_irq, NULL, NULL);
1014 irqd_set_single_target(irqd);
1018 /* Prevents SW retriggers which mess up the ACK/EOI ordering */
1019 irqd_set_handle_enforce_irqctx(irqd);
1023 static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq)
1027 static int gic_irq_domain_translate(struct irq_domain *d,
1028 struct irq_fwspec *fwspec,
1029 unsigned long *hwirq,
1032 if (fwspec->param_count == 1 && fwspec->param[0] < 16) {
1033 *hwirq = fwspec->param[0];
1034 *type = IRQ_TYPE_EDGE_RISING;
1038 if (is_of_node(fwspec->fwnode)) {
1039 if (fwspec->param_count < 3)
1042 switch (fwspec->param[0]) {
1044 *hwirq = fwspec->param[1] + 32;
1047 *hwirq = fwspec->param[1] + 16;
1053 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
1055 /* Make it clear that broken DTs are... broken */
1056 WARN_ON(*type == IRQ_TYPE_NONE);
1060 if (is_fwnode_irqchip(fwspec->fwnode)) {
1061 if(fwspec->param_count != 2)
1064 *hwirq = fwspec->param[0];
1065 *type = fwspec->param[1];
1067 WARN_ON(*type == IRQ_TYPE_NONE);
1074 static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
1075 unsigned int nr_irqs, void *arg)
1078 irq_hw_number_t hwirq;
1079 unsigned int type = IRQ_TYPE_NONE;
1080 struct irq_fwspec *fwspec = arg;
1082 ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
1086 for (i = 0; i < nr_irqs; i++) {
1087 ret = gic_irq_domain_map(domain, virq + i, hwirq + i);
1095 static const struct irq_domain_ops gic_irq_domain_hierarchy_ops = {
1096 .translate = gic_irq_domain_translate,
1097 .alloc = gic_irq_domain_alloc,
1098 .free = irq_domain_free_irqs_top,
1101 static const struct irq_domain_ops gic_irq_domain_ops = {
1102 .map = gic_irq_domain_map,
1103 .unmap = gic_irq_domain_unmap,
1106 static void gic_init_chip(struct gic_chip_data *gic, struct device *dev,
1107 const char *name, bool use_eoimode1)
1109 /* Initialize irq_chip */
1110 gic->chip = gic_chip;
1111 gic->chip.name = name;
1112 gic->chip.parent_device = dev;
1115 gic->chip.irq_mask = gic_eoimode1_mask_irq;
1116 gic->chip.irq_eoi = gic_eoimode1_eoi_irq;
1117 gic->chip.irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity;
1120 if (gic == &gic_data[0]) {
1121 gic->chip.irq_set_affinity = gic_set_affinity;
1122 gic->chip.ipi_send_mask = gic_ipi_send_mask;
1126 static int gic_init_bases(struct gic_chip_data *gic,
1127 struct fwnode_handle *handle)
1131 if (IS_ENABLED(CONFIG_GIC_NON_BANKED) && gic->percpu_offset) {
1132 /* Frankein-GIC without banked registers... */
1135 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
1136 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
1137 if (WARN_ON(!gic->dist_base.percpu_base ||
1138 !gic->cpu_base.percpu_base)) {
1143 for_each_possible_cpu(cpu) {
1144 u32 mpidr = cpu_logical_map(cpu);
1145 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
1146 unsigned long offset = gic->percpu_offset * core_id;
1147 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) =
1148 gic->raw_dist_base + offset;
1149 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) =
1150 gic->raw_cpu_base + offset;
1153 enable_frankengic();
1155 /* Normal, sane GIC... */
1156 WARN(gic->percpu_offset,
1157 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
1158 gic->percpu_offset);
1159 gic->dist_base.common_base = gic->raw_dist_base;
1160 gic->cpu_base.common_base = gic->raw_cpu_base;
1164 * Find out how many interrupts are supported.
1165 * The GIC only supports up to 1020 interrupt sources.
1167 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
1168 gic_irqs = (gic_irqs + 1) * 32;
1169 if (gic_irqs > 1020)
1171 gic->gic_irqs = gic_irqs;
1173 if (handle) { /* DT/ACPI */
1174 gic->domain = irq_domain_create_linear(handle, gic_irqs,
1175 &gic_irq_domain_hierarchy_ops,
1177 } else { /* Legacy support */
1179 * For primary GICs, skip over SGIs.
1180 * No secondary GIC support whatsoever.
1184 gic_irqs -= 16; /* calculate # of irqs to allocate */
1186 irq_base = irq_alloc_descs(16, 16, gic_irqs,
1189 WARN(1, "Cannot allocate irq_descs @ IRQ16, assuming pre-allocated\n");
1193 gic->domain = irq_domain_add_legacy(NULL, gic_irqs, irq_base,
1194 16, &gic_irq_domain_ops, gic);
1197 if (WARN_ON(!gic->domain)) {
1203 ret = gic_cpu_init(gic);
1207 ret = gic_pm_init(gic);
1214 if (IS_ENABLED(CONFIG_GIC_NON_BANKED) && gic->percpu_offset) {
1215 free_percpu(gic->dist_base.percpu_base);
1216 free_percpu(gic->cpu_base.percpu_base);
1222 static int __init __gic_init_bases(struct gic_chip_data *gic,
1223 struct fwnode_handle *handle)
1228 if (WARN_ON(!gic || gic->domain))
1231 if (gic == &gic_data[0]) {
1233 * Initialize the CPU interface map to all CPUs.
1234 * It will be refined as each CPU probes its ID.
1235 * This is only necessary for the primary GIC.
1237 for (i = 0; i < NR_GIC_CPU_IF; i++)
1238 gic_cpu_map[i] = 0xff;
1240 set_handle_irq(gic_handle_irq);
1241 if (static_branch_likely(&supports_deactivate_key))
1242 pr_info("GIC: Using split EOI/Deactivate mode\n");
1245 if (static_branch_likely(&supports_deactivate_key) && gic == &gic_data[0]) {
1246 name = kasprintf(GFP_KERNEL, "GICv2");
1247 gic_init_chip(gic, NULL, name, true);
1249 name = kasprintf(GFP_KERNEL, "GIC-%d", (int)(gic-&gic_data[0]));
1250 gic_init_chip(gic, NULL, name, false);
1253 ret = gic_init_bases(gic, handle);
1256 else if (gic == &gic_data[0])
1262 void __init gic_init(void __iomem *dist_base, void __iomem *cpu_base)
1264 struct gic_chip_data *gic;
1267 * Non-DT/ACPI systems won't run a hypervisor, so let's not
1268 * bother with these...
1270 static_branch_disable(&supports_deactivate_key);
1273 gic->raw_dist_base = dist_base;
1274 gic->raw_cpu_base = cpu_base;
1276 __gic_init_bases(gic, NULL);
1279 static void gic_teardown(struct gic_chip_data *gic)
1284 if (gic->raw_dist_base)
1285 iounmap(gic->raw_dist_base);
1286 if (gic->raw_cpu_base)
1287 iounmap(gic->raw_cpu_base);
1291 static int gic_cnt __initdata;
1292 static bool gicv2_force_probe;
1294 static int __init gicv2_force_probe_cfg(char *buf)
1296 return strtobool(buf, &gicv2_force_probe);
1298 early_param("irqchip.gicv2_force_probe", gicv2_force_probe_cfg);
1300 static bool gic_check_eoimode(struct device_node *node, void __iomem **base)
1302 struct resource cpuif_res;
1304 of_address_to_resource(node, 1, &cpuif_res);
1306 if (!is_hyp_mode_available())
1308 if (resource_size(&cpuif_res) < SZ_8K) {
1311 * Check for a stupid firmware that only exposes the
1312 * first page of a GICv2.
1314 if (!gic_check_gicv2(*base))
1317 if (!gicv2_force_probe) {
1318 pr_warn("GIC: GICv2 detected, but range too small and irqchip.gicv2_force_probe not set\n");
1322 alt = ioremap(cpuif_res.start, SZ_8K);
1325 if (!gic_check_gicv2(alt + SZ_4K)) {
1327 * The first page was that of a GICv2, and
1328 * the second was *something*. Let's trust it
1329 * to be a GICv2, and update the mapping.
1331 pr_warn("GIC: GICv2 at %pa, but range is too small (broken DT?), assuming 8kB\n",
1339 * We detected *two* initial GICv2 pages in a
1340 * row. Could be a GICv2 aliased over two 64kB
1341 * pages. Update the resource, map the iospace, and
1345 alt = ioremap(cpuif_res.start, SZ_128K);
1348 pr_warn("GIC: Aliased GICv2 at %pa, trying to find the canonical range over 128kB\n",
1350 cpuif_res.end = cpuif_res.start + SZ_128K -1;
1354 if (resource_size(&cpuif_res) == SZ_128K) {
1356 * Verify that we have the first 4kB of a GICv2
1357 * aliased over the first 64kB by checking the
1358 * GICC_IIDR register on both ends.
1360 if (!gic_check_gicv2(*base) ||
1361 !gic_check_gicv2(*base + 0xf000))
1365 * Move the base up by 60kB, so that we have a 8kB
1366 * contiguous region, which allows us to use GICC_DIR
1367 * at its normal offset. Please pass me that bucket.
1370 cpuif_res.start += 0xf000;
1371 pr_warn("GIC: Adjusting CPU interface base to %pa\n",
1378 static int gic_of_setup(struct gic_chip_data *gic, struct device_node *node)
1383 gic->raw_dist_base = of_iomap(node, 0);
1384 if (WARN(!gic->raw_dist_base, "unable to map gic dist registers\n"))
1387 gic->raw_cpu_base = of_iomap(node, 1);
1388 if (WARN(!gic->raw_cpu_base, "unable to map gic cpu registers\n"))
1391 if (of_property_read_u32(node, "cpu-offset", &gic->percpu_offset))
1392 gic->percpu_offset = 0;
1402 int gic_of_init_child(struct device *dev, struct gic_chip_data **gic, int irq)
1406 if (!dev || !dev->of_node || !gic || !irq)
1409 *gic = devm_kzalloc(dev, sizeof(**gic), GFP_KERNEL);
1413 gic_init_chip(*gic, dev, dev->of_node->name, false);
1415 ret = gic_of_setup(*gic, dev->of_node);
1419 ret = gic_init_bases(*gic, &dev->of_node->fwnode);
1425 irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq, *gic);
1430 static void __init gic_of_setup_kvm_info(struct device_node *node)
1433 struct resource *vctrl_res = &gic_v2_kvm_info.vctrl;
1434 struct resource *vcpu_res = &gic_v2_kvm_info.vcpu;
1436 gic_v2_kvm_info.type = GIC_V2;
1438 gic_v2_kvm_info.maint_irq = irq_of_parse_and_map(node, 0);
1439 if (!gic_v2_kvm_info.maint_irq)
1442 ret = of_address_to_resource(node, 2, vctrl_res);
1446 ret = of_address_to_resource(node, 3, vcpu_res);
1450 if (static_branch_likely(&supports_deactivate_key))
1451 vgic_set_kvm_info(&gic_v2_kvm_info);
1455 gic_of_init(struct device_node *node, struct device_node *parent)
1457 struct gic_chip_data *gic;
1463 if (WARN_ON(gic_cnt >= CONFIG_ARM_GIC_MAX_NR))
1466 gic = &gic_data[gic_cnt];
1468 ret = gic_of_setup(gic, node);
1473 * Disable split EOI/Deactivate if either HYP is not available
1474 * or the CPU interface is too small.
1476 if (gic_cnt == 0 && !gic_check_eoimode(node, &gic->raw_cpu_base))
1477 static_branch_disable(&supports_deactivate_key);
1479 ret = __gic_init_bases(gic, &node->fwnode);
1486 gic_init_physaddr(node);
1487 gic_of_setup_kvm_info(node);
1491 irq = irq_of_parse_and_map(node, 0);
1492 gic_cascade_irq(gic_cnt, irq);
1495 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
1496 gicv2m_init(&node->fwnode, gic_data[gic_cnt].domain);
1501 IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init);
1502 IRQCHIP_DECLARE(arm11mp_gic, "arm,arm11mp-gic", gic_of_init);
1503 IRQCHIP_DECLARE(arm1176jzf_dc_gic, "arm,arm1176jzf-devchip-gic", gic_of_init);
1504 IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
1505 IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
1506 IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init);
1507 IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
1508 IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
1509 IRQCHIP_DECLARE(pl390, "arm,pl390", gic_of_init);
1511 int gic_of_init_child(struct device *dev, struct gic_chip_data **gic, int irq)
1520 phys_addr_t cpu_phys_base;
1523 phys_addr_t vctrl_base;
1524 phys_addr_t vcpu_base;
1525 } acpi_data __initdata;
1528 gic_acpi_parse_madt_cpu(union acpi_subtable_headers *header,
1529 const unsigned long end)
1531 struct acpi_madt_generic_interrupt *processor;
1532 phys_addr_t gic_cpu_base;
1533 static int cpu_base_assigned;
1535 processor = (struct acpi_madt_generic_interrupt *)header;
1537 if (BAD_MADT_GICC_ENTRY(processor, end))
1541 * There is no support for non-banked GICv1/2 register in ACPI spec.
1542 * All CPU interface addresses have to be the same.
1544 gic_cpu_base = processor->base_address;
1545 if (cpu_base_assigned && gic_cpu_base != acpi_data.cpu_phys_base)
1548 acpi_data.cpu_phys_base = gic_cpu_base;
1549 acpi_data.maint_irq = processor->vgic_interrupt;
1550 acpi_data.maint_irq_mode = (processor->flags & ACPI_MADT_VGIC_IRQ_MODE) ?
1551 ACPI_EDGE_SENSITIVE : ACPI_LEVEL_SENSITIVE;
1552 acpi_data.vctrl_base = processor->gich_base_address;
1553 acpi_data.vcpu_base = processor->gicv_base_address;
1555 cpu_base_assigned = 1;
1559 /* The things you have to do to just *count* something... */
1560 static int __init acpi_dummy_func(union acpi_subtable_headers *header,
1561 const unsigned long end)
1566 static bool __init acpi_gic_redist_is_present(void)
1568 return acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR,
1569 acpi_dummy_func, 0) > 0;
1572 static bool __init gic_validate_dist(struct acpi_subtable_header *header,
1573 struct acpi_probe_entry *ape)
1575 struct acpi_madt_generic_distributor *dist;
1576 dist = (struct acpi_madt_generic_distributor *)header;
1578 return (dist->version == ape->driver_data &&
1579 (dist->version != ACPI_MADT_GIC_VERSION_NONE ||
1580 !acpi_gic_redist_is_present()));
1583 #define ACPI_GICV2_DIST_MEM_SIZE (SZ_4K)
1584 #define ACPI_GIC_CPU_IF_MEM_SIZE (SZ_8K)
1585 #define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K)
1586 #define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K)
1588 static void __init gic_acpi_setup_kvm_info(void)
1591 struct resource *vctrl_res = &gic_v2_kvm_info.vctrl;
1592 struct resource *vcpu_res = &gic_v2_kvm_info.vcpu;
1594 gic_v2_kvm_info.type = GIC_V2;
1596 if (!acpi_data.vctrl_base)
1599 vctrl_res->flags = IORESOURCE_MEM;
1600 vctrl_res->start = acpi_data.vctrl_base;
1601 vctrl_res->end = vctrl_res->start + ACPI_GICV2_VCTRL_MEM_SIZE - 1;
1603 if (!acpi_data.vcpu_base)
1606 vcpu_res->flags = IORESOURCE_MEM;
1607 vcpu_res->start = acpi_data.vcpu_base;
1608 vcpu_res->end = vcpu_res->start + ACPI_GICV2_VCPU_MEM_SIZE - 1;
1610 irq = acpi_register_gsi(NULL, acpi_data.maint_irq,
1611 acpi_data.maint_irq_mode,
1616 gic_v2_kvm_info.maint_irq = irq;
1618 vgic_set_kvm_info(&gic_v2_kvm_info);
1621 static int __init gic_v2_acpi_init(union acpi_subtable_headers *header,
1622 const unsigned long end)
1624 struct acpi_madt_generic_distributor *dist;
1625 struct fwnode_handle *domain_handle;
1626 struct gic_chip_data *gic = &gic_data[0];
1629 /* Collect CPU base addresses */
1630 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1631 gic_acpi_parse_madt_cpu, 0);
1633 pr_err("No valid GICC entries exist\n");
1637 gic->raw_cpu_base = ioremap(acpi_data.cpu_phys_base, ACPI_GIC_CPU_IF_MEM_SIZE);
1638 if (!gic->raw_cpu_base) {
1639 pr_err("Unable to map GICC registers\n");
1643 dist = (struct acpi_madt_generic_distributor *)header;
1644 gic->raw_dist_base = ioremap(dist->base_address,
1645 ACPI_GICV2_DIST_MEM_SIZE);
1646 if (!gic->raw_dist_base) {
1647 pr_err("Unable to map GICD registers\n");
1653 * Disable split EOI/Deactivate if HYP is not available. ACPI
1654 * guarantees that we'll always have a GICv2, so the CPU
1655 * interface will always be the right size.
1657 if (!is_hyp_mode_available())
1658 static_branch_disable(&supports_deactivate_key);
1661 * Initialize GIC instance zero (no multi-GIC support).
1663 domain_handle = irq_domain_alloc_fwnode(&dist->base_address);
1664 if (!domain_handle) {
1665 pr_err("Unable to allocate domain handle\n");
1670 ret = __gic_init_bases(gic, domain_handle);
1672 pr_err("Failed to initialise GIC\n");
1673 irq_domain_free_fwnode(domain_handle);
1678 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle);
1680 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
1681 gicv2m_init(NULL, gic_data[0].domain);
1683 if (static_branch_likely(&supports_deactivate_key))
1684 gic_acpi_setup_kvm_info();
1688 IRQCHIP_ACPI_DECLARE(gic_v2, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1689 gic_validate_dist, ACPI_MADT_GIC_VERSION_V2,
1691 IRQCHIP_ACPI_DECLARE(gic_v2_maybe, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1692 gic_validate_dist, ACPI_MADT_GIC_VERSION_NONE,