1 /* via_dma.c -- DMA support for the VIA Unichrome/Pro
3 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * Copyright 2004 Digeo, Inc., Palo Alto, CA, U.S.A.
9 * Copyright 2004 The Unichrome project.
10 * All Rights Reserved.
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sub license,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
19 * The above copyright notice and this permission notice (including the
20 * next paragraph) shall be included in all copies or substantial portions
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
26 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
27 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
28 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
29 * USE OR OTHER DEALINGS IN THE SOFTWARE.
37 #include <linux/delay.h>
38 #include <linux/uaccess.h>
41 #include <drm/drm_agpsupport.h>
42 #include <drm/drm_device.h>
43 #include <drm/drm_file.h>
44 #include <drm/via_drm.h>
47 #include "via_3d_reg.h"
49 #define CMDBUF_ALIGNMENT_SIZE (0x100)
50 #define CMDBUF_ALIGNMENT_MASK (0x0ff)
52 /* defines for VIA 3D registers */
53 #define VIA_REG_STATUS 0x400
54 #define VIA_REG_TRANSET 0x43C
55 #define VIA_REG_TRANSPACE 0x440
57 /* VIA_REG_STATUS(0x400): Engine Status */
58 #define VIA_CMD_RGTR_BUSY 0x00000080 /* Command Regulator is busy */
59 #define VIA_2D_ENG_BUSY 0x00000001 /* 2D Engine is busy */
60 #define VIA_3D_ENG_BUSY 0x00000002 /* 3D Engine is busy */
61 #define VIA_VR_QUEUE_BUSY 0x00020000 /* Virtual Queue is busy */
63 #define SetReg2DAGP(nReg, nData) { \
64 *((uint32_t *)(vb)) = ((nReg) >> 2) | HALCYON_HEADER1; \
65 *((uint32_t *)(vb) + 1) = (nData); \
66 vb = ((uint32_t *)vb) + 2; \
67 dev_priv->dma_low += 8; \
70 #define via_flush_write_combine() mb()
72 #define VIA_OUT_RING_QW(w1, w2) do { \
75 dev_priv->dma_low += 8; \
78 static void via_cmdbuf_start(drm_via_private_t *dev_priv);
79 static void via_cmdbuf_pause(drm_via_private_t *dev_priv);
80 static void via_cmdbuf_reset(drm_via_private_t *dev_priv);
81 static void via_cmdbuf_rewind(drm_via_private_t *dev_priv);
82 static int via_wait_idle(drm_via_private_t *dev_priv);
83 static void via_pad_cache(drm_via_private_t *dev_priv, int qwords);
86 * Free space in command buffer.
89 static uint32_t via_cmdbuf_space(drm_via_private_t *dev_priv)
91 uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
92 uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
94 return ((hw_addr <= dev_priv->dma_low) ?
95 (dev_priv->dma_high + hw_addr - dev_priv->dma_low) :
96 (hw_addr - dev_priv->dma_low));
100 * How much does the command regulator lag behind?
103 static uint32_t via_cmdbuf_lag(drm_via_private_t *dev_priv)
105 uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
106 uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
108 return ((hw_addr <= dev_priv->dma_low) ?
109 (dev_priv->dma_low - hw_addr) :
110 (dev_priv->dma_wrap + dev_priv->dma_low - hw_addr));
114 * Check that the given size fits in the buffer, otherwise wait.
118 via_cmdbuf_wait(drm_via_private_t *dev_priv, unsigned int size)
120 uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
121 uint32_t cur_addr, hw_addr, next_addr;
122 volatile uint32_t *hw_addr_ptr;
124 hw_addr_ptr = dev_priv->hw_addr_ptr;
125 cur_addr = dev_priv->dma_low;
126 next_addr = cur_addr + size + 512 * 1024;
129 hw_addr = *hw_addr_ptr - agp_base;
132 ("via_cmdbuf_wait timed out hw %x cur_addr %x next_addr %x\n",
133 hw_addr, cur_addr, next_addr);
136 if ((cur_addr < hw_addr) && (next_addr >= hw_addr))
138 } while ((cur_addr < hw_addr) && (next_addr >= hw_addr));
143 * Checks whether buffer head has reach the end. Rewind the ring buffer
146 * Returns virtual pointer to ring buffer.
149 static inline uint32_t *via_check_dma(drm_via_private_t * dev_priv,
152 if ((dev_priv->dma_low + size + 4 * CMDBUF_ALIGNMENT_SIZE) >
153 dev_priv->dma_high) {
154 via_cmdbuf_rewind(dev_priv);
156 if (via_cmdbuf_wait(dev_priv, size) != 0)
159 return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
162 int via_dma_cleanup(struct drm_device *dev)
164 if (dev->dev_private) {
165 drm_via_private_t *dev_priv =
166 (drm_via_private_t *) dev->dev_private;
168 if (dev_priv->ring.virtual_start) {
169 via_cmdbuf_reset(dev_priv);
171 drm_legacy_ioremapfree(&dev_priv->ring.map, dev);
172 dev_priv->ring.virtual_start = NULL;
180 static int via_initialize(struct drm_device *dev,
181 drm_via_private_t *dev_priv,
182 drm_via_dma_init_t *init)
184 if (!dev_priv || !dev_priv->mmio) {
185 DRM_ERROR("via_dma_init called before via_map_init\n");
189 if (dev_priv->ring.virtual_start != NULL) {
190 DRM_ERROR("called again without calling cleanup\n");
194 if (!dev->agp || !dev->agp->base) {
195 DRM_ERROR("called with no agp memory available\n");
199 if (dev_priv->chipset == VIA_DX9_0) {
200 DRM_ERROR("AGP DMA is not supported on this chip\n");
204 dev_priv->ring.map.offset = dev->agp->base + init->offset;
205 dev_priv->ring.map.size = init->size;
206 dev_priv->ring.map.type = 0;
207 dev_priv->ring.map.flags = 0;
208 dev_priv->ring.map.mtrr = 0;
210 drm_legacy_ioremap(&dev_priv->ring.map, dev);
212 if (dev_priv->ring.map.handle == NULL) {
213 via_dma_cleanup(dev);
214 DRM_ERROR("can not ioremap virtual address for"
219 dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
221 dev_priv->dma_ptr = dev_priv->ring.virtual_start;
222 dev_priv->dma_low = 0;
223 dev_priv->dma_high = init->size;
224 dev_priv->dma_wrap = init->size;
225 dev_priv->dma_offset = init->offset;
226 dev_priv->last_pause_ptr = NULL;
227 dev_priv->hw_addr_ptr =
228 (volatile uint32_t *)((char *)dev_priv->mmio->handle +
229 init->reg_pause_addr);
231 via_cmdbuf_start(dev_priv);
236 static int via_dma_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
238 drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
239 drm_via_dma_init_t *init = data;
242 switch (init->func) {
244 if (!capable(CAP_SYS_ADMIN))
247 retcode = via_initialize(dev, dev_priv, init);
249 case VIA_CLEANUP_DMA:
250 if (!capable(CAP_SYS_ADMIN))
253 retcode = via_dma_cleanup(dev);
255 case VIA_DMA_INITIALIZED:
256 retcode = (dev_priv->ring.virtual_start != NULL) ?
267 static int via_dispatch_cmdbuffer(struct drm_device *dev, drm_via_cmdbuffer_t *cmd)
269 drm_via_private_t *dev_priv;
273 dev_priv = (drm_via_private_t *) dev->dev_private;
275 if (dev_priv->ring.virtual_start == NULL) {
276 DRM_ERROR("called without initializing AGP ring buffer.\n");
280 if (cmd->size > VIA_PCI_BUF_SIZE)
283 if (copy_from_user(dev_priv->pci_buf, cmd->buf, cmd->size))
287 * Running this function on AGP memory is dead slow. Therefore
288 * we run it on a temporary cacheable system memory buffer and
289 * copy it to AGP memory when ready.
293 via_verify_command_stream((uint32_t *) dev_priv->pci_buf,
294 cmd->size, dev, 1))) {
298 vb = via_check_dma(dev_priv, (cmd->size < 0x100) ? 0x102 : cmd->size);
302 memcpy(vb, dev_priv->pci_buf, cmd->size);
304 dev_priv->dma_low += cmd->size;
307 * Small submissions somehow stalls the CPU. (AGP cache effects?)
308 * pad to greater size.
311 if (cmd->size < 0x100)
312 via_pad_cache(dev_priv, (0x100 - cmd->size) >> 3);
313 via_cmdbuf_pause(dev_priv);
318 int via_driver_dma_quiescent(struct drm_device *dev)
320 drm_via_private_t *dev_priv = dev->dev_private;
322 if (!via_wait_idle(dev_priv))
327 static int via_flush_ioctl(struct drm_device *dev, void *data, struct drm_file *file_priv)
330 LOCK_TEST_WITH_RETURN(dev, file_priv);
332 return via_driver_dma_quiescent(dev);
335 static int via_cmdbuffer(struct drm_device *dev, void *data, struct drm_file *file_priv)
337 drm_via_cmdbuffer_t *cmdbuf = data;
340 LOCK_TEST_WITH_RETURN(dev, file_priv);
342 DRM_DEBUG("buf %p size %lu\n", cmdbuf->buf, cmdbuf->size);
344 ret = via_dispatch_cmdbuffer(dev, cmdbuf);
348 static int via_dispatch_pci_cmdbuffer(struct drm_device *dev,
349 drm_via_cmdbuffer_t *cmd)
351 drm_via_private_t *dev_priv = dev->dev_private;
354 if (cmd->size > VIA_PCI_BUF_SIZE)
356 if (copy_from_user(dev_priv->pci_buf, cmd->buf, cmd->size))
360 via_verify_command_stream((uint32_t *) dev_priv->pci_buf,
361 cmd->size, dev, 0))) {
366 via_parse_command_stream(dev, (const uint32_t *)dev_priv->pci_buf,
371 static int via_pci_cmdbuffer(struct drm_device *dev, void *data, struct drm_file *file_priv)
373 drm_via_cmdbuffer_t *cmdbuf = data;
376 LOCK_TEST_WITH_RETURN(dev, file_priv);
378 DRM_DEBUG("buf %p size %lu\n", cmdbuf->buf, cmdbuf->size);
380 ret = via_dispatch_pci_cmdbuffer(dev, cmdbuf);
384 static inline uint32_t *via_align_buffer(drm_via_private_t *dev_priv,
385 uint32_t * vb, int qw_count)
387 for (; qw_count > 0; --qw_count)
388 VIA_OUT_RING_QW(HC_DUMMY, HC_DUMMY);
393 * This function is used internally by ring buffer management code.
395 * Returns virtual pointer to ring buffer.
397 static inline uint32_t *via_get_dma(drm_via_private_t *dev_priv)
399 return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
403 * Hooks a segment of data into the tail of the ring-buffer by
404 * modifying the pause address stored in the buffer itself. If
405 * the regulator has already paused, restart it.
407 static int via_hook_segment(drm_via_private_t *dev_priv,
408 uint32_t pause_addr_hi, uint32_t pause_addr_lo,
412 volatile uint32_t *paused_at = dev_priv->last_pause_ptr;
413 uint32_t reader, ptr;
417 via_flush_write_combine();
418 (void) *(volatile uint32_t *)(via_get_dma(dev_priv) - 1);
420 *paused_at = pause_addr_lo;
421 via_flush_write_combine();
424 reader = *(dev_priv->hw_addr_ptr);
425 ptr = ((volatile char *)paused_at - dev_priv->dma_ptr) +
426 dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4;
428 dev_priv->last_pause_ptr = via_get_dma(dev_priv) - 1;
431 * If there is a possibility that the command reader will
432 * miss the new pause address and pause on the old one,
433 * In that case we need to program the new start address
437 diff = (uint32_t) (ptr - reader) - dev_priv->dma_diff;
439 while (diff == 0 && count--) {
440 paused = (via_read(dev_priv, 0x41c) & 0x80000000);
443 reader = *(dev_priv->hw_addr_ptr);
444 diff = (uint32_t) (ptr - reader) - dev_priv->dma_diff;
447 paused = via_read(dev_priv, 0x41c) & 0x80000000;
449 if (paused && !no_pci_fire) {
450 reader = *(dev_priv->hw_addr_ptr);
451 diff = (uint32_t) (ptr - reader) - dev_priv->dma_diff;
452 diff &= (dev_priv->dma_high - 1);
453 if (diff != 0 && diff < (dev_priv->dma_high >> 1)) {
454 DRM_ERROR("Paused at incorrect address. "
455 "0x%08x, 0x%08x 0x%08x\n",
456 ptr, reader, dev_priv->dma_diff);
457 } else if (diff == 0) {
459 * There is a concern that these writes may stall the PCI bus
460 * if the GPU is not idle. However, idling the GPU first
461 * doesn't make a difference.
464 via_write(dev_priv, VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
465 via_write(dev_priv, VIA_REG_TRANSPACE, pause_addr_hi);
466 via_write(dev_priv, VIA_REG_TRANSPACE, pause_addr_lo);
467 via_read(dev_priv, VIA_REG_TRANSPACE);
473 static int via_wait_idle(drm_via_private_t *dev_priv)
475 int count = 10000000;
477 while (!(via_read(dev_priv, VIA_REG_STATUS) & VIA_VR_QUEUE_BUSY) && --count)
480 while (count && (via_read(dev_priv, VIA_REG_STATUS) &
481 (VIA_CMD_RGTR_BUSY | VIA_2D_ENG_BUSY |
487 static uint32_t *via_align_cmd(drm_via_private_t *dev_priv, uint32_t cmd_type,
488 uint32_t addr, uint32_t *cmd_addr_hi,
489 uint32_t *cmd_addr_lo, int skip_wait)
492 uint32_t cmd_addr, addr_lo, addr_hi;
494 uint32_t qw_pad_count;
497 via_cmdbuf_wait(dev_priv, 2 * CMDBUF_ALIGNMENT_SIZE);
499 vb = via_get_dma(dev_priv);
500 VIA_OUT_RING_QW(HC_HEADER2 | ((VIA_REG_TRANSET >> 2) << 12) |
501 (VIA_REG_TRANSPACE >> 2), HC_ParaType_PreCR << 16);
502 agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
503 qw_pad_count = (CMDBUF_ALIGNMENT_SIZE >> 3) -
504 ((dev_priv->dma_low & CMDBUF_ALIGNMENT_MASK) >> 3);
506 cmd_addr = (addr) ? addr :
507 agp_base + dev_priv->dma_low - 8 + (qw_pad_count << 3);
508 addr_lo = ((HC_SubA_HAGPBpL << 24) | (cmd_type & HC_HAGPBpID_MASK) |
509 (cmd_addr & HC_HAGPBpL_MASK));
510 addr_hi = ((HC_SubA_HAGPBpH << 24) | (cmd_addr >> 24));
512 vb = via_align_buffer(dev_priv, vb, qw_pad_count - 1);
513 VIA_OUT_RING_QW(*cmd_addr_hi = addr_hi, *cmd_addr_lo = addr_lo);
517 static void via_cmdbuf_start(drm_via_private_t *dev_priv)
519 uint32_t pause_addr_lo, pause_addr_hi;
520 uint32_t start_addr, start_addr_lo;
521 uint32_t end_addr, end_addr_lo;
528 dev_priv->dma_low = 0;
530 agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
531 start_addr = agp_base;
532 end_addr = agp_base + dev_priv->dma_high;
534 start_addr_lo = ((HC_SubA_HAGPBstL << 24) | (start_addr & 0xFFFFFF));
535 end_addr_lo = ((HC_SubA_HAGPBendL << 24) | (end_addr & 0xFFFFFF));
536 command = ((HC_SubA_HAGPCMNT << 24) | (start_addr >> 24) |
537 ((end_addr & 0xff000000) >> 16));
539 dev_priv->last_pause_ptr =
540 via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0,
541 &pause_addr_hi, &pause_addr_lo, 1) - 1;
543 via_flush_write_combine();
544 (void) *(volatile uint32_t *)dev_priv->last_pause_ptr;
546 via_write(dev_priv, VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
547 via_write(dev_priv, VIA_REG_TRANSPACE, command);
548 via_write(dev_priv, VIA_REG_TRANSPACE, start_addr_lo);
549 via_write(dev_priv, VIA_REG_TRANSPACE, end_addr_lo);
551 via_write(dev_priv, VIA_REG_TRANSPACE, pause_addr_hi);
552 via_write(dev_priv, VIA_REG_TRANSPACE, pause_addr_lo);
554 via_write(dev_priv, VIA_REG_TRANSPACE, command | HC_HAGPCMNT_MASK);
555 via_read(dev_priv, VIA_REG_TRANSPACE);
557 dev_priv->dma_diff = 0;
560 while (!(via_read(dev_priv, 0x41c) & 0x80000000) && count--);
562 reader = *(dev_priv->hw_addr_ptr);
563 ptr = ((volatile char *)dev_priv->last_pause_ptr - dev_priv->dma_ptr) +
564 dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4;
567 * This is the difference between where we tell the
568 * command reader to pause and where it actually pauses.
569 * This differs between hw implementation so we need to
573 dev_priv->dma_diff = ptr - reader;
576 static void via_pad_cache(drm_via_private_t *dev_priv, int qwords)
580 via_cmdbuf_wait(dev_priv, qwords + 2);
581 vb = via_get_dma(dev_priv);
582 VIA_OUT_RING_QW(HC_HEADER2, HC_ParaType_NotTex << 16);
583 via_align_buffer(dev_priv, vb, qwords);
586 static inline void via_dummy_bitblt(drm_via_private_t *dev_priv)
588 uint32_t *vb = via_get_dma(dev_priv);
589 SetReg2DAGP(0x0C, (0 | (0 << 16)));
590 SetReg2DAGP(0x10, 0 | (0 << 16));
591 SetReg2DAGP(0x0, 0x1 | 0x2000 | 0xAA000000);
594 static void via_cmdbuf_jump(drm_via_private_t *dev_priv)
596 uint32_t pause_addr_lo, pause_addr_hi;
597 uint32_t jump_addr_lo, jump_addr_hi;
598 volatile uint32_t *last_pause_ptr;
599 uint32_t dma_low_save1, dma_low_save2;
601 via_align_cmd(dev_priv, HC_HAGPBpID_JUMP, 0, &jump_addr_hi,
604 dev_priv->dma_wrap = dev_priv->dma_low;
607 * Wrap command buffer to the beginning.
610 dev_priv->dma_low = 0;
611 if (via_cmdbuf_wait(dev_priv, CMDBUF_ALIGNMENT_SIZE) != 0)
612 DRM_ERROR("via_cmdbuf_jump failed\n");
614 via_dummy_bitblt(dev_priv);
615 via_dummy_bitblt(dev_priv);
618 via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
619 &pause_addr_lo, 0) - 1;
620 via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
623 *last_pause_ptr = pause_addr_lo;
624 dma_low_save1 = dev_priv->dma_low;
627 * Now, set a trap that will pause the regulator if it tries to rerun the old
628 * command buffer. (Which may happen if via_hook_segment detecs a command regulator pause
629 * and reissues the jump command over PCI, while the regulator has already taken the jump
630 * and actually paused at the current buffer end).
631 * There appears to be no other way to detect this condition, since the hw_addr_pointer
632 * does not seem to get updated immediately when a jump occurs.
636 via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
637 &pause_addr_lo, 0) - 1;
638 via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
640 *last_pause_ptr = pause_addr_lo;
642 dma_low_save2 = dev_priv->dma_low;
643 dev_priv->dma_low = dma_low_save1;
644 via_hook_segment(dev_priv, jump_addr_hi, jump_addr_lo, 0);
645 dev_priv->dma_low = dma_low_save2;
646 via_hook_segment(dev_priv, pause_addr_hi, pause_addr_lo, 0);
650 static void via_cmdbuf_rewind(drm_via_private_t *dev_priv)
652 via_cmdbuf_jump(dev_priv);
655 static void via_cmdbuf_flush(drm_via_private_t *dev_priv, uint32_t cmd_type)
657 uint32_t pause_addr_lo, pause_addr_hi;
659 via_align_cmd(dev_priv, cmd_type, 0, &pause_addr_hi, &pause_addr_lo, 0);
660 via_hook_segment(dev_priv, pause_addr_hi, pause_addr_lo, 0);
663 static void via_cmdbuf_pause(drm_via_private_t *dev_priv)
665 via_cmdbuf_flush(dev_priv, HC_HAGPBpID_PAUSE);
668 static void via_cmdbuf_reset(drm_via_private_t *dev_priv)
670 via_cmdbuf_flush(dev_priv, HC_HAGPBpID_STOP);
671 via_wait_idle(dev_priv);
675 * User interface to the space and lag functions.
678 static int via_cmdbuf_size(struct drm_device *dev, void *data, struct drm_file *file_priv)
680 drm_via_cmdbuf_size_t *d_siz = data;
682 uint32_t tmp_size, count;
683 drm_via_private_t *dev_priv;
686 LOCK_TEST_WITH_RETURN(dev, file_priv);
688 dev_priv = (drm_via_private_t *) dev->dev_private;
690 if (dev_priv->ring.virtual_start == NULL) {
691 DRM_ERROR("called without initializing AGP ring buffer.\n");
696 tmp_size = d_siz->size;
697 switch (d_siz->func) {
698 case VIA_CMDBUF_SPACE:
699 while (((tmp_size = via_cmdbuf_space(dev_priv)) < d_siz->size)
705 DRM_ERROR("VIA_CMDBUF_SPACE timed out.\n");
710 while (((tmp_size = via_cmdbuf_lag(dev_priv)) > d_siz->size)
716 DRM_ERROR("VIA_CMDBUF_LAG timed out.\n");
723 d_siz->size = tmp_size;
728 const struct drm_ioctl_desc via_ioctls[] = {
729 DRM_IOCTL_DEF_DRV(VIA_ALLOCMEM, via_mem_alloc, DRM_AUTH),
730 DRM_IOCTL_DEF_DRV(VIA_FREEMEM, via_mem_free, DRM_AUTH),
731 DRM_IOCTL_DEF_DRV(VIA_AGP_INIT, via_agp_init, DRM_AUTH|DRM_MASTER),
732 DRM_IOCTL_DEF_DRV(VIA_FB_INIT, via_fb_init, DRM_AUTH|DRM_MASTER),
733 DRM_IOCTL_DEF_DRV(VIA_MAP_INIT, via_map_init, DRM_AUTH|DRM_MASTER),
734 DRM_IOCTL_DEF_DRV(VIA_DEC_FUTEX, via_decoder_futex, DRM_AUTH),
735 DRM_IOCTL_DEF_DRV(VIA_DMA_INIT, via_dma_init, DRM_AUTH),
736 DRM_IOCTL_DEF_DRV(VIA_CMDBUFFER, via_cmdbuffer, DRM_AUTH),
737 DRM_IOCTL_DEF_DRV(VIA_FLUSH, via_flush_ioctl, DRM_AUTH),
738 DRM_IOCTL_DEF_DRV(VIA_PCICMD, via_pci_cmdbuffer, DRM_AUTH),
739 DRM_IOCTL_DEF_DRV(VIA_CMDBUF_SIZE, via_cmdbuf_size, DRM_AUTH),
740 DRM_IOCTL_DEF_DRV(VIA_WAIT_IRQ, via_wait_irq, DRM_AUTH),
741 DRM_IOCTL_DEF_DRV(VIA_DMA_BLIT, via_dma_blit, DRM_AUTH),
742 DRM_IOCTL_DEF_DRV(VIA_BLIT_SYNC, via_dma_blit_sync, DRM_AUTH)
745 int via_max_ioctl = ARRAY_SIZE(via_ioctls);