2 * Copyright 2005 Stephane Marchesin.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
25 #ifndef __NOUVEAU_DRV_H__
26 #define __NOUVEAU_DRV_H__
28 #define DRIVER_AUTHOR "Stephane Marchesin"
29 #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
31 #define DRIVER_NAME "nouveau"
32 #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
33 #define DRIVER_DATE "20090420"
35 #define DRIVER_MAJOR 0
36 #define DRIVER_MINOR 0
37 #define DRIVER_PATCHLEVEL 16
39 #define NOUVEAU_FAMILY 0x0000FFFF
40 #define NOUVEAU_FLAGS 0xFFFF0000
42 #include "ttm/ttm_bo_api.h"
43 #include "ttm/ttm_bo_driver.h"
44 #include "ttm/ttm_placement.h"
45 #include "ttm/ttm_memory.h"
46 #include "ttm/ttm_module.h"
48 struct nouveau_fpriv {
49 struct ttm_object_file *tfile;
52 #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
54 #include "nouveau_drm.h"
55 #include "nouveau_reg.h"
56 #include "nouveau_bios.h"
59 #define MAX_NUM_DCB_ENTRIES 16
61 #define NOUVEAU_MAX_CHANNEL_NR 128
62 #define NOUVEAU_MAX_TILE_NR 15
64 #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
65 #define NV50_VM_BLOCK (512*1024*1024ULL)
66 #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
68 struct nouveau_tile_reg {
69 struct nouveau_fence *fence;
76 struct ttm_buffer_object bo;
77 struct ttm_placement placement;
79 u32 busy_placements[3];
80 struct ttm_bo_kmap_obj kmap;
81 struct list_head head;
83 /* protected by ttm_bo_reserve() */
84 struct drm_file *reserved_by;
85 struct list_head entry;
89 struct nouveau_channel *channel;
96 struct nouveau_tile_reg *tile;
98 struct drm_gem_object *gem;
99 struct drm_file *cpu_filp;
103 static inline struct nouveau_bo *
104 nouveau_bo(struct ttm_buffer_object *bo)
106 return container_of(bo, struct nouveau_bo, bo);
109 static inline struct nouveau_bo *
110 nouveau_gem_object(struct drm_gem_object *gem)
112 return gem ? gem->driver_private : NULL;
115 /* TODO: submit equivalent to TTM generic API upstream? */
116 static inline void __iomem *
117 nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
120 void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
121 &nvbo->kmap, &is_iomem);
122 WARN_ON_ONCE(ioptr && !is_iomem);
127 NV_NFORCE = 0x10000000,
128 NV_NFORCE2 = 0x20000000
131 #define NVOBJ_ENGINE_SW 0
132 #define NVOBJ_ENGINE_GR 1
133 #define NVOBJ_ENGINE_DISPLAY 2
134 #define NVOBJ_ENGINE_INT 0xdeadbeef
136 #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
137 #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
138 struct nouveau_gpuobj {
139 struct drm_device *dev;
140 struct kref refcount;
141 struct list_head list;
143 struct drm_mm_node *im_pramin;
144 struct nouveau_bo *im_backing;
145 uint32_t *im_backing_suspend;
158 void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
162 struct nouveau_channel {
163 struct drm_device *dev;
166 /* owner of this fifo */
167 struct drm_file *file_priv;
168 /* mapping of the fifo itself */
169 struct drm_local_map *map;
171 /* mapping of the regs controling the fifo */
178 /* lock protects the pending list only */
180 struct list_head pending;
182 uint32_t sequence_ack;
183 atomic_t last_sequence_irq;
186 /* DMA push buffer */
187 struct nouveau_gpuobj *pushbuf;
188 struct nouveau_bo *pushbuf_bo;
189 uint32_t pushbuf_base;
191 /* Notifier memory */
192 struct nouveau_bo *notifier_bo;
193 struct drm_mm notifier_heap;
196 struct nouveau_gpuobj *ramfc;
197 struct nouveau_gpuobj *cache;
200 /* XXX may be merge 2 pointers as private data ??? */
201 struct nouveau_gpuobj *ramin_grctx;
205 struct nouveau_gpuobj *vm_pd;
206 struct nouveau_gpuobj *vm_gart_pt;
207 struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
210 struct nouveau_gpuobj *ramin; /* Private instmem */
211 struct drm_mm ramin_heap; /* Private PRAMIN heap */
212 struct nouveau_ramht *ramht; /* Hash table */
214 /* GPU object info for stuff used in-kernel (mm_enabled) */
216 uint32_t vram_handle;
217 uint32_t gart_handle;
220 /* Push buffer state (only for drm's channel on !mm_enabled) */
226 /* access via pushbuf_bo */
234 uint32_t sw_subchannel[8];
237 struct nouveau_gpuobj *vblsem;
238 uint32_t vblsem_offset;
239 uint32_t vblsem_rval;
240 struct list_head vbl_wait;
246 struct drm_info_list info;
250 struct nouveau_instmem_engine {
253 int (*init)(struct drm_device *dev);
254 void (*takedown)(struct drm_device *dev);
255 int (*suspend)(struct drm_device *dev);
256 void (*resume)(struct drm_device *dev);
258 int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
260 void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
261 int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
262 int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
263 void (*flush)(struct drm_device *);
266 struct nouveau_mc_engine {
267 int (*init)(struct drm_device *dev);
268 void (*takedown)(struct drm_device *dev);
271 struct nouveau_timer_engine {
272 int (*init)(struct drm_device *dev);
273 void (*takedown)(struct drm_device *dev);
274 uint64_t (*read)(struct drm_device *dev);
277 struct nouveau_fb_engine {
280 int (*init)(struct drm_device *dev);
281 void (*takedown)(struct drm_device *dev);
283 void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
284 uint32_t size, uint32_t pitch);
287 struct nouveau_fifo_engine {
290 struct nouveau_gpuobj *playlist[2];
293 int (*init)(struct drm_device *);
294 void (*takedown)(struct drm_device *);
296 void (*disable)(struct drm_device *);
297 void (*enable)(struct drm_device *);
298 bool (*reassign)(struct drm_device *, bool enable);
299 bool (*cache_flush)(struct drm_device *dev);
300 bool (*cache_pull)(struct drm_device *dev, bool enable);
302 int (*channel_id)(struct drm_device *);
304 int (*create_context)(struct nouveau_channel *);
305 void (*destroy_context)(struct nouveau_channel *);
306 int (*load_context)(struct nouveau_channel *);
307 int (*unload_context)(struct drm_device *);
310 struct nouveau_pgraph_object_method {
312 int (*exec)(struct nouveau_channel *chan, int grclass, int mthd,
316 struct nouveau_pgraph_object_class {
319 struct nouveau_pgraph_object_method *methods;
322 struct nouveau_pgraph_engine {
323 struct nouveau_pgraph_object_class *grclass;
327 /* NV2x/NV3x context table (0x400780) */
328 struct nouveau_gpuobj *ctx_table;
330 int (*init)(struct drm_device *);
331 void (*takedown)(struct drm_device *);
333 void (*fifo_access)(struct drm_device *, bool);
335 struct nouveau_channel *(*channel)(struct drm_device *);
336 int (*create_context)(struct nouveau_channel *);
337 void (*destroy_context)(struct nouveau_channel *);
338 int (*load_context)(struct nouveau_channel *);
339 int (*unload_context)(struct drm_device *);
341 void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
342 uint32_t size, uint32_t pitch);
345 struct nouveau_display_engine {
346 int (*early_init)(struct drm_device *);
347 void (*late_takedown)(struct drm_device *);
348 int (*create)(struct drm_device *);
349 int (*init)(struct drm_device *);
350 void (*destroy)(struct drm_device *);
353 struct nouveau_gpio_engine {
354 int (*init)(struct drm_device *);
355 void (*takedown)(struct drm_device *);
357 int (*get)(struct drm_device *, enum dcb_gpio_tag);
358 int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
360 void (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
363 struct nouveau_engine {
364 struct nouveau_instmem_engine instmem;
365 struct nouveau_mc_engine mc;
366 struct nouveau_timer_engine timer;
367 struct nouveau_fb_engine fb;
368 struct nouveau_pgraph_engine graph;
369 struct nouveau_fifo_engine fifo;
370 struct nouveau_display_engine display;
371 struct nouveau_gpio_engine gpio;
374 struct nouveau_pll_vals {
378 uint8_t N1, M1, N2, M2;
380 uint8_t M1, N1, M2, N2;
385 } __attribute__((packed));
392 enum nv04_fp_display_regs {
402 struct nv04_crtc_reg {
403 unsigned char MiscOutReg; /* */
406 uint8_t Sequencer[5];
408 uint8_t Attribute[21];
409 unsigned char DAC[768]; /* Internal Colorlookuptable */
419 uint32_t crtc_eng_ctrl;
422 uint32_t nv10_cursync;
423 struct nouveau_pll_vals pllvals;
424 uint32_t ramdac_gen_ctrl;
430 uint32_t tv_vsync_delay;
433 uint32_t tv_hsync_delay;
434 uint32_t tv_hsync_delay2;
435 uint32_t fp_horiz_regs[7];
436 uint32_t fp_vert_regs[7];
439 uint32_t dither_regs[6];
443 uint32_t fp_margin_color;
448 uint32_t ctv_regs[38];
451 struct nv04_output_reg {
456 struct nv04_mode_state {
484 uint32_t cursorConfig;
493 struct nv04_crtc_reg crtc_reg[2];
496 enum nouveau_card_type {
506 struct drm_nouveau_private {
507 struct drm_device *dev;
509 /* the card type, takes NV_* as values */
510 enum nouveau_card_type card_type;
511 /* exact chipset, derived from NV_PMC_BOOT_0 */
517 spinlock_t ramin_lock;
521 bool ramin_available;
522 struct drm_mm ramin_heap;
523 struct list_head gpuobj_list;
525 struct nouveau_bo *vga_ram;
527 struct workqueue_struct *wq;
528 struct work_struct irq_work;
529 struct work_struct hpd_work;
531 struct list_head vbl_waiting;
534 struct drm_global_reference mem_global_ref;
535 struct ttm_bo_global_ref bo_global_ref;
536 struct ttm_bo_device bdev;
537 atomic_t validate_sequence;
540 int fifo_alloc_count;
541 struct nouveau_channel *fifos[NOUVEAU_MAX_CHANNEL_NR];
543 struct nouveau_engine engine;
544 struct nouveau_channel *channel;
546 /* For PFIFO and PGRAPH. */
547 spinlock_t context_switch_lock;
549 /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
550 struct nouveau_ramht *ramht;
551 struct nouveau_gpuobj *ramfc;
552 struct nouveau_gpuobj *ramro;
554 uint32_t ramin_rsvd_vram;
558 NOUVEAU_GART_NONE = 0,
566 struct nouveau_gpuobj *sg_ctxdma;
567 struct page *sg_dummy_page;
568 dma_addr_t sg_dummy_bus;
571 /* nv10-nv40 tiling regions */
573 struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
577 /* VRAM/fb configuration */
579 uint64_t vram_sys_base;
580 u32 vram_rblock_size;
583 uint64_t fb_available_size;
584 uint64_t fb_mappable_pages;
585 uint64_t fb_aper_free;
588 /* G8x/G9x virtual address space */
589 uint64_t vm_gart_base;
590 uint64_t vm_gart_size;
591 uint64_t vm_vram_base;
592 uint64_t vm_vram_size;
594 struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
599 struct nv04_mode_state mode_reg;
600 struct nv04_mode_state saved_reg;
601 uint32_t saved_vga_font[4][16384];
603 uint32_t dac_users[4];
605 struct nouveau_suspend_resume {
606 uint32_t *ramin_copy;
609 struct backlight_device *backlight;
611 struct nouveau_channel *evo;
613 struct dcb_entry *dcb;
619 struct dentry *channel_root;
622 struct nouveau_fbdev *nfbdev;
623 struct apertures_struct *apertures;
626 static inline struct drm_nouveau_private *
627 nouveau_bdev(struct ttm_bo_device *bd)
629 return container_of(bd, struct drm_nouveau_private, ttm.bdev);
633 nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
635 struct nouveau_bo *prev;
641 *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
643 struct ttm_buffer_object *bo = &prev->bo;
651 #define NOUVEAU_GET_USER_CHANNEL_WITH_RETURN(id, cl, ch) do { \
652 struct drm_nouveau_private *nv = dev->dev_private; \
653 if (!nouveau_channel_owner(dev, (cl), (id))) { \
654 NV_ERROR(dev, "pid %d doesn't own channel %d\n", \
655 DRM_CURRENTPID, (id)); \
658 (ch) = nv->fifos[(id)]; \
662 extern int nouveau_agpmode;
663 extern int nouveau_duallink;
664 extern int nouveau_uscript_lvds;
665 extern int nouveau_uscript_tmds;
666 extern int nouveau_vram_pushbuf;
667 extern int nouveau_vram_notify;
668 extern int nouveau_fbpercrtc;
669 extern int nouveau_tv_disable;
670 extern char *nouveau_tv_norm;
671 extern int nouveau_reg_debug;
672 extern char *nouveau_vbios;
673 extern int nouveau_ignorelid;
674 extern int nouveau_nofbaccel;
675 extern int nouveau_noaccel;
676 extern int nouveau_override_conntype;
678 extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
679 extern int nouveau_pci_resume(struct pci_dev *pdev);
681 /* nouveau_state.c */
682 extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
683 extern int nouveau_load(struct drm_device *, unsigned long flags);
684 extern int nouveau_firstopen(struct drm_device *);
685 extern void nouveau_lastclose(struct drm_device *);
686 extern int nouveau_unload(struct drm_device *);
687 extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
689 extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
691 extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
692 uint32_t reg, uint32_t mask, uint32_t val);
693 extern bool nouveau_wait_for_idle(struct drm_device *);
694 extern int nouveau_card_init(struct drm_device *);
697 extern int nouveau_mem_vram_init(struct drm_device *);
698 extern void nouveau_mem_vram_fini(struct drm_device *);
699 extern int nouveau_mem_gart_init(struct drm_device *);
700 extern void nouveau_mem_gart_fini(struct drm_device *);
701 extern int nouveau_mem_init_agp(struct drm_device *);
702 extern int nouveau_mem_reset_agp(struct drm_device *);
703 extern void nouveau_mem_close(struct drm_device *);
704 extern struct nouveau_tile_reg *nv10_mem_set_tiling(struct drm_device *dev,
708 extern void nv10_mem_expire_tiling(struct drm_device *dev,
709 struct nouveau_tile_reg *tile,
710 struct nouveau_fence *fence);
711 extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
712 uint32_t size, uint32_t flags,
714 extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
717 /* nouveau_notifier.c */
718 extern int nouveau_notifier_init_channel(struct nouveau_channel *);
719 extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
720 extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
721 int cout, uint32_t *offset);
722 extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
723 extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
725 extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
728 /* nouveau_channel.c */
729 extern struct drm_ioctl_desc nouveau_ioctls[];
730 extern int nouveau_max_ioctl;
731 extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
732 extern int nouveau_channel_owner(struct drm_device *, struct drm_file *,
734 extern int nouveau_channel_alloc(struct drm_device *dev,
735 struct nouveau_channel **chan,
736 struct drm_file *file_priv,
737 uint32_t fb_ctxdma, uint32_t tt_ctxdma);
738 extern void nouveau_channel_free(struct nouveau_channel *);
740 /* nouveau_object.c */
741 extern int nouveau_gpuobj_early_init(struct drm_device *);
742 extern int nouveau_gpuobj_init(struct drm_device *);
743 extern void nouveau_gpuobj_takedown(struct drm_device *);
744 extern int nouveau_gpuobj_suspend(struct drm_device *dev);
745 extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
746 extern void nouveau_gpuobj_resume(struct drm_device *dev);
747 extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
748 uint32_t vram_h, uint32_t tt_h);
749 extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
750 extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
751 uint32_t size, int align, uint32_t flags,
752 struct nouveau_gpuobj **);
753 extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
754 struct nouveau_gpuobj **);
755 extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
757 struct nouveau_gpuobj **);
758 extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
759 uint64_t offset, uint64_t size, int access,
760 int target, struct nouveau_gpuobj **);
761 extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
762 uint64_t offset, uint64_t size,
763 int access, struct nouveau_gpuobj **,
765 extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
766 struct nouveau_gpuobj **);
767 extern int nouveau_gpuobj_sw_new(struct nouveau_channel *, int class,
768 struct nouveau_gpuobj **);
769 extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
771 extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
775 extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
776 extern void nouveau_irq_preinstall(struct drm_device *);
777 extern int nouveau_irq_postinstall(struct drm_device *);
778 extern void nouveau_irq_uninstall(struct drm_device *);
780 /* nouveau_sgdma.c */
781 extern int nouveau_sgdma_init(struct drm_device *);
782 extern void nouveau_sgdma_takedown(struct drm_device *);
783 extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
785 extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
787 /* nouveau_debugfs.c */
788 #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
789 extern int nouveau_debugfs_init(struct drm_minor *);
790 extern void nouveau_debugfs_takedown(struct drm_minor *);
791 extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
792 extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
795 nouveau_debugfs_init(struct drm_minor *minor)
800 static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
805 nouveau_debugfs_channel_init(struct nouveau_channel *chan)
811 nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
817 extern void nouveau_dma_pre_init(struct nouveau_channel *);
818 extern int nouveau_dma_init(struct nouveau_channel *);
819 extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
822 #define ROM_BIOS_PAGE 4096
823 #if defined(CONFIG_ACPI)
824 void nouveau_register_dsm_handler(void);
825 void nouveau_unregister_dsm_handler(void);
826 int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
827 bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
828 int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
830 static inline void nouveau_register_dsm_handler(void) {}
831 static inline void nouveau_unregister_dsm_handler(void) {}
832 static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
833 static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
834 static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
837 /* nouveau_backlight.c */
838 #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
839 extern int nouveau_backlight_init(struct drm_device *);
840 extern void nouveau_backlight_exit(struct drm_device *);
842 static inline int nouveau_backlight_init(struct drm_device *dev)
847 static inline void nouveau_backlight_exit(struct drm_device *dev) { }
851 extern int nouveau_bios_init(struct drm_device *);
852 extern void nouveau_bios_takedown(struct drm_device *dev);
853 extern int nouveau_run_vbios_init(struct drm_device *);
854 extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
856 extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
858 extern struct dcb_connector_table_entry *
859 nouveau_bios_connector_entry(struct drm_device *, int index);
860 extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
862 extern int nouveau_bios_run_display_table(struct drm_device *,
864 uint32_t script, int pxclk);
865 extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
867 extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
868 extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
869 extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
870 bool *dl, bool *if_is_24bit);
871 extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
872 int head, int pxclk);
873 extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
874 enum LVDS_script, int pxclk);
877 int nouveau_ttm_global_init(struct drm_nouveau_private *);
878 void nouveau_ttm_global_release(struct drm_nouveau_private *);
879 int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
882 int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
883 uint8_t *data, int data_nr);
884 bool nouveau_dp_detect(struct drm_encoder *);
885 bool nouveau_dp_link_train(struct drm_encoder *);
888 extern int nv04_fb_init(struct drm_device *);
889 extern void nv04_fb_takedown(struct drm_device *);
892 extern int nv10_fb_init(struct drm_device *);
893 extern void nv10_fb_takedown(struct drm_device *);
894 extern void nv10_fb_set_region_tiling(struct drm_device *, int, uint32_t,
898 extern int nv30_fb_init(struct drm_device *);
899 extern void nv30_fb_takedown(struct drm_device *);
902 extern int nv40_fb_init(struct drm_device *);
903 extern void nv40_fb_takedown(struct drm_device *);
904 extern void nv40_fb_set_region_tiling(struct drm_device *, int, uint32_t,
907 extern int nv50_fb_init(struct drm_device *);
908 extern void nv50_fb_takedown(struct drm_device *);
909 extern void nv50_fb_vm_trap(struct drm_device *, int display, const char *);
912 extern int nvc0_fb_init(struct drm_device *);
913 extern void nvc0_fb_takedown(struct drm_device *);
916 extern int nv04_fifo_init(struct drm_device *);
917 extern void nv04_fifo_disable(struct drm_device *);
918 extern void nv04_fifo_enable(struct drm_device *);
919 extern bool nv04_fifo_reassign(struct drm_device *, bool);
920 extern bool nv04_fifo_cache_flush(struct drm_device *);
921 extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
922 extern int nv04_fifo_channel_id(struct drm_device *);
923 extern int nv04_fifo_create_context(struct nouveau_channel *);
924 extern void nv04_fifo_destroy_context(struct nouveau_channel *);
925 extern int nv04_fifo_load_context(struct nouveau_channel *);
926 extern int nv04_fifo_unload_context(struct drm_device *);
929 extern int nv10_fifo_init(struct drm_device *);
930 extern int nv10_fifo_channel_id(struct drm_device *);
931 extern int nv10_fifo_create_context(struct nouveau_channel *);
932 extern void nv10_fifo_destroy_context(struct nouveau_channel *);
933 extern int nv10_fifo_load_context(struct nouveau_channel *);
934 extern int nv10_fifo_unload_context(struct drm_device *);
937 extern int nv40_fifo_init(struct drm_device *);
938 extern int nv40_fifo_create_context(struct nouveau_channel *);
939 extern void nv40_fifo_destroy_context(struct nouveau_channel *);
940 extern int nv40_fifo_load_context(struct nouveau_channel *);
941 extern int nv40_fifo_unload_context(struct drm_device *);
944 extern int nv50_fifo_init(struct drm_device *);
945 extern void nv50_fifo_takedown(struct drm_device *);
946 extern int nv50_fifo_channel_id(struct drm_device *);
947 extern int nv50_fifo_create_context(struct nouveau_channel *);
948 extern void nv50_fifo_destroy_context(struct nouveau_channel *);
949 extern int nv50_fifo_load_context(struct nouveau_channel *);
950 extern int nv50_fifo_unload_context(struct drm_device *);
953 extern int nvc0_fifo_init(struct drm_device *);
954 extern void nvc0_fifo_takedown(struct drm_device *);
955 extern void nvc0_fifo_disable(struct drm_device *);
956 extern void nvc0_fifo_enable(struct drm_device *);
957 extern bool nvc0_fifo_reassign(struct drm_device *, bool);
958 extern bool nvc0_fifo_cache_flush(struct drm_device *);
959 extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
960 extern int nvc0_fifo_channel_id(struct drm_device *);
961 extern int nvc0_fifo_create_context(struct nouveau_channel *);
962 extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
963 extern int nvc0_fifo_load_context(struct nouveau_channel *);
964 extern int nvc0_fifo_unload_context(struct drm_device *);
967 extern struct nouveau_pgraph_object_class nv04_graph_grclass[];
968 extern int nv04_graph_init(struct drm_device *);
969 extern void nv04_graph_takedown(struct drm_device *);
970 extern void nv04_graph_fifo_access(struct drm_device *, bool);
971 extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
972 extern int nv04_graph_create_context(struct nouveau_channel *);
973 extern void nv04_graph_destroy_context(struct nouveau_channel *);
974 extern int nv04_graph_load_context(struct nouveau_channel *);
975 extern int nv04_graph_unload_context(struct drm_device *);
976 extern void nv04_graph_context_switch(struct drm_device *);
979 extern struct nouveau_pgraph_object_class nv10_graph_grclass[];
980 extern int nv10_graph_init(struct drm_device *);
981 extern void nv10_graph_takedown(struct drm_device *);
982 extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
983 extern int nv10_graph_create_context(struct nouveau_channel *);
984 extern void nv10_graph_destroy_context(struct nouveau_channel *);
985 extern int nv10_graph_load_context(struct nouveau_channel *);
986 extern int nv10_graph_unload_context(struct drm_device *);
987 extern void nv10_graph_context_switch(struct drm_device *);
988 extern void nv10_graph_set_region_tiling(struct drm_device *, int, uint32_t,
992 extern struct nouveau_pgraph_object_class nv20_graph_grclass[];
993 extern struct nouveau_pgraph_object_class nv30_graph_grclass[];
994 extern int nv20_graph_create_context(struct nouveau_channel *);
995 extern void nv20_graph_destroy_context(struct nouveau_channel *);
996 extern int nv20_graph_load_context(struct nouveau_channel *);
997 extern int nv20_graph_unload_context(struct drm_device *);
998 extern int nv20_graph_init(struct drm_device *);
999 extern void nv20_graph_takedown(struct drm_device *);
1000 extern int nv30_graph_init(struct drm_device *);
1001 extern void nv20_graph_set_region_tiling(struct drm_device *, int, uint32_t,
1002 uint32_t, uint32_t);
1005 extern struct nouveau_pgraph_object_class nv40_graph_grclass[];
1006 extern int nv40_graph_init(struct drm_device *);
1007 extern void nv40_graph_takedown(struct drm_device *);
1008 extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
1009 extern int nv40_graph_create_context(struct nouveau_channel *);
1010 extern void nv40_graph_destroy_context(struct nouveau_channel *);
1011 extern int nv40_graph_load_context(struct nouveau_channel *);
1012 extern int nv40_graph_unload_context(struct drm_device *);
1013 extern void nv40_grctx_init(struct nouveau_grctx *);
1014 extern void nv40_graph_set_region_tiling(struct drm_device *, int, uint32_t,
1015 uint32_t, uint32_t);
1018 extern struct nouveau_pgraph_object_class nv50_graph_grclass[];
1019 extern int nv50_graph_init(struct drm_device *);
1020 extern void nv50_graph_takedown(struct drm_device *);
1021 extern void nv50_graph_fifo_access(struct drm_device *, bool);
1022 extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
1023 extern int nv50_graph_create_context(struct nouveau_channel *);
1024 extern void nv50_graph_destroy_context(struct nouveau_channel *);
1025 extern int nv50_graph_load_context(struct nouveau_channel *);
1026 extern int nv50_graph_unload_context(struct drm_device *);
1027 extern void nv50_graph_context_switch(struct drm_device *);
1028 extern int nv50_grctx_init(struct nouveau_grctx *);
1031 extern int nvc0_graph_init(struct drm_device *);
1032 extern void nvc0_graph_takedown(struct drm_device *);
1033 extern void nvc0_graph_fifo_access(struct drm_device *, bool);
1034 extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
1035 extern int nvc0_graph_create_context(struct nouveau_channel *);
1036 extern void nvc0_graph_destroy_context(struct nouveau_channel *);
1037 extern int nvc0_graph_load_context(struct nouveau_channel *);
1038 extern int nvc0_graph_unload_context(struct drm_device *);
1040 /* nv04_instmem.c */
1041 extern int nv04_instmem_init(struct drm_device *);
1042 extern void nv04_instmem_takedown(struct drm_device *);
1043 extern int nv04_instmem_suspend(struct drm_device *);
1044 extern void nv04_instmem_resume(struct drm_device *);
1045 extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
1047 extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
1048 extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
1049 extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
1050 extern void nv04_instmem_flush(struct drm_device *);
1052 /* nv50_instmem.c */
1053 extern int nv50_instmem_init(struct drm_device *);
1054 extern void nv50_instmem_takedown(struct drm_device *);
1055 extern int nv50_instmem_suspend(struct drm_device *);
1056 extern void nv50_instmem_resume(struct drm_device *);
1057 extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
1059 extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
1060 extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
1061 extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
1062 extern void nv50_instmem_flush(struct drm_device *);
1063 extern void nv84_instmem_flush(struct drm_device *);
1064 extern void nv50_vm_flush(struct drm_device *, int engine);
1066 /* nvc0_instmem.c */
1067 extern int nvc0_instmem_init(struct drm_device *);
1068 extern void nvc0_instmem_takedown(struct drm_device *);
1069 extern int nvc0_instmem_suspend(struct drm_device *);
1070 extern void nvc0_instmem_resume(struct drm_device *);
1071 extern int nvc0_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
1073 extern void nvc0_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
1074 extern int nvc0_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
1075 extern int nvc0_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
1076 extern void nvc0_instmem_flush(struct drm_device *);
1079 extern int nv04_mc_init(struct drm_device *);
1080 extern void nv04_mc_takedown(struct drm_device *);
1083 extern int nv40_mc_init(struct drm_device *);
1084 extern void nv40_mc_takedown(struct drm_device *);
1087 extern int nv50_mc_init(struct drm_device *);
1088 extern void nv50_mc_takedown(struct drm_device *);
1091 extern int nv04_timer_init(struct drm_device *);
1092 extern uint64_t nv04_timer_read(struct drm_device *);
1093 extern void nv04_timer_takedown(struct drm_device *);
1095 extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
1099 extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
1100 extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
1101 extern int nv04_dac_output_offset(struct drm_encoder *encoder);
1102 extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
1103 extern bool nv04_dac_in_use(struct drm_encoder *encoder);
1106 extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
1107 extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
1108 extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
1110 extern void nv04_dfp_disable(struct drm_device *dev, int head);
1111 extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
1114 extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
1115 extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
1118 extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
1120 /* nv04_display.c */
1121 extern int nv04_display_early_init(struct drm_device *);
1122 extern void nv04_display_late_takedown(struct drm_device *);
1123 extern int nv04_display_create(struct drm_device *);
1124 extern int nv04_display_init(struct drm_device *);
1125 extern void nv04_display_destroy(struct drm_device *);
1128 extern int nv04_crtc_create(struct drm_device *, int index);
1131 extern struct ttm_bo_driver nouveau_bo_driver;
1132 extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
1133 int size, int align, uint32_t flags,
1134 uint32_t tile_mode, uint32_t tile_flags,
1135 bool no_vm, bool mappable, struct nouveau_bo **);
1136 extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
1137 extern int nouveau_bo_unpin(struct nouveau_bo *);
1138 extern int nouveau_bo_map(struct nouveau_bo *);
1139 extern void nouveau_bo_unmap(struct nouveau_bo *);
1140 extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
1142 extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
1143 extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
1144 extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
1145 extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
1146 extern int nouveau_bo_sync_gpu(struct nouveau_bo *, struct nouveau_channel *);
1148 /* nouveau_fence.c */
1149 struct nouveau_fence;
1150 extern int nouveau_fence_init(struct nouveau_channel *);
1151 extern void nouveau_fence_fini(struct nouveau_channel *);
1152 extern void nouveau_fence_update(struct nouveau_channel *);
1153 extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
1155 extern int nouveau_fence_emit(struct nouveau_fence *);
1156 struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
1157 extern bool nouveau_fence_signalled(void *obj, void *arg);
1158 extern int nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
1159 extern int nouveau_fence_flush(void *obj, void *arg);
1160 extern void nouveau_fence_unref(void **obj);
1161 extern void *nouveau_fence_ref(void *obj);
1164 extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
1165 int size, int align, uint32_t flags,
1166 uint32_t tile_mode, uint32_t tile_flags,
1167 bool no_vm, bool mappable, struct nouveau_bo **);
1168 extern int nouveau_gem_object_new(struct drm_gem_object *);
1169 extern void nouveau_gem_object_del(struct drm_gem_object *);
1170 extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
1172 extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
1174 extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
1176 extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
1178 extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
1182 int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1183 int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
1186 int nv50_gpio_init(struct drm_device *dev);
1187 int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1188 int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
1189 void nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
1192 int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
1193 int *N1, int *M1, int *N2, int *M2, int *P);
1194 int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
1195 int clk, int *N, int *fN, int *M, int *P);
1197 #ifndef ioread32_native
1199 #define ioread16_native ioread16be
1200 #define iowrite16_native iowrite16be
1201 #define ioread32_native ioread32be
1202 #define iowrite32_native iowrite32be
1203 #else /* def __BIG_ENDIAN */
1204 #define ioread16_native ioread16
1205 #define iowrite16_native iowrite16
1206 #define ioread32_native ioread32
1207 #define iowrite32_native iowrite32
1208 #endif /* def __BIG_ENDIAN else */
1209 #endif /* !ioread32_native */
1211 /* channel control reg access */
1212 static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
1214 return ioread32_native(chan->user + reg);
1217 static inline void nvchan_wr32(struct nouveau_channel *chan,
1218 unsigned reg, u32 val)
1220 iowrite32_native(val, chan->user + reg);
1223 /* register access */
1224 static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
1226 struct drm_nouveau_private *dev_priv = dev->dev_private;
1227 return ioread32_native(dev_priv->mmio + reg);
1230 static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
1232 struct drm_nouveau_private *dev_priv = dev->dev_private;
1233 iowrite32_native(val, dev_priv->mmio + reg);
1236 static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
1238 u32 tmp = nv_rd32(dev, reg);
1239 nv_wr32(dev, reg, (tmp & ~mask) | val);
1243 static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
1245 struct drm_nouveau_private *dev_priv = dev->dev_private;
1246 return ioread8(dev_priv->mmio + reg);
1249 static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
1251 struct drm_nouveau_private *dev_priv = dev->dev_private;
1252 iowrite8(val, dev_priv->mmio + reg);
1255 #define nv_wait(reg, mask, val) \
1256 nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
1259 static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
1261 struct drm_nouveau_private *dev_priv = dev->dev_private;
1262 return ioread32_native(dev_priv->ramin + offset);
1265 static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
1267 struct drm_nouveau_private *dev_priv = dev->dev_private;
1268 iowrite32_native(val, dev_priv->ramin + offset);
1272 extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
1273 extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
1277 * Argument d is (struct drm_device *).
1279 #define NV_PRINTK(level, d, fmt, arg...) \
1280 printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
1281 pci_name(d->pdev), ##arg)
1282 #ifndef NV_DEBUG_NOTRACE
1283 #define NV_DEBUG(d, fmt, arg...) do { \
1284 if (drm_debug & DRM_UT_DRIVER) { \
1285 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1289 #define NV_DEBUG_KMS(d, fmt, arg...) do { \
1290 if (drm_debug & DRM_UT_KMS) { \
1291 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1296 #define NV_DEBUG(d, fmt, arg...) do { \
1297 if (drm_debug & DRM_UT_DRIVER) \
1298 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1300 #define NV_DEBUG_KMS(d, fmt, arg...) do { \
1301 if (drm_debug & DRM_UT_KMS) \
1302 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1305 #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
1306 #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1307 #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
1308 #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1309 #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
1311 /* nouveau_reg_debug bitmask */
1313 NOUVEAU_REG_DEBUG_MC = 0x1,
1314 NOUVEAU_REG_DEBUG_VIDEO = 0x2,
1315 NOUVEAU_REG_DEBUG_FB = 0x4,
1316 NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
1317 NOUVEAU_REG_DEBUG_CRTC = 0x10,
1318 NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
1319 NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
1320 NOUVEAU_REG_DEBUG_RMVIO = 0x80,
1321 NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
1322 NOUVEAU_REG_DEBUG_EVO = 0x200,
1325 #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
1326 if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
1327 NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
1331 nv_two_heads(struct drm_device *dev)
1333 struct drm_nouveau_private *dev_priv = dev->dev_private;
1334 const int impl = dev->pci_device & 0x0ff0;
1336 if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
1337 impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
1344 nv_gf4_disp_arch(struct drm_device *dev)
1346 return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
1350 nv_two_reg_pll(struct drm_device *dev)
1352 struct drm_nouveau_private *dev_priv = dev->dev_private;
1353 const int impl = dev->pci_device & 0x0ff0;
1355 if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
1361 nv_match_device(struct drm_device *dev, unsigned device,
1362 unsigned sub_vendor, unsigned sub_device)
1364 return dev->pdev->device == device &&
1365 dev->pdev->subsystem_vendor == sub_vendor &&
1366 dev->pdev->subsystem_device == sub_device;
1369 #define NV_SW 0x0000506e
1370 #define NV_SW_DMA_SEMAPHORE 0x00000060
1371 #define NV_SW_SEMAPHORE_OFFSET 0x00000064
1372 #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
1373 #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
1374 #define NV_SW_DMA_VBLSEM 0x0000018c
1375 #define NV_SW_VBLSEM_OFFSET 0x00000400
1376 #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
1377 #define NV_SW_VBLSEM_RELEASE 0x00000408
1379 #endif /* __NOUVEAU_DRV_H__ */