4 /* Autogenerated file, DO NOT EDIT manually!
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
10 The rules-ng-ng source files this header was generated from are:
11 - /local/mnt2/workspace2/sviau/envytools/rnndb/mdp/mdp5.xml ( 27229 bytes, from 2015-02-10 17:00:41)
12 - /local/mnt2/workspace2/sviau/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2014-06-02 18:31:15)
13 - /local/mnt2/workspace2/sviau/envytools/rnndb/mdp/mdp_common.xml ( 2357 bytes, from 2015-01-23 16:20:19)
15 Copyright (C) 2013-2015 by the following authors:
16 - Rob Clark <robdclark@gmail.com> (robclark)
18 Permission is hereby granted, free of charge, to any person obtaining
19 a copy of this software and associated documentation files (the
20 "Software"), to deal in the Software without restriction, including
21 without limitation the rights to use, copy, modify, merge, publish,
22 distribute, sublicense, and/or sell copies of the Software, and to
23 permit persons to whom the Software is furnished to do so, subject to
24 the following conditions:
26 The above copyright notice and this permission notice (including the
27 next paragraph) shall be included in all copies or substantial
28 portions of the Software.
30 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
31 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
32 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
33 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
34 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
35 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
36 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
78 PACK_3D_FRAME_INT = 0,
79 PACK_3D_H_ROW_INT = 1,
80 PACK_3D_V_ROW_INT = 2,
84 enum mdp5_scale_filter {
85 SCALE_FILTER_NEAREST = 0,
87 SCALE_FILTER_PCMN = 2,
124 enum mdp5_cursor_format {
125 CURSOR_FMT_ARGB8888 = 0,
126 CURSOR_FMT_ARGB1555 = 2,
127 CURSOR_FMT_ARGB4444 = 4,
130 enum mdp5_cursor_alpha {
131 CURSOR_ALPHA_CONST = 0,
132 CURSOR_ALPHA_PER_PIXEL = 2,
142 enum mdp5_data_format {
147 #define MDP5_IRQ_INTF0_WB_ROT_COMP 0x00000001
148 #define MDP5_IRQ_INTF1_WB_ROT_COMP 0x00000002
149 #define MDP5_IRQ_INTF2_WB_ROT_COMP 0x00000004
150 #define MDP5_IRQ_INTF3_WB_ROT_COMP 0x00000008
151 #define MDP5_IRQ_INTF0_WB_WFD 0x00000010
152 #define MDP5_IRQ_INTF1_WB_WFD 0x00000020
153 #define MDP5_IRQ_INTF2_WB_WFD 0x00000040
154 #define MDP5_IRQ_INTF3_WB_WFD 0x00000080
155 #define MDP5_IRQ_INTF0_PING_PONG_COMP 0x00000100
156 #define MDP5_IRQ_INTF1_PING_PONG_COMP 0x00000200
157 #define MDP5_IRQ_INTF2_PING_PONG_COMP 0x00000400
158 #define MDP5_IRQ_INTF3_PING_PONG_COMP 0x00000800
159 #define MDP5_IRQ_INTF0_PING_PONG_RD_PTR 0x00001000
160 #define MDP5_IRQ_INTF1_PING_PONG_RD_PTR 0x00002000
161 #define MDP5_IRQ_INTF2_PING_PONG_RD_PTR 0x00004000
162 #define MDP5_IRQ_INTF3_PING_PONG_RD_PTR 0x00008000
163 #define MDP5_IRQ_INTF0_PING_PONG_WR_PTR 0x00010000
164 #define MDP5_IRQ_INTF1_PING_PONG_WR_PTR 0x00020000
165 #define MDP5_IRQ_INTF2_PING_PONG_WR_PTR 0x00040000
166 #define MDP5_IRQ_INTF3_PING_PONG_WR_PTR 0x00080000
167 #define MDP5_IRQ_INTF0_PING_PONG_AUTO_REF 0x00100000
168 #define MDP5_IRQ_INTF1_PING_PONG_AUTO_REF 0x00200000
169 #define MDP5_IRQ_INTF2_PING_PONG_AUTO_REF 0x00400000
170 #define MDP5_IRQ_INTF3_PING_PONG_AUTO_REF 0x00800000
171 #define MDP5_IRQ_INTF0_UNDER_RUN 0x01000000
172 #define MDP5_IRQ_INTF0_VSYNC 0x02000000
173 #define MDP5_IRQ_INTF1_UNDER_RUN 0x04000000
174 #define MDP5_IRQ_INTF1_VSYNC 0x08000000
175 #define MDP5_IRQ_INTF2_UNDER_RUN 0x10000000
176 #define MDP5_IRQ_INTF2_VSYNC 0x20000000
177 #define MDP5_IRQ_INTF3_UNDER_RUN 0x40000000
178 #define MDP5_IRQ_INTF3_VSYNC 0x80000000
179 #define REG_MDP5_HW_VERSION 0x00000000
181 #define REG_MDP5_HW_INTR_STATUS 0x00000010
182 #define MDP5_HW_INTR_STATUS_INTR_MDP 0x00000001
183 #define MDP5_HW_INTR_STATUS_INTR_DSI0 0x00000010
184 #define MDP5_HW_INTR_STATUS_INTR_DSI1 0x00000020
185 #define MDP5_HW_INTR_STATUS_INTR_HDMI 0x00000100
186 #define MDP5_HW_INTR_STATUS_INTR_EDP 0x00001000
188 #define REG_MDP5_MDP_VERSION 0x00000100
189 #define MDP5_MDP_VERSION_MINOR__MASK 0x00ff0000
190 #define MDP5_MDP_VERSION_MINOR__SHIFT 16
191 static inline uint32_t MDP5_MDP_VERSION_MINOR(uint32_t val)
193 return ((val) << MDP5_MDP_VERSION_MINOR__SHIFT) & MDP5_MDP_VERSION_MINOR__MASK;
195 #define MDP5_MDP_VERSION_MAJOR__MASK 0xf0000000
196 #define MDP5_MDP_VERSION_MAJOR__SHIFT 28
197 static inline uint32_t MDP5_MDP_VERSION_MAJOR(uint32_t val)
199 return ((val) << MDP5_MDP_VERSION_MAJOR__SHIFT) & MDP5_MDP_VERSION_MAJOR__MASK;
202 #define REG_MDP5_DISP_INTF_SEL 0x00000104
203 #define MDP5_DISP_INTF_SEL_INTF0__MASK 0x000000ff
204 #define MDP5_DISP_INTF_SEL_INTF0__SHIFT 0
205 static inline uint32_t MDP5_DISP_INTF_SEL_INTF0(enum mdp5_intf val)
207 return ((val) << MDP5_DISP_INTF_SEL_INTF0__SHIFT) & MDP5_DISP_INTF_SEL_INTF0__MASK;
209 #define MDP5_DISP_INTF_SEL_INTF1__MASK 0x0000ff00
210 #define MDP5_DISP_INTF_SEL_INTF1__SHIFT 8
211 static inline uint32_t MDP5_DISP_INTF_SEL_INTF1(enum mdp5_intf val)
213 return ((val) << MDP5_DISP_INTF_SEL_INTF1__SHIFT) & MDP5_DISP_INTF_SEL_INTF1__MASK;
215 #define MDP5_DISP_INTF_SEL_INTF2__MASK 0x00ff0000
216 #define MDP5_DISP_INTF_SEL_INTF2__SHIFT 16
217 static inline uint32_t MDP5_DISP_INTF_SEL_INTF2(enum mdp5_intf val)
219 return ((val) << MDP5_DISP_INTF_SEL_INTF2__SHIFT) & MDP5_DISP_INTF_SEL_INTF2__MASK;
221 #define MDP5_DISP_INTF_SEL_INTF3__MASK 0xff000000
222 #define MDP5_DISP_INTF_SEL_INTF3__SHIFT 24
223 static inline uint32_t MDP5_DISP_INTF_SEL_INTF3(enum mdp5_intf val)
225 return ((val) << MDP5_DISP_INTF_SEL_INTF3__SHIFT) & MDP5_DISP_INTF_SEL_INTF3__MASK;
228 #define REG_MDP5_INTR_EN 0x00000110
230 #define REG_MDP5_INTR_STATUS 0x00000114
232 #define REG_MDP5_INTR_CLEAR 0x00000118
234 #define REG_MDP5_HIST_INTR_EN 0x0000011c
236 #define REG_MDP5_HIST_INTR_STATUS 0x00000120
238 #define REG_MDP5_HIST_INTR_CLEAR 0x00000124
240 static inline uint32_t REG_MDP5_SMP_ALLOC_W(uint32_t i0) { return 0x00000180 + 0x4*i0; }
242 static inline uint32_t REG_MDP5_SMP_ALLOC_W_REG(uint32_t i0) { return 0x00000180 + 0x4*i0; }
243 #define MDP5_SMP_ALLOC_W_REG_CLIENT0__MASK 0x000000ff
244 #define MDP5_SMP_ALLOC_W_REG_CLIENT0__SHIFT 0
245 static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT0(enum mdp5_client_id val)
247 return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT0__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT0__MASK;
249 #define MDP5_SMP_ALLOC_W_REG_CLIENT1__MASK 0x0000ff00
250 #define MDP5_SMP_ALLOC_W_REG_CLIENT1__SHIFT 8
251 static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT1(enum mdp5_client_id val)
253 return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT1__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT1__MASK;
255 #define MDP5_SMP_ALLOC_W_REG_CLIENT2__MASK 0x00ff0000
256 #define MDP5_SMP_ALLOC_W_REG_CLIENT2__SHIFT 16
257 static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT2(enum mdp5_client_id val)
259 return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT2__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT2__MASK;
262 static inline uint32_t REG_MDP5_SMP_ALLOC_R(uint32_t i0) { return 0x00000230 + 0x4*i0; }
264 static inline uint32_t REG_MDP5_SMP_ALLOC_R_REG(uint32_t i0) { return 0x00000230 + 0x4*i0; }
265 #define MDP5_SMP_ALLOC_R_REG_CLIENT0__MASK 0x000000ff
266 #define MDP5_SMP_ALLOC_R_REG_CLIENT0__SHIFT 0
267 static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT0(enum mdp5_client_id val)
269 return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT0__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT0__MASK;
271 #define MDP5_SMP_ALLOC_R_REG_CLIENT1__MASK 0x0000ff00
272 #define MDP5_SMP_ALLOC_R_REG_CLIENT1__SHIFT 8
273 static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT1(enum mdp5_client_id val)
275 return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT1__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT1__MASK;
277 #define MDP5_SMP_ALLOC_R_REG_CLIENT2__MASK 0x00ff0000
278 #define MDP5_SMP_ALLOC_R_REG_CLIENT2__SHIFT 16
279 static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT2(enum mdp5_client_id val)
281 return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT2__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT2__MASK;
284 static inline uint32_t __offset_IGC(enum mdp5_igc_type idx)
287 case IGC_VIG: return 0x00000300;
288 case IGC_RGB: return 0x00000310;
289 case IGC_DMA: return 0x00000320;
290 case IGC_DSPP: return 0x00000400;
291 default: return INVALID_IDX(idx);
294 static inline uint32_t REG_MDP5_IGC(enum mdp5_igc_type i0) { return 0x00000000 + __offset_IGC(i0); }
296 static inline uint32_t REG_MDP5_IGC_LUT(enum mdp5_igc_type i0, uint32_t i1) { return 0x00000000 + __offset_IGC(i0) + 0x4*i1; }
298 static inline uint32_t REG_MDP5_IGC_LUT_REG(enum mdp5_igc_type i0, uint32_t i1) { return 0x00000000 + __offset_IGC(i0) + 0x4*i1; }
299 #define MDP5_IGC_LUT_REG_VAL__MASK 0x00000fff
300 #define MDP5_IGC_LUT_REG_VAL__SHIFT 0
301 static inline uint32_t MDP5_IGC_LUT_REG_VAL(uint32_t val)
303 return ((val) << MDP5_IGC_LUT_REG_VAL__SHIFT) & MDP5_IGC_LUT_REG_VAL__MASK;
305 #define MDP5_IGC_LUT_REG_INDEX_UPDATE 0x02000000
306 #define MDP5_IGC_LUT_REG_DISABLE_PIPE_0 0x10000000
307 #define MDP5_IGC_LUT_REG_DISABLE_PIPE_1 0x20000000
308 #define MDP5_IGC_LUT_REG_DISABLE_PIPE_2 0x40000000
310 static inline uint32_t __offset_CTL(uint32_t idx)
313 case 0: return (mdp5_cfg->ctl.base[0]);
314 case 1: return (mdp5_cfg->ctl.base[1]);
315 case 2: return (mdp5_cfg->ctl.base[2]);
316 case 3: return (mdp5_cfg->ctl.base[3]);
317 case 4: return (mdp5_cfg->ctl.base[4]);
318 default: return INVALID_IDX(idx);
321 static inline uint32_t REG_MDP5_CTL(uint32_t i0) { return 0x00000000 + __offset_CTL(i0); }
323 static inline uint32_t __offset_LAYER(uint32_t idx)
326 case 0: return 0x00000000;
327 case 1: return 0x00000004;
328 case 2: return 0x00000008;
329 case 3: return 0x0000000c;
330 case 4: return 0x00000010;
331 case 5: return 0x00000024;
332 default: return INVALID_IDX(idx);
335 static inline uint32_t REG_MDP5_CTL_LAYER(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER(i1); }
337 static inline uint32_t REG_MDP5_CTL_LAYER_REG(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER(i1); }
338 #define MDP5_CTL_LAYER_REG_VIG0__MASK 0x00000007
339 #define MDP5_CTL_LAYER_REG_VIG0__SHIFT 0
340 static inline uint32_t MDP5_CTL_LAYER_REG_VIG0(enum mdp_mixer_stage_id val)
342 return ((val) << MDP5_CTL_LAYER_REG_VIG0__SHIFT) & MDP5_CTL_LAYER_REG_VIG0__MASK;
344 #define MDP5_CTL_LAYER_REG_VIG1__MASK 0x00000038
345 #define MDP5_CTL_LAYER_REG_VIG1__SHIFT 3
346 static inline uint32_t MDP5_CTL_LAYER_REG_VIG1(enum mdp_mixer_stage_id val)
348 return ((val) << MDP5_CTL_LAYER_REG_VIG1__SHIFT) & MDP5_CTL_LAYER_REG_VIG1__MASK;
350 #define MDP5_CTL_LAYER_REG_VIG2__MASK 0x000001c0
351 #define MDP5_CTL_LAYER_REG_VIG2__SHIFT 6
352 static inline uint32_t MDP5_CTL_LAYER_REG_VIG2(enum mdp_mixer_stage_id val)
354 return ((val) << MDP5_CTL_LAYER_REG_VIG2__SHIFT) & MDP5_CTL_LAYER_REG_VIG2__MASK;
356 #define MDP5_CTL_LAYER_REG_RGB0__MASK 0x00000e00
357 #define MDP5_CTL_LAYER_REG_RGB0__SHIFT 9
358 static inline uint32_t MDP5_CTL_LAYER_REG_RGB0(enum mdp_mixer_stage_id val)
360 return ((val) << MDP5_CTL_LAYER_REG_RGB0__SHIFT) & MDP5_CTL_LAYER_REG_RGB0__MASK;
362 #define MDP5_CTL_LAYER_REG_RGB1__MASK 0x00007000
363 #define MDP5_CTL_LAYER_REG_RGB1__SHIFT 12
364 static inline uint32_t MDP5_CTL_LAYER_REG_RGB1(enum mdp_mixer_stage_id val)
366 return ((val) << MDP5_CTL_LAYER_REG_RGB1__SHIFT) & MDP5_CTL_LAYER_REG_RGB1__MASK;
368 #define MDP5_CTL_LAYER_REG_RGB2__MASK 0x00038000
369 #define MDP5_CTL_LAYER_REG_RGB2__SHIFT 15
370 static inline uint32_t MDP5_CTL_LAYER_REG_RGB2(enum mdp_mixer_stage_id val)
372 return ((val) << MDP5_CTL_LAYER_REG_RGB2__SHIFT) & MDP5_CTL_LAYER_REG_RGB2__MASK;
374 #define MDP5_CTL_LAYER_REG_DMA0__MASK 0x001c0000
375 #define MDP5_CTL_LAYER_REG_DMA0__SHIFT 18
376 static inline uint32_t MDP5_CTL_LAYER_REG_DMA0(enum mdp_mixer_stage_id val)
378 return ((val) << MDP5_CTL_LAYER_REG_DMA0__SHIFT) & MDP5_CTL_LAYER_REG_DMA0__MASK;
380 #define MDP5_CTL_LAYER_REG_DMA1__MASK 0x00e00000
381 #define MDP5_CTL_LAYER_REG_DMA1__SHIFT 21
382 static inline uint32_t MDP5_CTL_LAYER_REG_DMA1(enum mdp_mixer_stage_id val)
384 return ((val) << MDP5_CTL_LAYER_REG_DMA1__SHIFT) & MDP5_CTL_LAYER_REG_DMA1__MASK;
386 #define MDP5_CTL_LAYER_REG_BORDER_COLOR 0x01000000
387 #define MDP5_CTL_LAYER_REG_CURSOR_OUT 0x02000000
388 #define MDP5_CTL_LAYER_REG_VIG3__MASK 0x1c000000
389 #define MDP5_CTL_LAYER_REG_VIG3__SHIFT 26
390 static inline uint32_t MDP5_CTL_LAYER_REG_VIG3(enum mdp_mixer_stage_id val)
392 return ((val) << MDP5_CTL_LAYER_REG_VIG3__SHIFT) & MDP5_CTL_LAYER_REG_VIG3__MASK;
394 #define MDP5_CTL_LAYER_REG_RGB3__MASK 0xe0000000
395 #define MDP5_CTL_LAYER_REG_RGB3__SHIFT 29
396 static inline uint32_t MDP5_CTL_LAYER_REG_RGB3(enum mdp_mixer_stage_id val)
398 return ((val) << MDP5_CTL_LAYER_REG_RGB3__SHIFT) & MDP5_CTL_LAYER_REG_RGB3__MASK;
401 static inline uint32_t REG_MDP5_CTL_OP(uint32_t i0) { return 0x00000014 + __offset_CTL(i0); }
402 #define MDP5_CTL_OP_MODE__MASK 0x0000000f
403 #define MDP5_CTL_OP_MODE__SHIFT 0
404 static inline uint32_t MDP5_CTL_OP_MODE(enum mdp5_ctl_mode val)
406 return ((val) << MDP5_CTL_OP_MODE__SHIFT) & MDP5_CTL_OP_MODE__MASK;
408 #define MDP5_CTL_OP_INTF_NUM__MASK 0x00000070
409 #define MDP5_CTL_OP_INTF_NUM__SHIFT 4
410 static inline uint32_t MDP5_CTL_OP_INTF_NUM(enum mdp5_intfnum val)
412 return ((val) << MDP5_CTL_OP_INTF_NUM__SHIFT) & MDP5_CTL_OP_INTF_NUM__MASK;
414 #define MDP5_CTL_OP_CMD_MODE 0x00020000
415 #define MDP5_CTL_OP_PACK_3D_ENABLE 0x00080000
416 #define MDP5_CTL_OP_PACK_3D__MASK 0x00300000
417 #define MDP5_CTL_OP_PACK_3D__SHIFT 20
418 static inline uint32_t MDP5_CTL_OP_PACK_3D(enum mdp5_pack_3d val)
420 return ((val) << MDP5_CTL_OP_PACK_3D__SHIFT) & MDP5_CTL_OP_PACK_3D__MASK;
423 static inline uint32_t REG_MDP5_CTL_FLUSH(uint32_t i0) { return 0x00000018 + __offset_CTL(i0); }
424 #define MDP5_CTL_FLUSH_VIG0 0x00000001
425 #define MDP5_CTL_FLUSH_VIG1 0x00000002
426 #define MDP5_CTL_FLUSH_VIG2 0x00000004
427 #define MDP5_CTL_FLUSH_RGB0 0x00000008
428 #define MDP5_CTL_FLUSH_RGB1 0x00000010
429 #define MDP5_CTL_FLUSH_RGB2 0x00000020
430 #define MDP5_CTL_FLUSH_LM0 0x00000040
431 #define MDP5_CTL_FLUSH_LM1 0x00000080
432 #define MDP5_CTL_FLUSH_LM2 0x00000100
433 #define MDP5_CTL_FLUSH_LM3 0x00000200
434 #define MDP5_CTL_FLUSH_LM4 0x00000400
435 #define MDP5_CTL_FLUSH_DMA0 0x00000800
436 #define MDP5_CTL_FLUSH_DMA1 0x00001000
437 #define MDP5_CTL_FLUSH_DSPP0 0x00002000
438 #define MDP5_CTL_FLUSH_DSPP1 0x00004000
439 #define MDP5_CTL_FLUSH_DSPP2 0x00008000
440 #define MDP5_CTL_FLUSH_CTL 0x00020000
441 #define MDP5_CTL_FLUSH_VIG3 0x00040000
442 #define MDP5_CTL_FLUSH_RGB3 0x00080000
443 #define MDP5_CTL_FLUSH_LM5 0x00100000
444 #define MDP5_CTL_FLUSH_DSPP3 0x00200000
446 static inline uint32_t REG_MDP5_CTL_START(uint32_t i0) { return 0x0000001c + __offset_CTL(i0); }
448 static inline uint32_t REG_MDP5_CTL_PACK_3D(uint32_t i0) { return 0x00000020 + __offset_CTL(i0); }
450 static inline uint32_t __offset_PIPE(enum mdp5_pipe idx)
453 case SSPP_VIG0: return (mdp5_cfg->pipe_vig.base[0]);
454 case SSPP_VIG1: return (mdp5_cfg->pipe_vig.base[1]);
455 case SSPP_VIG2: return (mdp5_cfg->pipe_vig.base[2]);
456 case SSPP_RGB0: return (mdp5_cfg->pipe_rgb.base[0]);
457 case SSPP_RGB1: return (mdp5_cfg->pipe_rgb.base[1]);
458 case SSPP_RGB2: return (mdp5_cfg->pipe_rgb.base[2]);
459 case SSPP_DMA0: return (mdp5_cfg->pipe_dma.base[0]);
460 case SSPP_DMA1: return (mdp5_cfg->pipe_dma.base[1]);
461 case SSPP_VIG3: return (mdp5_cfg->pipe_vig.base[3]);
462 case SSPP_RGB3: return (mdp5_cfg->pipe_rgb.base[3]);
463 default: return INVALID_IDX(idx);
466 static inline uint32_t REG_MDP5_PIPE(enum mdp5_pipe i0) { return 0x00000000 + __offset_PIPE(i0); }
468 static inline uint32_t REG_MDP5_PIPE_OP_MODE(enum mdp5_pipe i0) { return 0x00000200 + __offset_PIPE(i0); }
469 #define MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__MASK 0x00080000
470 #define MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT 19
471 static inline uint32_t MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT(enum mdp5_data_format val)
473 return ((val) << MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT) & MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__MASK;
475 #define MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__MASK 0x00040000
476 #define MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT 18
477 static inline uint32_t MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT(enum mdp5_data_format val)
479 return ((val) << MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT) & MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__MASK;
481 #define MDP5_PIPE_OP_MODE_CSC_1_EN 0x00020000
483 static inline uint32_t REG_MDP5_PIPE_HIST_CTL_BASE(enum mdp5_pipe i0) { return 0x000002c4 + __offset_PIPE(i0); }
485 static inline uint32_t REG_MDP5_PIPE_HIST_LUT_BASE(enum mdp5_pipe i0) { return 0x000002f0 + __offset_PIPE(i0); }
487 static inline uint32_t REG_MDP5_PIPE_HIST_LUT_SWAP(enum mdp5_pipe i0) { return 0x00000300 + __offset_PIPE(i0); }
489 static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_0(enum mdp5_pipe i0) { return 0x00000320 + __offset_PIPE(i0); }
490 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__MASK 0x00001fff
491 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__SHIFT 0
492 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11(uint32_t val)
494 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__MASK;
496 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__MASK 0x1fff0000
497 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__SHIFT 16
498 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12(uint32_t val)
500 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__MASK;
503 static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_1(enum mdp5_pipe i0) { return 0x00000324 + __offset_PIPE(i0); }
504 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__MASK 0x00001fff
505 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__SHIFT 0
506 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13(uint32_t val)
508 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__MASK;
510 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__MASK 0x1fff0000
511 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__SHIFT 16
512 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21(uint32_t val)
514 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__MASK;
517 static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_2(enum mdp5_pipe i0) { return 0x00000328 + __offset_PIPE(i0); }
518 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__MASK 0x00001fff
519 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__SHIFT 0
520 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22(uint32_t val)
522 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__MASK;
524 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__MASK 0x1fff0000
525 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__SHIFT 16
526 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23(uint32_t val)
528 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__MASK;
531 static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_3(enum mdp5_pipe i0) { return 0x0000032c + __offset_PIPE(i0); }
532 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__MASK 0x00001fff
533 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__SHIFT 0
534 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31(uint32_t val)
536 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__MASK;
538 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__MASK 0x1fff0000
539 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__SHIFT 16
540 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32(uint32_t val)
542 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__MASK;
545 static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_4(enum mdp5_pipe i0) { return 0x00000330 + __offset_PIPE(i0); }
546 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__MASK 0x00001fff
547 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__SHIFT 0
548 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33(uint32_t val)
550 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__MASK;
553 static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_CLAMP(enum mdp5_pipe i0, uint32_t i1) { return 0x00000334 + __offset_PIPE(i0) + 0x4*i1; }
555 static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_CLAMP_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000334 + __offset_PIPE(i0) + 0x4*i1; }
556 #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__MASK 0x000000ff
557 #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__SHIFT 0
558 static inline uint32_t MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH(uint32_t val)
560 return ((val) << MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__SHIFT) & MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__MASK;
562 #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__MASK 0x0000ff00
563 #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__SHIFT 8
564 static inline uint32_t MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW(uint32_t val)
566 return ((val) << MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__SHIFT) & MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__MASK;
569 static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_CLAMP(enum mdp5_pipe i0, uint32_t i1) { return 0x00000340 + __offset_PIPE(i0) + 0x4*i1; }
571 static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_CLAMP_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000340 + __offset_PIPE(i0) + 0x4*i1; }
572 #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__MASK 0x000000ff
573 #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__SHIFT 0
574 static inline uint32_t MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH(uint32_t val)
576 return ((val) << MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__SHIFT) & MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__MASK;
578 #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__MASK 0x0000ff00
579 #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__SHIFT 8
580 static inline uint32_t MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW(uint32_t val)
582 return ((val) << MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__SHIFT) & MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__MASK;
585 static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_BIAS(enum mdp5_pipe i0, uint32_t i1) { return 0x0000034c + __offset_PIPE(i0) + 0x4*i1; }
587 static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_BIAS_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x0000034c + __offset_PIPE(i0) + 0x4*i1; }
588 #define MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__MASK 0x000001ff
589 #define MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__SHIFT 0
590 static inline uint32_t MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE(uint32_t val)
592 return ((val) << MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__SHIFT) & MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__MASK;
595 static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_BIAS(enum mdp5_pipe i0, uint32_t i1) { return 0x00000358 + __offset_PIPE(i0) + 0x4*i1; }
597 static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_BIAS_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000358 + __offset_PIPE(i0) + 0x4*i1; }
598 #define MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__MASK 0x000001ff
599 #define MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__SHIFT 0
600 static inline uint32_t MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE(uint32_t val)
602 return ((val) << MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__SHIFT) & MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__MASK;
605 static inline uint32_t REG_MDP5_PIPE_SRC_SIZE(enum mdp5_pipe i0) { return 0x00000000 + __offset_PIPE(i0); }
606 #define MDP5_PIPE_SRC_SIZE_HEIGHT__MASK 0xffff0000
607 #define MDP5_PIPE_SRC_SIZE_HEIGHT__SHIFT 16
608 static inline uint32_t MDP5_PIPE_SRC_SIZE_HEIGHT(uint32_t val)
610 return ((val) << MDP5_PIPE_SRC_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_SRC_SIZE_HEIGHT__MASK;
612 #define MDP5_PIPE_SRC_SIZE_WIDTH__MASK 0x0000ffff
613 #define MDP5_PIPE_SRC_SIZE_WIDTH__SHIFT 0
614 static inline uint32_t MDP5_PIPE_SRC_SIZE_WIDTH(uint32_t val)
616 return ((val) << MDP5_PIPE_SRC_SIZE_WIDTH__SHIFT) & MDP5_PIPE_SRC_SIZE_WIDTH__MASK;
619 static inline uint32_t REG_MDP5_PIPE_SRC_IMG_SIZE(enum mdp5_pipe i0) { return 0x00000004 + __offset_PIPE(i0); }
620 #define MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__MASK 0xffff0000
621 #define MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__SHIFT 16
622 static inline uint32_t MDP5_PIPE_SRC_IMG_SIZE_HEIGHT(uint32_t val)
624 return ((val) << MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__MASK;
626 #define MDP5_PIPE_SRC_IMG_SIZE_WIDTH__MASK 0x0000ffff
627 #define MDP5_PIPE_SRC_IMG_SIZE_WIDTH__SHIFT 0
628 static inline uint32_t MDP5_PIPE_SRC_IMG_SIZE_WIDTH(uint32_t val)
630 return ((val) << MDP5_PIPE_SRC_IMG_SIZE_WIDTH__SHIFT) & MDP5_PIPE_SRC_IMG_SIZE_WIDTH__MASK;
633 static inline uint32_t REG_MDP5_PIPE_SRC_XY(enum mdp5_pipe i0) { return 0x00000008 + __offset_PIPE(i0); }
634 #define MDP5_PIPE_SRC_XY_Y__MASK 0xffff0000
635 #define MDP5_PIPE_SRC_XY_Y__SHIFT 16
636 static inline uint32_t MDP5_PIPE_SRC_XY_Y(uint32_t val)
638 return ((val) << MDP5_PIPE_SRC_XY_Y__SHIFT) & MDP5_PIPE_SRC_XY_Y__MASK;
640 #define MDP5_PIPE_SRC_XY_X__MASK 0x0000ffff
641 #define MDP5_PIPE_SRC_XY_X__SHIFT 0
642 static inline uint32_t MDP5_PIPE_SRC_XY_X(uint32_t val)
644 return ((val) << MDP5_PIPE_SRC_XY_X__SHIFT) & MDP5_PIPE_SRC_XY_X__MASK;
647 static inline uint32_t REG_MDP5_PIPE_OUT_SIZE(enum mdp5_pipe i0) { return 0x0000000c + __offset_PIPE(i0); }
648 #define MDP5_PIPE_OUT_SIZE_HEIGHT__MASK 0xffff0000
649 #define MDP5_PIPE_OUT_SIZE_HEIGHT__SHIFT 16
650 static inline uint32_t MDP5_PIPE_OUT_SIZE_HEIGHT(uint32_t val)
652 return ((val) << MDP5_PIPE_OUT_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_OUT_SIZE_HEIGHT__MASK;
654 #define MDP5_PIPE_OUT_SIZE_WIDTH__MASK 0x0000ffff
655 #define MDP5_PIPE_OUT_SIZE_WIDTH__SHIFT 0
656 static inline uint32_t MDP5_PIPE_OUT_SIZE_WIDTH(uint32_t val)
658 return ((val) << MDP5_PIPE_OUT_SIZE_WIDTH__SHIFT) & MDP5_PIPE_OUT_SIZE_WIDTH__MASK;
661 static inline uint32_t REG_MDP5_PIPE_OUT_XY(enum mdp5_pipe i0) { return 0x00000010 + __offset_PIPE(i0); }
662 #define MDP5_PIPE_OUT_XY_Y__MASK 0xffff0000
663 #define MDP5_PIPE_OUT_XY_Y__SHIFT 16
664 static inline uint32_t MDP5_PIPE_OUT_XY_Y(uint32_t val)
666 return ((val) << MDP5_PIPE_OUT_XY_Y__SHIFT) & MDP5_PIPE_OUT_XY_Y__MASK;
668 #define MDP5_PIPE_OUT_XY_X__MASK 0x0000ffff
669 #define MDP5_PIPE_OUT_XY_X__SHIFT 0
670 static inline uint32_t MDP5_PIPE_OUT_XY_X(uint32_t val)
672 return ((val) << MDP5_PIPE_OUT_XY_X__SHIFT) & MDP5_PIPE_OUT_XY_X__MASK;
675 static inline uint32_t REG_MDP5_PIPE_SRC0_ADDR(enum mdp5_pipe i0) { return 0x00000014 + __offset_PIPE(i0); }
677 static inline uint32_t REG_MDP5_PIPE_SRC1_ADDR(enum mdp5_pipe i0) { return 0x00000018 + __offset_PIPE(i0); }
679 static inline uint32_t REG_MDP5_PIPE_SRC2_ADDR(enum mdp5_pipe i0) { return 0x0000001c + __offset_PIPE(i0); }
681 static inline uint32_t REG_MDP5_PIPE_SRC3_ADDR(enum mdp5_pipe i0) { return 0x00000020 + __offset_PIPE(i0); }
683 static inline uint32_t REG_MDP5_PIPE_SRC_STRIDE_A(enum mdp5_pipe i0) { return 0x00000024 + __offset_PIPE(i0); }
684 #define MDP5_PIPE_SRC_STRIDE_A_P0__MASK 0x0000ffff
685 #define MDP5_PIPE_SRC_STRIDE_A_P0__SHIFT 0
686 static inline uint32_t MDP5_PIPE_SRC_STRIDE_A_P0(uint32_t val)
688 return ((val) << MDP5_PIPE_SRC_STRIDE_A_P0__SHIFT) & MDP5_PIPE_SRC_STRIDE_A_P0__MASK;
690 #define MDP5_PIPE_SRC_STRIDE_A_P1__MASK 0xffff0000
691 #define MDP5_PIPE_SRC_STRIDE_A_P1__SHIFT 16
692 static inline uint32_t MDP5_PIPE_SRC_STRIDE_A_P1(uint32_t val)
694 return ((val) << MDP5_PIPE_SRC_STRIDE_A_P1__SHIFT) & MDP5_PIPE_SRC_STRIDE_A_P1__MASK;
697 static inline uint32_t REG_MDP5_PIPE_SRC_STRIDE_B(enum mdp5_pipe i0) { return 0x00000028 + __offset_PIPE(i0); }
698 #define MDP5_PIPE_SRC_STRIDE_B_P2__MASK 0x0000ffff
699 #define MDP5_PIPE_SRC_STRIDE_B_P2__SHIFT 0
700 static inline uint32_t MDP5_PIPE_SRC_STRIDE_B_P2(uint32_t val)
702 return ((val) << MDP5_PIPE_SRC_STRIDE_B_P2__SHIFT) & MDP5_PIPE_SRC_STRIDE_B_P2__MASK;
704 #define MDP5_PIPE_SRC_STRIDE_B_P3__MASK 0xffff0000
705 #define MDP5_PIPE_SRC_STRIDE_B_P3__SHIFT 16
706 static inline uint32_t MDP5_PIPE_SRC_STRIDE_B_P3(uint32_t val)
708 return ((val) << MDP5_PIPE_SRC_STRIDE_B_P3__SHIFT) & MDP5_PIPE_SRC_STRIDE_B_P3__MASK;
711 static inline uint32_t REG_MDP5_PIPE_STILE_FRAME_SIZE(enum mdp5_pipe i0) { return 0x0000002c + __offset_PIPE(i0); }
713 static inline uint32_t REG_MDP5_PIPE_SRC_FORMAT(enum mdp5_pipe i0) { return 0x00000030 + __offset_PIPE(i0); }
714 #define MDP5_PIPE_SRC_FORMAT_G_BPC__MASK 0x00000003
715 #define MDP5_PIPE_SRC_FORMAT_G_BPC__SHIFT 0
716 static inline uint32_t MDP5_PIPE_SRC_FORMAT_G_BPC(enum mdp_bpc val)
718 return ((val) << MDP5_PIPE_SRC_FORMAT_G_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_G_BPC__MASK;
720 #define MDP5_PIPE_SRC_FORMAT_B_BPC__MASK 0x0000000c
721 #define MDP5_PIPE_SRC_FORMAT_B_BPC__SHIFT 2
722 static inline uint32_t MDP5_PIPE_SRC_FORMAT_B_BPC(enum mdp_bpc val)
724 return ((val) << MDP5_PIPE_SRC_FORMAT_B_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_B_BPC__MASK;
726 #define MDP5_PIPE_SRC_FORMAT_R_BPC__MASK 0x00000030
727 #define MDP5_PIPE_SRC_FORMAT_R_BPC__SHIFT 4
728 static inline uint32_t MDP5_PIPE_SRC_FORMAT_R_BPC(enum mdp_bpc val)
730 return ((val) << MDP5_PIPE_SRC_FORMAT_R_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_R_BPC__MASK;
732 #define MDP5_PIPE_SRC_FORMAT_A_BPC__MASK 0x000000c0
733 #define MDP5_PIPE_SRC_FORMAT_A_BPC__SHIFT 6
734 static inline uint32_t MDP5_PIPE_SRC_FORMAT_A_BPC(enum mdp_bpc_alpha val)
736 return ((val) << MDP5_PIPE_SRC_FORMAT_A_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_A_BPC__MASK;
738 #define MDP5_PIPE_SRC_FORMAT_ALPHA_ENABLE 0x00000100
739 #define MDP5_PIPE_SRC_FORMAT_CPP__MASK 0x00000600
740 #define MDP5_PIPE_SRC_FORMAT_CPP__SHIFT 9
741 static inline uint32_t MDP5_PIPE_SRC_FORMAT_CPP(uint32_t val)
743 return ((val) << MDP5_PIPE_SRC_FORMAT_CPP__SHIFT) & MDP5_PIPE_SRC_FORMAT_CPP__MASK;
745 #define MDP5_PIPE_SRC_FORMAT_ROT90 0x00000800
746 #define MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__MASK 0x00003000
747 #define MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__SHIFT 12
748 static inline uint32_t MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT(uint32_t val)
750 return ((val) << MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__SHIFT) & MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__MASK;
752 #define MDP5_PIPE_SRC_FORMAT_UNPACK_TIGHT 0x00020000
753 #define MDP5_PIPE_SRC_FORMAT_UNPACK_ALIGN_MSB 0x00040000
754 #define MDP5_PIPE_SRC_FORMAT_NUM_PLANES__MASK 0x00180000
755 #define MDP5_PIPE_SRC_FORMAT_NUM_PLANES__SHIFT 19
756 static inline uint32_t MDP5_PIPE_SRC_FORMAT_NUM_PLANES(enum mdp_sspp_fetch_type val)
758 return ((val) << MDP5_PIPE_SRC_FORMAT_NUM_PLANES__SHIFT) & MDP5_PIPE_SRC_FORMAT_NUM_PLANES__MASK;
760 #define MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__MASK 0x01800000
761 #define MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__SHIFT 23
762 static inline uint32_t MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP(enum mdp_chroma_samp_type val)
764 return ((val) << MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__SHIFT) & MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__MASK;
767 static inline uint32_t REG_MDP5_PIPE_SRC_UNPACK(enum mdp5_pipe i0) { return 0x00000034 + __offset_PIPE(i0); }
768 #define MDP5_PIPE_SRC_UNPACK_ELEM0__MASK 0x000000ff
769 #define MDP5_PIPE_SRC_UNPACK_ELEM0__SHIFT 0
770 static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM0(uint32_t val)
772 return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM0__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM0__MASK;
774 #define MDP5_PIPE_SRC_UNPACK_ELEM1__MASK 0x0000ff00
775 #define MDP5_PIPE_SRC_UNPACK_ELEM1__SHIFT 8
776 static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM1(uint32_t val)
778 return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM1__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM1__MASK;
780 #define MDP5_PIPE_SRC_UNPACK_ELEM2__MASK 0x00ff0000
781 #define MDP5_PIPE_SRC_UNPACK_ELEM2__SHIFT 16
782 static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM2(uint32_t val)
784 return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM2__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM2__MASK;
786 #define MDP5_PIPE_SRC_UNPACK_ELEM3__MASK 0xff000000
787 #define MDP5_PIPE_SRC_UNPACK_ELEM3__SHIFT 24
788 static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM3(uint32_t val)
790 return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM3__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM3__MASK;
793 static inline uint32_t REG_MDP5_PIPE_SRC_OP_MODE(enum mdp5_pipe i0) { return 0x00000038 + __offset_PIPE(i0); }
794 #define MDP5_PIPE_SRC_OP_MODE_BWC_EN 0x00000001
795 #define MDP5_PIPE_SRC_OP_MODE_BWC__MASK 0x00000006
796 #define MDP5_PIPE_SRC_OP_MODE_BWC__SHIFT 1
797 static inline uint32_t MDP5_PIPE_SRC_OP_MODE_BWC(enum mdp5_pipe_bwc val)
799 return ((val) << MDP5_PIPE_SRC_OP_MODE_BWC__SHIFT) & MDP5_PIPE_SRC_OP_MODE_BWC__MASK;
801 #define MDP5_PIPE_SRC_OP_MODE_FLIP_LR 0x00002000
802 #define MDP5_PIPE_SRC_OP_MODE_FLIP_UD 0x00004000
803 #define MDP5_PIPE_SRC_OP_MODE_IGC_EN 0x00010000
804 #define MDP5_PIPE_SRC_OP_MODE_IGC_ROM_0 0x00020000
805 #define MDP5_PIPE_SRC_OP_MODE_IGC_ROM_1 0x00040000
806 #define MDP5_PIPE_SRC_OP_MODE_DEINTERLACE 0x00400000
807 #define MDP5_PIPE_SRC_OP_MODE_DEINTERLACE_ODD 0x00800000
809 static inline uint32_t REG_MDP5_PIPE_SRC_CONSTANT_COLOR(enum mdp5_pipe i0) { return 0x0000003c + __offset_PIPE(i0); }
811 static inline uint32_t REG_MDP5_PIPE_FETCH_CONFIG(enum mdp5_pipe i0) { return 0x00000048 + __offset_PIPE(i0); }
813 static inline uint32_t REG_MDP5_PIPE_VC1_RANGE(enum mdp5_pipe i0) { return 0x0000004c + __offset_PIPE(i0); }
815 static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_0(enum mdp5_pipe i0) { return 0x00000050 + __offset_PIPE(i0); }
817 static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_1(enum mdp5_pipe i0) { return 0x00000054 + __offset_PIPE(i0); }
819 static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_2(enum mdp5_pipe i0) { return 0x00000058 + __offset_PIPE(i0); }
821 static inline uint32_t REG_MDP5_PIPE_SRC_ADDR_SW_STATUS(enum mdp5_pipe i0) { return 0x00000070 + __offset_PIPE(i0); }
823 static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC0_ADDR(enum mdp5_pipe i0) { return 0x000000a4 + __offset_PIPE(i0); }
825 static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC1_ADDR(enum mdp5_pipe i0) { return 0x000000a8 + __offset_PIPE(i0); }
827 static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC2_ADDR(enum mdp5_pipe i0) { return 0x000000ac + __offset_PIPE(i0); }
829 static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC3_ADDR(enum mdp5_pipe i0) { return 0x000000b0 + __offset_PIPE(i0); }
831 static inline uint32_t REG_MDP5_PIPE_DECIMATION(enum mdp5_pipe i0) { return 0x000000b4 + __offset_PIPE(i0); }
832 #define MDP5_PIPE_DECIMATION_VERT__MASK 0x000000ff
833 #define MDP5_PIPE_DECIMATION_VERT__SHIFT 0
834 static inline uint32_t MDP5_PIPE_DECIMATION_VERT(uint32_t val)
836 return ((val) << MDP5_PIPE_DECIMATION_VERT__SHIFT) & MDP5_PIPE_DECIMATION_VERT__MASK;
838 #define MDP5_PIPE_DECIMATION_HORZ__MASK 0x0000ff00
839 #define MDP5_PIPE_DECIMATION_HORZ__SHIFT 8
840 static inline uint32_t MDP5_PIPE_DECIMATION_HORZ(uint32_t val)
842 return ((val) << MDP5_PIPE_DECIMATION_HORZ__SHIFT) & MDP5_PIPE_DECIMATION_HORZ__MASK;
845 static inline uint32_t REG_MDP5_PIPE_SCALE_CONFIG(enum mdp5_pipe i0) { return 0x00000204 + __offset_PIPE(i0); }
846 #define MDP5_PIPE_SCALE_CONFIG_SCALEX_EN 0x00000001
847 #define MDP5_PIPE_SCALE_CONFIG_SCALEY_EN 0x00000002
848 #define MDP5_PIPE_SCALE_CONFIG_SCALEX_MIN_FILTER__MASK 0x00000300
849 #define MDP5_PIPE_SCALE_CONFIG_SCALEX_MIN_FILTER__SHIFT 8
850 static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_MIN_FILTER(enum mdp5_scale_filter val)
852 return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_MIN_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_MIN_FILTER__MASK;
854 #define MDP5_PIPE_SCALE_CONFIG_SCALEY_MIN_FILTER__MASK 0x00000c00
855 #define MDP5_PIPE_SCALE_CONFIG_SCALEY_MIN_FILTER__SHIFT 10
856 static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_MIN_FILTER(enum mdp5_scale_filter val)
858 return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_MIN_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_MIN_FILTER__MASK;
860 #define MDP5_PIPE_SCALE_CONFIG_SCALEX_CR_FILTER__MASK 0x00003000
861 #define MDP5_PIPE_SCALE_CONFIG_SCALEX_CR_FILTER__SHIFT 12
862 static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_CR_FILTER(enum mdp5_scale_filter val)
864 return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_CR_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_CR_FILTER__MASK;
866 #define MDP5_PIPE_SCALE_CONFIG_SCALEY_CR_FILTER__MASK 0x0000c000
867 #define MDP5_PIPE_SCALE_CONFIG_SCALEY_CR_FILTER__SHIFT 14
868 static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_CR_FILTER(enum mdp5_scale_filter val)
870 return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_CR_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_CR_FILTER__MASK;
872 #define MDP5_PIPE_SCALE_CONFIG_SCALEX_MAX_FILTER__MASK 0x00030000
873 #define MDP5_PIPE_SCALE_CONFIG_SCALEX_MAX_FILTER__SHIFT 16
874 static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_MAX_FILTER(enum mdp5_scale_filter val)
876 return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_MAX_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_MAX_FILTER__MASK;
878 #define MDP5_PIPE_SCALE_CONFIG_SCALEY_MAX_FILTER__MASK 0x000c0000
879 #define MDP5_PIPE_SCALE_CONFIG_SCALEY_MAX_FILTER__SHIFT 18
880 static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_MAX_FILTER(enum mdp5_scale_filter val)
882 return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_MAX_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_MAX_FILTER__MASK;
885 static inline uint32_t REG_MDP5_PIPE_SCALE_PHASE_STEP_X(enum mdp5_pipe i0) { return 0x00000210 + __offset_PIPE(i0); }
887 static inline uint32_t REG_MDP5_PIPE_SCALE_PHASE_STEP_Y(enum mdp5_pipe i0) { return 0x00000214 + __offset_PIPE(i0); }
889 static inline uint32_t REG_MDP5_PIPE_SCALE_CR_PHASE_STEP_X(enum mdp5_pipe i0) { return 0x00000218 + __offset_PIPE(i0); }
891 static inline uint32_t REG_MDP5_PIPE_SCALE_CR_PHASE_STEP_Y(enum mdp5_pipe i0) { return 0x0000021c + __offset_PIPE(i0); }
893 static inline uint32_t REG_MDP5_PIPE_SCALE_INIT_PHASE_X(enum mdp5_pipe i0) { return 0x00000220 + __offset_PIPE(i0); }
895 static inline uint32_t REG_MDP5_PIPE_SCALE_INIT_PHASE_Y(enum mdp5_pipe i0) { return 0x00000224 + __offset_PIPE(i0); }
897 static inline uint32_t __offset_LM(uint32_t idx)
900 case 0: return (mdp5_cfg->lm.base[0]);
901 case 1: return (mdp5_cfg->lm.base[1]);
902 case 2: return (mdp5_cfg->lm.base[2]);
903 case 3: return (mdp5_cfg->lm.base[3]);
904 case 4: return (mdp5_cfg->lm.base[4]);
905 case 5: return (mdp5_cfg->lm.base[5]);
906 default: return INVALID_IDX(idx);
909 static inline uint32_t REG_MDP5_LM(uint32_t i0) { return 0x00000000 + __offset_LM(i0); }
911 static inline uint32_t REG_MDP5_LM_BLEND_COLOR_OUT(uint32_t i0) { return 0x00000000 + __offset_LM(i0); }
912 #define MDP5_LM_BLEND_COLOR_OUT_STAGE0_FG_ALPHA 0x00000002
913 #define MDP5_LM_BLEND_COLOR_OUT_STAGE1_FG_ALPHA 0x00000004
914 #define MDP5_LM_BLEND_COLOR_OUT_STAGE2_FG_ALPHA 0x00000008
915 #define MDP5_LM_BLEND_COLOR_OUT_STAGE3_FG_ALPHA 0x00000010
917 static inline uint32_t REG_MDP5_LM_OUT_SIZE(uint32_t i0) { return 0x00000004 + __offset_LM(i0); }
918 #define MDP5_LM_OUT_SIZE_HEIGHT__MASK 0xffff0000
919 #define MDP5_LM_OUT_SIZE_HEIGHT__SHIFT 16
920 static inline uint32_t MDP5_LM_OUT_SIZE_HEIGHT(uint32_t val)
922 return ((val) << MDP5_LM_OUT_SIZE_HEIGHT__SHIFT) & MDP5_LM_OUT_SIZE_HEIGHT__MASK;
924 #define MDP5_LM_OUT_SIZE_WIDTH__MASK 0x0000ffff
925 #define MDP5_LM_OUT_SIZE_WIDTH__SHIFT 0
926 static inline uint32_t MDP5_LM_OUT_SIZE_WIDTH(uint32_t val)
928 return ((val) << MDP5_LM_OUT_SIZE_WIDTH__SHIFT) & MDP5_LM_OUT_SIZE_WIDTH__MASK;
931 static inline uint32_t REG_MDP5_LM_BORDER_COLOR_0(uint32_t i0) { return 0x00000008 + __offset_LM(i0); }
933 static inline uint32_t REG_MDP5_LM_BORDER_COLOR_1(uint32_t i0) { return 0x00000010 + __offset_LM(i0); }
935 static inline uint32_t REG_MDP5_LM_BLEND(uint32_t i0, uint32_t i1) { return 0x00000020 + __offset_LM(i0) + 0x30*i1; }
937 static inline uint32_t REG_MDP5_LM_BLEND_OP_MODE(uint32_t i0, uint32_t i1) { return 0x00000020 + __offset_LM(i0) + 0x30*i1; }
938 #define MDP5_LM_BLEND_OP_MODE_FG_ALPHA__MASK 0x00000003
939 #define MDP5_LM_BLEND_OP_MODE_FG_ALPHA__SHIFT 0
940 static inline uint32_t MDP5_LM_BLEND_OP_MODE_FG_ALPHA(enum mdp_alpha_type val)
942 return ((val) << MDP5_LM_BLEND_OP_MODE_FG_ALPHA__SHIFT) & MDP5_LM_BLEND_OP_MODE_FG_ALPHA__MASK;
944 #define MDP5_LM_BLEND_OP_MODE_FG_INV_ALPHA 0x00000004
945 #define MDP5_LM_BLEND_OP_MODE_FG_MOD_ALPHA 0x00000008
946 #define MDP5_LM_BLEND_OP_MODE_FG_INV_MOD_ALPHA 0x00000010
947 #define MDP5_LM_BLEND_OP_MODE_FG_TRANSP_EN 0x00000020
948 #define MDP5_LM_BLEND_OP_MODE_BG_ALPHA__MASK 0x00000300
949 #define MDP5_LM_BLEND_OP_MODE_BG_ALPHA__SHIFT 8
950 static inline uint32_t MDP5_LM_BLEND_OP_MODE_BG_ALPHA(enum mdp_alpha_type val)
952 return ((val) << MDP5_LM_BLEND_OP_MODE_BG_ALPHA__SHIFT) & MDP5_LM_BLEND_OP_MODE_BG_ALPHA__MASK;
954 #define MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA 0x00000400
955 #define MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA 0x00000800
956 #define MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA 0x00001000
957 #define MDP5_LM_BLEND_OP_MODE_BG_TRANSP_EN 0x00002000
959 static inline uint32_t REG_MDP5_LM_BLEND_FG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000024 + __offset_LM(i0) + 0x30*i1; }
961 static inline uint32_t REG_MDP5_LM_BLEND_BG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000028 + __offset_LM(i0) + 0x30*i1; }
963 static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000002c + __offset_LM(i0) + 0x30*i1; }
965 static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x00000030 + __offset_LM(i0) + 0x30*i1; }
967 static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000034 + __offset_LM(i0) + 0x30*i1; }
969 static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000038 + __offset_LM(i0) + 0x30*i1; }
971 static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000003c + __offset_LM(i0) + 0x30*i1; }
973 static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x00000040 + __offset_LM(i0) + 0x30*i1; }
975 static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000044 + __offset_LM(i0) + 0x30*i1; }
977 static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000048 + __offset_LM(i0) + 0x30*i1; }
979 static inline uint32_t REG_MDP5_LM_CURSOR_IMG_SIZE(uint32_t i0) { return 0x000000e0 + __offset_LM(i0); }
980 #define MDP5_LM_CURSOR_IMG_SIZE_SRC_W__MASK 0x0000ffff
981 #define MDP5_LM_CURSOR_IMG_SIZE_SRC_W__SHIFT 0
982 static inline uint32_t MDP5_LM_CURSOR_IMG_SIZE_SRC_W(uint32_t val)
984 return ((val) << MDP5_LM_CURSOR_IMG_SIZE_SRC_W__SHIFT) & MDP5_LM_CURSOR_IMG_SIZE_SRC_W__MASK;
986 #define MDP5_LM_CURSOR_IMG_SIZE_SRC_H__MASK 0xffff0000
987 #define MDP5_LM_CURSOR_IMG_SIZE_SRC_H__SHIFT 16
988 static inline uint32_t MDP5_LM_CURSOR_IMG_SIZE_SRC_H(uint32_t val)
990 return ((val) << MDP5_LM_CURSOR_IMG_SIZE_SRC_H__SHIFT) & MDP5_LM_CURSOR_IMG_SIZE_SRC_H__MASK;
993 static inline uint32_t REG_MDP5_LM_CURSOR_SIZE(uint32_t i0) { return 0x000000e4 + __offset_LM(i0); }
994 #define MDP5_LM_CURSOR_SIZE_ROI_W__MASK 0x0000ffff
995 #define MDP5_LM_CURSOR_SIZE_ROI_W__SHIFT 0
996 static inline uint32_t MDP5_LM_CURSOR_SIZE_ROI_W(uint32_t val)
998 return ((val) << MDP5_LM_CURSOR_SIZE_ROI_W__SHIFT) & MDP5_LM_CURSOR_SIZE_ROI_W__MASK;
1000 #define MDP5_LM_CURSOR_SIZE_ROI_H__MASK 0xffff0000
1001 #define MDP5_LM_CURSOR_SIZE_ROI_H__SHIFT 16
1002 static inline uint32_t MDP5_LM_CURSOR_SIZE_ROI_H(uint32_t val)
1004 return ((val) << MDP5_LM_CURSOR_SIZE_ROI_H__SHIFT) & MDP5_LM_CURSOR_SIZE_ROI_H__MASK;
1007 static inline uint32_t REG_MDP5_LM_CURSOR_XY(uint32_t i0) { return 0x000000e8 + __offset_LM(i0); }
1008 #define MDP5_LM_CURSOR_XY_SRC_X__MASK 0x0000ffff
1009 #define MDP5_LM_CURSOR_XY_SRC_X__SHIFT 0
1010 static inline uint32_t MDP5_LM_CURSOR_XY_SRC_X(uint32_t val)
1012 return ((val) << MDP5_LM_CURSOR_XY_SRC_X__SHIFT) & MDP5_LM_CURSOR_XY_SRC_X__MASK;
1014 #define MDP5_LM_CURSOR_XY_SRC_Y__MASK 0xffff0000
1015 #define MDP5_LM_CURSOR_XY_SRC_Y__SHIFT 16
1016 static inline uint32_t MDP5_LM_CURSOR_XY_SRC_Y(uint32_t val)
1018 return ((val) << MDP5_LM_CURSOR_XY_SRC_Y__SHIFT) & MDP5_LM_CURSOR_XY_SRC_Y__MASK;
1021 static inline uint32_t REG_MDP5_LM_CURSOR_STRIDE(uint32_t i0) { return 0x000000dc + __offset_LM(i0); }
1022 #define MDP5_LM_CURSOR_STRIDE_STRIDE__MASK 0x0000ffff
1023 #define MDP5_LM_CURSOR_STRIDE_STRIDE__SHIFT 0
1024 static inline uint32_t MDP5_LM_CURSOR_STRIDE_STRIDE(uint32_t val)
1026 return ((val) << MDP5_LM_CURSOR_STRIDE_STRIDE__SHIFT) & MDP5_LM_CURSOR_STRIDE_STRIDE__MASK;
1029 static inline uint32_t REG_MDP5_LM_CURSOR_FORMAT(uint32_t i0) { return 0x000000ec + __offset_LM(i0); }
1030 #define MDP5_LM_CURSOR_FORMAT_FORMAT__MASK 0x00000007
1031 #define MDP5_LM_CURSOR_FORMAT_FORMAT__SHIFT 0
1032 static inline uint32_t MDP5_LM_CURSOR_FORMAT_FORMAT(enum mdp5_cursor_format val)
1034 return ((val) << MDP5_LM_CURSOR_FORMAT_FORMAT__SHIFT) & MDP5_LM_CURSOR_FORMAT_FORMAT__MASK;
1037 static inline uint32_t REG_MDP5_LM_CURSOR_BASE_ADDR(uint32_t i0) { return 0x000000f0 + __offset_LM(i0); }
1039 static inline uint32_t REG_MDP5_LM_CURSOR_START_XY(uint32_t i0) { return 0x000000f4 + __offset_LM(i0); }
1040 #define MDP5_LM_CURSOR_START_XY_X_START__MASK 0x0000ffff
1041 #define MDP5_LM_CURSOR_START_XY_X_START__SHIFT 0
1042 static inline uint32_t MDP5_LM_CURSOR_START_XY_X_START(uint32_t val)
1044 return ((val) << MDP5_LM_CURSOR_START_XY_X_START__SHIFT) & MDP5_LM_CURSOR_START_XY_X_START__MASK;
1046 #define MDP5_LM_CURSOR_START_XY_Y_START__MASK 0xffff0000
1047 #define MDP5_LM_CURSOR_START_XY_Y_START__SHIFT 16
1048 static inline uint32_t MDP5_LM_CURSOR_START_XY_Y_START(uint32_t val)
1050 return ((val) << MDP5_LM_CURSOR_START_XY_Y_START__SHIFT) & MDP5_LM_CURSOR_START_XY_Y_START__MASK;
1053 static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_CONFIG(uint32_t i0) { return 0x000000f8 + __offset_LM(i0); }
1054 #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_EN 0x00000001
1055 #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__MASK 0x00000006
1056 #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__SHIFT 1
1057 static inline uint32_t MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL(enum mdp5_cursor_alpha val)
1059 return ((val) << MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__SHIFT) & MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__MASK;
1061 #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_TRANSP_EN 0x00000008
1063 static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_PARAM(uint32_t i0) { return 0x000000fc + __offset_LM(i0); }
1065 static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_LOW0(uint32_t i0) { return 0x00000100 + __offset_LM(i0); }
1067 static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_LOW1(uint32_t i0) { return 0x00000104 + __offset_LM(i0); }
1069 static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_HIGH0(uint32_t i0) { return 0x00000108 + __offset_LM(i0); }
1071 static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_HIGH1(uint32_t i0) { return 0x0000010c + __offset_LM(i0); }
1073 static inline uint32_t REG_MDP5_LM_GC_LUT_BASE(uint32_t i0) { return 0x00000110 + __offset_LM(i0); }
1075 static inline uint32_t __offset_DSPP(uint32_t idx)
1078 case 0: return (mdp5_cfg->dspp.base[0]);
1079 case 1: return (mdp5_cfg->dspp.base[1]);
1080 case 2: return (mdp5_cfg->dspp.base[2]);
1081 case 3: return (mdp5_cfg->dspp.base[3]);
1082 default: return INVALID_IDX(idx);
1085 static inline uint32_t REG_MDP5_DSPP(uint32_t i0) { return 0x00000000 + __offset_DSPP(i0); }
1087 static inline uint32_t REG_MDP5_DSPP_OP_MODE(uint32_t i0) { return 0x00000000 + __offset_DSPP(i0); }
1088 #define MDP5_DSPP_OP_MODE_IGC_LUT_EN 0x00000001
1089 #define MDP5_DSPP_OP_MODE_IGC_TBL_IDX__MASK 0x0000000e
1090 #define MDP5_DSPP_OP_MODE_IGC_TBL_IDX__SHIFT 1
1091 static inline uint32_t MDP5_DSPP_OP_MODE_IGC_TBL_IDX(uint32_t val)
1093 return ((val) << MDP5_DSPP_OP_MODE_IGC_TBL_IDX__SHIFT) & MDP5_DSPP_OP_MODE_IGC_TBL_IDX__MASK;
1095 #define MDP5_DSPP_OP_MODE_PCC_EN 0x00000010
1096 #define MDP5_DSPP_OP_MODE_DITHER_EN 0x00000100
1097 #define MDP5_DSPP_OP_MODE_HIST_EN 0x00010000
1098 #define MDP5_DSPP_OP_MODE_AUTO_CLEAR 0x00020000
1099 #define MDP5_DSPP_OP_MODE_HIST_LUT_EN 0x00080000
1100 #define MDP5_DSPP_OP_MODE_PA_EN 0x00100000
1101 #define MDP5_DSPP_OP_MODE_GAMUT_EN 0x00800000
1102 #define MDP5_DSPP_OP_MODE_GAMUT_ORDER 0x01000000
1104 static inline uint32_t REG_MDP5_DSPP_PCC_BASE(uint32_t i0) { return 0x00000030 + __offset_DSPP(i0); }
1106 static inline uint32_t REG_MDP5_DSPP_DITHER_DEPTH(uint32_t i0) { return 0x00000150 + __offset_DSPP(i0); }
1108 static inline uint32_t REG_MDP5_DSPP_HIST_CTL_BASE(uint32_t i0) { return 0x00000210 + __offset_DSPP(i0); }
1110 static inline uint32_t REG_MDP5_DSPP_HIST_LUT_BASE(uint32_t i0) { return 0x00000230 + __offset_DSPP(i0); }
1112 static inline uint32_t REG_MDP5_DSPP_HIST_LUT_SWAP(uint32_t i0) { return 0x00000234 + __offset_DSPP(i0); }
1114 static inline uint32_t REG_MDP5_DSPP_PA_BASE(uint32_t i0) { return 0x00000238 + __offset_DSPP(i0); }
1116 static inline uint32_t REG_MDP5_DSPP_GAMUT_BASE(uint32_t i0) { return 0x000002dc + __offset_DSPP(i0); }
1118 static inline uint32_t REG_MDP5_DSPP_GC_BASE(uint32_t i0) { return 0x000002b0 + __offset_DSPP(i0); }
1120 static inline uint32_t __offset_INTF(uint32_t idx)
1123 case 0: return (mdp5_cfg->intf.base[0]);
1124 case 1: return (mdp5_cfg->intf.base[1]);
1125 case 2: return (mdp5_cfg->intf.base[2]);
1126 case 3: return (mdp5_cfg->intf.base[3]);
1127 case 4: return (mdp5_cfg->intf.base[4]);
1128 default: return INVALID_IDX(idx);
1131 static inline uint32_t REG_MDP5_INTF(uint32_t i0) { return 0x00000000 + __offset_INTF(i0); }
1133 static inline uint32_t REG_MDP5_INTF_TIMING_ENGINE_EN(uint32_t i0) { return 0x00000000 + __offset_INTF(i0); }
1135 static inline uint32_t REG_MDP5_INTF_CONFIG(uint32_t i0) { return 0x00000004 + __offset_INTF(i0); }
1137 static inline uint32_t REG_MDP5_INTF_HSYNC_CTL(uint32_t i0) { return 0x00000008 + __offset_INTF(i0); }
1138 #define MDP5_INTF_HSYNC_CTL_PULSEW__MASK 0x0000ffff
1139 #define MDP5_INTF_HSYNC_CTL_PULSEW__SHIFT 0
1140 static inline uint32_t MDP5_INTF_HSYNC_CTL_PULSEW(uint32_t val)
1142 return ((val) << MDP5_INTF_HSYNC_CTL_PULSEW__SHIFT) & MDP5_INTF_HSYNC_CTL_PULSEW__MASK;
1144 #define MDP5_INTF_HSYNC_CTL_PERIOD__MASK 0xffff0000
1145 #define MDP5_INTF_HSYNC_CTL_PERIOD__SHIFT 16
1146 static inline uint32_t MDP5_INTF_HSYNC_CTL_PERIOD(uint32_t val)
1148 return ((val) << MDP5_INTF_HSYNC_CTL_PERIOD__SHIFT) & MDP5_INTF_HSYNC_CTL_PERIOD__MASK;
1151 static inline uint32_t REG_MDP5_INTF_VSYNC_PERIOD_F0(uint32_t i0) { return 0x0000000c + __offset_INTF(i0); }
1153 static inline uint32_t REG_MDP5_INTF_VSYNC_PERIOD_F1(uint32_t i0) { return 0x00000010 + __offset_INTF(i0); }
1155 static inline uint32_t REG_MDP5_INTF_VSYNC_LEN_F0(uint32_t i0) { return 0x00000014 + __offset_INTF(i0); }
1157 static inline uint32_t REG_MDP5_INTF_VSYNC_LEN_F1(uint32_t i0) { return 0x00000018 + __offset_INTF(i0); }
1159 static inline uint32_t REG_MDP5_INTF_DISPLAY_VSTART_F0(uint32_t i0) { return 0x0000001c + __offset_INTF(i0); }
1161 static inline uint32_t REG_MDP5_INTF_DISPLAY_VSTART_F1(uint32_t i0) { return 0x00000020 + __offset_INTF(i0); }
1163 static inline uint32_t REG_MDP5_INTF_DISPLAY_VEND_F0(uint32_t i0) { return 0x00000024 + __offset_INTF(i0); }
1165 static inline uint32_t REG_MDP5_INTF_DISPLAY_VEND_F1(uint32_t i0) { return 0x00000028 + __offset_INTF(i0); }
1167 static inline uint32_t REG_MDP5_INTF_ACTIVE_VSTART_F0(uint32_t i0) { return 0x0000002c + __offset_INTF(i0); }
1168 #define MDP5_INTF_ACTIVE_VSTART_F0_VAL__MASK 0x7fffffff
1169 #define MDP5_INTF_ACTIVE_VSTART_F0_VAL__SHIFT 0
1170 static inline uint32_t MDP5_INTF_ACTIVE_VSTART_F0_VAL(uint32_t val)
1172 return ((val) << MDP5_INTF_ACTIVE_VSTART_F0_VAL__SHIFT) & MDP5_INTF_ACTIVE_VSTART_F0_VAL__MASK;
1174 #define MDP5_INTF_ACTIVE_VSTART_F0_ACTIVE_V_ENABLE 0x80000000
1176 static inline uint32_t REG_MDP5_INTF_ACTIVE_VSTART_F1(uint32_t i0) { return 0x00000030 + __offset_INTF(i0); }
1177 #define MDP5_INTF_ACTIVE_VSTART_F1_VAL__MASK 0x7fffffff
1178 #define MDP5_INTF_ACTIVE_VSTART_F1_VAL__SHIFT 0
1179 static inline uint32_t MDP5_INTF_ACTIVE_VSTART_F1_VAL(uint32_t val)
1181 return ((val) << MDP5_INTF_ACTIVE_VSTART_F1_VAL__SHIFT) & MDP5_INTF_ACTIVE_VSTART_F1_VAL__MASK;
1184 static inline uint32_t REG_MDP5_INTF_ACTIVE_VEND_F0(uint32_t i0) { return 0x00000034 + __offset_INTF(i0); }
1186 static inline uint32_t REG_MDP5_INTF_ACTIVE_VEND_F1(uint32_t i0) { return 0x00000038 + __offset_INTF(i0); }
1188 static inline uint32_t REG_MDP5_INTF_DISPLAY_HCTL(uint32_t i0) { return 0x0000003c + __offset_INTF(i0); }
1189 #define MDP5_INTF_DISPLAY_HCTL_START__MASK 0x0000ffff
1190 #define MDP5_INTF_DISPLAY_HCTL_START__SHIFT 0
1191 static inline uint32_t MDP5_INTF_DISPLAY_HCTL_START(uint32_t val)
1193 return ((val) << MDP5_INTF_DISPLAY_HCTL_START__SHIFT) & MDP5_INTF_DISPLAY_HCTL_START__MASK;
1195 #define MDP5_INTF_DISPLAY_HCTL_END__MASK 0xffff0000
1196 #define MDP5_INTF_DISPLAY_HCTL_END__SHIFT 16
1197 static inline uint32_t MDP5_INTF_DISPLAY_HCTL_END(uint32_t val)
1199 return ((val) << MDP5_INTF_DISPLAY_HCTL_END__SHIFT) & MDP5_INTF_DISPLAY_HCTL_END__MASK;
1202 static inline uint32_t REG_MDP5_INTF_ACTIVE_HCTL(uint32_t i0) { return 0x00000040 + __offset_INTF(i0); }
1203 #define MDP5_INTF_ACTIVE_HCTL_START__MASK 0x00007fff
1204 #define MDP5_INTF_ACTIVE_HCTL_START__SHIFT 0
1205 static inline uint32_t MDP5_INTF_ACTIVE_HCTL_START(uint32_t val)
1207 return ((val) << MDP5_INTF_ACTIVE_HCTL_START__SHIFT) & MDP5_INTF_ACTIVE_HCTL_START__MASK;
1209 #define MDP5_INTF_ACTIVE_HCTL_END__MASK 0x7fff0000
1210 #define MDP5_INTF_ACTIVE_HCTL_END__SHIFT 16
1211 static inline uint32_t MDP5_INTF_ACTIVE_HCTL_END(uint32_t val)
1213 return ((val) << MDP5_INTF_ACTIVE_HCTL_END__SHIFT) & MDP5_INTF_ACTIVE_HCTL_END__MASK;
1215 #define MDP5_INTF_ACTIVE_HCTL_ACTIVE_H_ENABLE 0x80000000
1217 static inline uint32_t REG_MDP5_INTF_BORDER_COLOR(uint32_t i0) { return 0x00000044 + __offset_INTF(i0); }
1219 static inline uint32_t REG_MDP5_INTF_UNDERFLOW_COLOR(uint32_t i0) { return 0x00000048 + __offset_INTF(i0); }
1221 static inline uint32_t REG_MDP5_INTF_HSYNC_SKEW(uint32_t i0) { return 0x0000004c + __offset_INTF(i0); }
1223 static inline uint32_t REG_MDP5_INTF_POLARITY_CTL(uint32_t i0) { return 0x00000050 + __offset_INTF(i0); }
1224 #define MDP5_INTF_POLARITY_CTL_HSYNC_LOW 0x00000001
1225 #define MDP5_INTF_POLARITY_CTL_VSYNC_LOW 0x00000002
1226 #define MDP5_INTF_POLARITY_CTL_DATA_EN_LOW 0x00000004
1228 static inline uint32_t REG_MDP5_INTF_TEST_CTL(uint32_t i0) { return 0x00000054 + __offset_INTF(i0); }
1230 static inline uint32_t REG_MDP5_INTF_TP_COLOR0(uint32_t i0) { return 0x00000058 + __offset_INTF(i0); }
1232 static inline uint32_t REG_MDP5_INTF_TP_COLOR1(uint32_t i0) { return 0x0000005c + __offset_INTF(i0); }
1234 static inline uint32_t REG_MDP5_INTF_DSI_CMD_MODE_TRIGGER_EN(uint32_t i0) { return 0x00000084 + __offset_INTF(i0); }
1236 static inline uint32_t REG_MDP5_INTF_PANEL_FORMAT(uint32_t i0) { return 0x00000090 + __offset_INTF(i0); }
1238 static inline uint32_t REG_MDP5_INTF_FRAME_LINE_COUNT_EN(uint32_t i0) { return 0x000000a8 + __offset_INTF(i0); }
1240 static inline uint32_t REG_MDP5_INTF_FRAME_COUNT(uint32_t i0) { return 0x000000ac + __offset_INTF(i0); }
1242 static inline uint32_t REG_MDP5_INTF_LINE_COUNT(uint32_t i0) { return 0x000000b0 + __offset_INTF(i0); }
1244 static inline uint32_t REG_MDP5_INTF_DEFLICKER_CONFIG(uint32_t i0) { return 0x000000f0 + __offset_INTF(i0); }
1246 static inline uint32_t REG_MDP5_INTF_DEFLICKER_STRNG_COEFF(uint32_t i0) { return 0x000000f4 + __offset_INTF(i0); }
1248 static inline uint32_t REG_MDP5_INTF_DEFLICKER_WEAK_COEFF(uint32_t i0) { return 0x000000f8 + __offset_INTF(i0); }
1250 static inline uint32_t REG_MDP5_INTF_TPG_ENABLE(uint32_t i0) { return 0x00000100 + __offset_INTF(i0); }
1252 static inline uint32_t REG_MDP5_INTF_TPG_MAIN_CONTROL(uint32_t i0) { return 0x00000104 + __offset_INTF(i0); }
1254 static inline uint32_t REG_MDP5_INTF_TPG_VIDEO_CONFIG(uint32_t i0) { return 0x00000108 + __offset_INTF(i0); }
1256 static inline uint32_t REG_MDP5_INTF_TPG_COMPONENT_LIMITS(uint32_t i0) { return 0x0000010c + __offset_INTF(i0); }
1258 static inline uint32_t REG_MDP5_INTF_TPG_RECTANGLE(uint32_t i0) { return 0x00000110 + __offset_INTF(i0); }
1260 static inline uint32_t REG_MDP5_INTF_TPG_INITIAL_VALUE(uint32_t i0) { return 0x00000114 + __offset_INTF(i0); }
1262 static inline uint32_t REG_MDP5_INTF_TPG_BLK_WHITE_PATTERN_FRAME(uint32_t i0) { return 0x00000118 + __offset_INTF(i0); }
1264 static inline uint32_t REG_MDP5_INTF_TPG_RGB_MAPPING(uint32_t i0) { return 0x0000011c + __offset_INTF(i0); }
1266 static inline uint32_t __offset_AD(uint32_t idx)
1269 case 0: return (mdp5_cfg->ad.base[0]);
1270 case 1: return (mdp5_cfg->ad.base[1]);
1271 default: return INVALID_IDX(idx);
1274 static inline uint32_t REG_MDP5_AD(uint32_t i0) { return 0x00000000 + __offset_AD(i0); }
1276 static inline uint32_t REG_MDP5_AD_BYPASS(uint32_t i0) { return 0x00000000 + __offset_AD(i0); }
1278 static inline uint32_t REG_MDP5_AD_CTRL_0(uint32_t i0) { return 0x00000004 + __offset_AD(i0); }
1280 static inline uint32_t REG_MDP5_AD_CTRL_1(uint32_t i0) { return 0x00000008 + __offset_AD(i0); }
1282 static inline uint32_t REG_MDP5_AD_FRAME_SIZE(uint32_t i0) { return 0x0000000c + __offset_AD(i0); }
1284 static inline uint32_t REG_MDP5_AD_CON_CTRL_0(uint32_t i0) { return 0x00000010 + __offset_AD(i0); }
1286 static inline uint32_t REG_MDP5_AD_CON_CTRL_1(uint32_t i0) { return 0x00000014 + __offset_AD(i0); }
1288 static inline uint32_t REG_MDP5_AD_STR_MAN(uint32_t i0) { return 0x00000018 + __offset_AD(i0); }
1290 static inline uint32_t REG_MDP5_AD_VAR(uint32_t i0) { return 0x0000001c + __offset_AD(i0); }
1292 static inline uint32_t REG_MDP5_AD_DITH(uint32_t i0) { return 0x00000020 + __offset_AD(i0); }
1294 static inline uint32_t REG_MDP5_AD_DITH_CTRL(uint32_t i0) { return 0x00000024 + __offset_AD(i0); }
1296 static inline uint32_t REG_MDP5_AD_AMP_LIM(uint32_t i0) { return 0x00000028 + __offset_AD(i0); }
1298 static inline uint32_t REG_MDP5_AD_SLOPE(uint32_t i0) { return 0x0000002c + __offset_AD(i0); }
1300 static inline uint32_t REG_MDP5_AD_BW_LVL(uint32_t i0) { return 0x00000030 + __offset_AD(i0); }
1302 static inline uint32_t REG_MDP5_AD_LOGO_POS(uint32_t i0) { return 0x00000034 + __offset_AD(i0); }
1304 static inline uint32_t REG_MDP5_AD_LUT_FI(uint32_t i0) { return 0x00000038 + __offset_AD(i0); }
1306 static inline uint32_t REG_MDP5_AD_LUT_CC(uint32_t i0) { return 0x0000007c + __offset_AD(i0); }
1308 static inline uint32_t REG_MDP5_AD_STR_LIM(uint32_t i0) { return 0x000000c8 + __offset_AD(i0); }
1310 static inline uint32_t REG_MDP5_AD_CALIB_AB(uint32_t i0) { return 0x000000cc + __offset_AD(i0); }
1312 static inline uint32_t REG_MDP5_AD_CALIB_CD(uint32_t i0) { return 0x000000d0 + __offset_AD(i0); }
1314 static inline uint32_t REG_MDP5_AD_MODE_SEL(uint32_t i0) { return 0x000000d4 + __offset_AD(i0); }
1316 static inline uint32_t REG_MDP5_AD_TFILT_CTRL(uint32_t i0) { return 0x000000d8 + __offset_AD(i0); }
1318 static inline uint32_t REG_MDP5_AD_BL_MINMAX(uint32_t i0) { return 0x000000dc + __offset_AD(i0); }
1320 static inline uint32_t REG_MDP5_AD_BL(uint32_t i0) { return 0x000000e0 + __offset_AD(i0); }
1322 static inline uint32_t REG_MDP5_AD_BL_MAX(uint32_t i0) { return 0x000000e8 + __offset_AD(i0); }
1324 static inline uint32_t REG_MDP5_AD_AL(uint32_t i0) { return 0x000000ec + __offset_AD(i0); }
1326 static inline uint32_t REG_MDP5_AD_AL_MIN(uint32_t i0) { return 0x000000f0 + __offset_AD(i0); }
1328 static inline uint32_t REG_MDP5_AD_AL_FILT(uint32_t i0) { return 0x000000f4 + __offset_AD(i0); }
1330 static inline uint32_t REG_MDP5_AD_CFG_BUF(uint32_t i0) { return 0x000000f8 + __offset_AD(i0); }
1332 static inline uint32_t REG_MDP5_AD_LUT_AL(uint32_t i0) { return 0x00000100 + __offset_AD(i0); }
1334 static inline uint32_t REG_MDP5_AD_TARG_STR(uint32_t i0) { return 0x00000144 + __offset_AD(i0); }
1336 static inline uint32_t REG_MDP5_AD_START_CALC(uint32_t i0) { return 0x00000148 + __offset_AD(i0); }
1338 static inline uint32_t REG_MDP5_AD_STR_OUT(uint32_t i0) { return 0x0000014c + __offset_AD(i0); }
1340 static inline uint32_t REG_MDP5_AD_BL_OUT(uint32_t i0) { return 0x00000154 + __offset_AD(i0); }
1342 static inline uint32_t REG_MDP5_AD_CALC_DONE(uint32_t i0) { return 0x00000158 + __offset_AD(i0); }
1345 #endif /* MDP5_XML */