1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (c) 2014 MediaTek Inc.
4 * Author: Jie Qiu <jie.qiu@mediatek.com>
8 #include <linux/component.h>
9 #include <linux/interrupt.h>
10 #include <linux/kernel.h>
12 #include <linux/of_device.h>
13 #include <linux/of_graph.h>
14 #include <linux/platform_device.h>
15 #include <linux/types.h>
17 #include <video/videomode.h>
19 #include <drm/drm_atomic_helper.h>
20 #include <drm/drm_crtc.h>
21 #include <drm/drm_of.h>
23 #include "mtk_dpi_regs.h"
24 #include "mtk_drm_ddp_comp.h"
26 enum mtk_dpi_out_bit_num {
27 MTK_DPI_OUT_BIT_NUM_8BITS,
28 MTK_DPI_OUT_BIT_NUM_10BITS,
29 MTK_DPI_OUT_BIT_NUM_12BITS,
30 MTK_DPI_OUT_BIT_NUM_16BITS
33 enum mtk_dpi_out_yc_map {
34 MTK_DPI_OUT_YC_MAP_RGB,
35 MTK_DPI_OUT_YC_MAP_CYCY,
36 MTK_DPI_OUT_YC_MAP_YCYC,
37 MTK_DPI_OUT_YC_MAP_CY,
41 enum mtk_dpi_out_channel_swap {
42 MTK_DPI_OUT_CHANNEL_SWAP_RGB,
43 MTK_DPI_OUT_CHANNEL_SWAP_GBR,
44 MTK_DPI_OUT_CHANNEL_SWAP_BRG,
45 MTK_DPI_OUT_CHANNEL_SWAP_RBG,
46 MTK_DPI_OUT_CHANNEL_SWAP_GRB,
47 MTK_DPI_OUT_CHANNEL_SWAP_BGR
50 enum mtk_dpi_out_color_format {
51 MTK_DPI_COLOR_FORMAT_RGB,
52 MTK_DPI_COLOR_FORMAT_RGB_FULL,
53 MTK_DPI_COLOR_FORMAT_YCBCR_444,
54 MTK_DPI_COLOR_FORMAT_YCBCR_422,
55 MTK_DPI_COLOR_FORMAT_XV_YCC,
56 MTK_DPI_COLOR_FORMAT_YCBCR_444_FULL,
57 MTK_DPI_COLOR_FORMAT_YCBCR_422_FULL
61 struct mtk_ddp_comp ddp_comp;
62 struct drm_encoder encoder;
63 struct drm_bridge *bridge;
66 struct clk *engine_clk;
67 struct clk *pixel_clk;
70 struct drm_display_mode mode;
71 const struct mtk_dpi_conf *conf;
72 enum mtk_dpi_out_color_format color_format;
73 enum mtk_dpi_out_yc_map yc_map;
74 enum mtk_dpi_out_bit_num bit_num;
75 enum mtk_dpi_out_channel_swap channel_swap;
79 static inline struct mtk_dpi *mtk_dpi_from_encoder(struct drm_encoder *e)
81 return container_of(e, struct mtk_dpi, encoder);
84 enum mtk_dpi_polarity {
85 MTK_DPI_POLARITY_RISING,
86 MTK_DPI_POLARITY_FALLING,
89 struct mtk_dpi_polarities {
90 enum mtk_dpi_polarity de_pol;
91 enum mtk_dpi_polarity ck_pol;
92 enum mtk_dpi_polarity hsync_pol;
93 enum mtk_dpi_polarity vsync_pol;
96 struct mtk_dpi_sync_param {
100 bool shift_half_line;
103 struct mtk_dpi_yc_limit {
110 struct mtk_dpi_conf {
111 unsigned int (*cal_factor)(int clock);
116 static void mtk_dpi_mask(struct mtk_dpi *dpi, u32 offset, u32 val, u32 mask)
118 u32 tmp = readl(dpi->regs + offset) & ~mask;
121 writel(tmp, dpi->regs + offset);
124 static void mtk_dpi_sw_reset(struct mtk_dpi *dpi, bool reset)
126 mtk_dpi_mask(dpi, DPI_RET, reset ? RST : 0, RST);
129 static void mtk_dpi_enable(struct mtk_dpi *dpi)
131 mtk_dpi_mask(dpi, DPI_EN, EN, EN);
134 static void mtk_dpi_disable(struct mtk_dpi *dpi)
136 mtk_dpi_mask(dpi, DPI_EN, 0, EN);
139 static void mtk_dpi_config_hsync(struct mtk_dpi *dpi,
140 struct mtk_dpi_sync_param *sync)
142 mtk_dpi_mask(dpi, DPI_TGEN_HWIDTH,
143 sync->sync_width << HPW, HPW_MASK);
144 mtk_dpi_mask(dpi, DPI_TGEN_HPORCH,
145 sync->back_porch << HBP, HBP_MASK);
146 mtk_dpi_mask(dpi, DPI_TGEN_HPORCH, sync->front_porch << HFP,
150 static void mtk_dpi_config_vsync(struct mtk_dpi *dpi,
151 struct mtk_dpi_sync_param *sync,
152 u32 width_addr, u32 porch_addr)
154 mtk_dpi_mask(dpi, width_addr,
155 sync->sync_width << VSYNC_WIDTH_SHIFT,
157 mtk_dpi_mask(dpi, width_addr,
158 sync->shift_half_line << VSYNC_HALF_LINE_SHIFT,
159 VSYNC_HALF_LINE_MASK);
160 mtk_dpi_mask(dpi, porch_addr,
161 sync->back_porch << VSYNC_BACK_PORCH_SHIFT,
162 VSYNC_BACK_PORCH_MASK);
163 mtk_dpi_mask(dpi, porch_addr,
164 sync->front_porch << VSYNC_FRONT_PORCH_SHIFT,
165 VSYNC_FRONT_PORCH_MASK);
168 static void mtk_dpi_config_vsync_lodd(struct mtk_dpi *dpi,
169 struct mtk_dpi_sync_param *sync)
171 mtk_dpi_config_vsync(dpi, sync, DPI_TGEN_VWIDTH, DPI_TGEN_VPORCH);
174 static void mtk_dpi_config_vsync_leven(struct mtk_dpi *dpi,
175 struct mtk_dpi_sync_param *sync)
177 mtk_dpi_config_vsync(dpi, sync, DPI_TGEN_VWIDTH_LEVEN,
178 DPI_TGEN_VPORCH_LEVEN);
181 static void mtk_dpi_config_vsync_rodd(struct mtk_dpi *dpi,
182 struct mtk_dpi_sync_param *sync)
184 mtk_dpi_config_vsync(dpi, sync, DPI_TGEN_VWIDTH_RODD,
185 DPI_TGEN_VPORCH_RODD);
188 static void mtk_dpi_config_vsync_reven(struct mtk_dpi *dpi,
189 struct mtk_dpi_sync_param *sync)
191 mtk_dpi_config_vsync(dpi, sync, DPI_TGEN_VWIDTH_REVEN,
192 DPI_TGEN_VPORCH_REVEN);
195 static void mtk_dpi_config_pol(struct mtk_dpi *dpi,
196 struct mtk_dpi_polarities *dpi_pol)
200 pol = (dpi_pol->ck_pol == MTK_DPI_POLARITY_RISING ? 0 : CK_POL) |
201 (dpi_pol->de_pol == MTK_DPI_POLARITY_RISING ? 0 : DE_POL) |
202 (dpi_pol->hsync_pol == MTK_DPI_POLARITY_RISING ? 0 : HSYNC_POL) |
203 (dpi_pol->vsync_pol == MTK_DPI_POLARITY_RISING ? 0 : VSYNC_POL);
204 mtk_dpi_mask(dpi, DPI_OUTPUT_SETTING, pol,
205 CK_POL | DE_POL | HSYNC_POL | VSYNC_POL);
208 static void mtk_dpi_config_3d(struct mtk_dpi *dpi, bool en_3d)
210 mtk_dpi_mask(dpi, DPI_CON, en_3d ? TDFP_EN : 0, TDFP_EN);
213 static void mtk_dpi_config_interface(struct mtk_dpi *dpi, bool inter)
215 mtk_dpi_mask(dpi, DPI_CON, inter ? INTL_EN : 0, INTL_EN);
218 static void mtk_dpi_config_fb_size(struct mtk_dpi *dpi, u32 width, u32 height)
220 mtk_dpi_mask(dpi, DPI_SIZE, width << HSIZE, HSIZE_MASK);
221 mtk_dpi_mask(dpi, DPI_SIZE, height << VSIZE, VSIZE_MASK);
224 static void mtk_dpi_config_channel_limit(struct mtk_dpi *dpi,
225 struct mtk_dpi_yc_limit *limit)
227 mtk_dpi_mask(dpi, DPI_Y_LIMIT, limit->y_bottom << Y_LIMINT_BOT,
229 mtk_dpi_mask(dpi, DPI_Y_LIMIT, limit->y_top << Y_LIMINT_TOP,
231 mtk_dpi_mask(dpi, DPI_C_LIMIT, limit->c_bottom << C_LIMIT_BOT,
233 mtk_dpi_mask(dpi, DPI_C_LIMIT, limit->c_top << C_LIMIT_TOP,
237 static void mtk_dpi_config_bit_num(struct mtk_dpi *dpi,
238 enum mtk_dpi_out_bit_num num)
243 case MTK_DPI_OUT_BIT_NUM_8BITS:
246 case MTK_DPI_OUT_BIT_NUM_10BITS:
249 case MTK_DPI_OUT_BIT_NUM_12BITS:
252 case MTK_DPI_OUT_BIT_NUM_16BITS:
259 mtk_dpi_mask(dpi, DPI_OUTPUT_SETTING, val << OUT_BIT,
263 static void mtk_dpi_config_yc_map(struct mtk_dpi *dpi,
264 enum mtk_dpi_out_yc_map map)
269 case MTK_DPI_OUT_YC_MAP_RGB:
272 case MTK_DPI_OUT_YC_MAP_CYCY:
275 case MTK_DPI_OUT_YC_MAP_YCYC:
278 case MTK_DPI_OUT_YC_MAP_CY:
281 case MTK_DPI_OUT_YC_MAP_YC:
289 mtk_dpi_mask(dpi, DPI_OUTPUT_SETTING, val << YC_MAP, YC_MAP_MASK);
292 static void mtk_dpi_config_channel_swap(struct mtk_dpi *dpi,
293 enum mtk_dpi_out_channel_swap swap)
298 case MTK_DPI_OUT_CHANNEL_SWAP_RGB:
301 case MTK_DPI_OUT_CHANNEL_SWAP_GBR:
304 case MTK_DPI_OUT_CHANNEL_SWAP_BRG:
307 case MTK_DPI_OUT_CHANNEL_SWAP_RBG:
310 case MTK_DPI_OUT_CHANNEL_SWAP_GRB:
313 case MTK_DPI_OUT_CHANNEL_SWAP_BGR:
321 mtk_dpi_mask(dpi, DPI_OUTPUT_SETTING, val << CH_SWAP, CH_SWAP_MASK);
324 static void mtk_dpi_config_yuv422_enable(struct mtk_dpi *dpi, bool enable)
326 mtk_dpi_mask(dpi, DPI_CON, enable ? YUV422_EN : 0, YUV422_EN);
329 static void mtk_dpi_config_csc_enable(struct mtk_dpi *dpi, bool enable)
331 mtk_dpi_mask(dpi, DPI_CON, enable ? CSC_ENABLE : 0, CSC_ENABLE);
334 static void mtk_dpi_config_swap_input(struct mtk_dpi *dpi, bool enable)
336 mtk_dpi_mask(dpi, DPI_CON, enable ? IN_RB_SWAP : 0, IN_RB_SWAP);
339 static void mtk_dpi_config_2n_h_fre(struct mtk_dpi *dpi)
341 mtk_dpi_mask(dpi, dpi->conf->reg_h_fre_con, H_FRE_2N, H_FRE_2N);
344 static void mtk_dpi_config_disable_edge(struct mtk_dpi *dpi)
346 if (dpi->conf->edge_sel_en)
347 mtk_dpi_mask(dpi, dpi->conf->reg_h_fre_con, 0, EDGE_SEL_EN);
350 static void mtk_dpi_config_color_format(struct mtk_dpi *dpi,
351 enum mtk_dpi_out_color_format format)
353 if ((format == MTK_DPI_COLOR_FORMAT_YCBCR_444) ||
354 (format == MTK_DPI_COLOR_FORMAT_YCBCR_444_FULL)) {
355 mtk_dpi_config_yuv422_enable(dpi, false);
356 mtk_dpi_config_csc_enable(dpi, true);
357 mtk_dpi_config_swap_input(dpi, false);
358 mtk_dpi_config_channel_swap(dpi, MTK_DPI_OUT_CHANNEL_SWAP_BGR);
359 } else if ((format == MTK_DPI_COLOR_FORMAT_YCBCR_422) ||
360 (format == MTK_DPI_COLOR_FORMAT_YCBCR_422_FULL)) {
361 mtk_dpi_config_yuv422_enable(dpi, true);
362 mtk_dpi_config_csc_enable(dpi, true);
363 mtk_dpi_config_swap_input(dpi, true);
364 mtk_dpi_config_channel_swap(dpi, MTK_DPI_OUT_CHANNEL_SWAP_RGB);
366 mtk_dpi_config_yuv422_enable(dpi, false);
367 mtk_dpi_config_csc_enable(dpi, false);
368 mtk_dpi_config_swap_input(dpi, false);
369 mtk_dpi_config_channel_swap(dpi, MTK_DPI_OUT_CHANNEL_SWAP_RGB);
373 static void mtk_dpi_power_off(struct mtk_dpi *dpi)
375 if (WARN_ON(dpi->refcount == 0))
378 if (--dpi->refcount != 0)
381 mtk_dpi_disable(dpi);
382 clk_disable_unprepare(dpi->pixel_clk);
383 clk_disable_unprepare(dpi->engine_clk);
386 static int mtk_dpi_power_on(struct mtk_dpi *dpi)
390 if (++dpi->refcount != 1)
393 ret = clk_prepare_enable(dpi->engine_clk);
395 dev_err(dpi->dev, "Failed to enable engine clock: %d\n", ret);
399 ret = clk_prepare_enable(dpi->pixel_clk);
401 dev_err(dpi->dev, "Failed to enable pixel clock: %d\n", ret);
409 clk_disable_unprepare(dpi->engine_clk);
415 static int mtk_dpi_set_display_mode(struct mtk_dpi *dpi,
416 struct drm_display_mode *mode)
418 struct mtk_dpi_yc_limit limit;
419 struct mtk_dpi_polarities dpi_pol;
420 struct mtk_dpi_sync_param hsync;
421 struct mtk_dpi_sync_param vsync_lodd = { 0 };
422 struct mtk_dpi_sync_param vsync_leven = { 0 };
423 struct mtk_dpi_sync_param vsync_rodd = { 0 };
424 struct mtk_dpi_sync_param vsync_reven = { 0 };
425 struct videomode vm = { 0 };
426 unsigned long pll_rate;
429 /* let pll_rate can fix the valid range of tvdpll (1G~2GHz) */
430 factor = dpi->conf->cal_factor(mode->clock);
431 drm_display_mode_to_videomode(mode, &vm);
432 pll_rate = vm.pixelclock * factor;
434 dev_dbg(dpi->dev, "Want PLL %lu Hz, pixel clock %lu Hz\n",
435 pll_rate, vm.pixelclock);
437 clk_set_rate(dpi->tvd_clk, pll_rate);
438 pll_rate = clk_get_rate(dpi->tvd_clk);
440 vm.pixelclock = pll_rate / factor;
441 clk_set_rate(dpi->pixel_clk, vm.pixelclock);
442 vm.pixelclock = clk_get_rate(dpi->pixel_clk);
444 dev_dbg(dpi->dev, "Got PLL %lu Hz, pixel clock %lu Hz\n",
445 pll_rate, vm.pixelclock);
447 limit.c_bottom = 0x0010;
448 limit.c_top = 0x0FE0;
449 limit.y_bottom = 0x0010;
450 limit.y_top = 0x0FE0;
452 dpi_pol.ck_pol = MTK_DPI_POLARITY_FALLING;
453 dpi_pol.de_pol = MTK_DPI_POLARITY_RISING;
454 dpi_pol.hsync_pol = vm.flags & DISPLAY_FLAGS_HSYNC_HIGH ?
455 MTK_DPI_POLARITY_FALLING : MTK_DPI_POLARITY_RISING;
456 dpi_pol.vsync_pol = vm.flags & DISPLAY_FLAGS_VSYNC_HIGH ?
457 MTK_DPI_POLARITY_FALLING : MTK_DPI_POLARITY_RISING;
458 hsync.sync_width = vm.hsync_len;
459 hsync.back_porch = vm.hback_porch;
460 hsync.front_porch = vm.hfront_porch;
461 hsync.shift_half_line = false;
462 vsync_lodd.sync_width = vm.vsync_len;
463 vsync_lodd.back_porch = vm.vback_porch;
464 vsync_lodd.front_porch = vm.vfront_porch;
465 vsync_lodd.shift_half_line = false;
467 if (vm.flags & DISPLAY_FLAGS_INTERLACED &&
468 mode->flags & DRM_MODE_FLAG_3D_MASK) {
469 vsync_leven = vsync_lodd;
470 vsync_rodd = vsync_lodd;
471 vsync_reven = vsync_lodd;
472 vsync_leven.shift_half_line = true;
473 vsync_reven.shift_half_line = true;
474 } else if (vm.flags & DISPLAY_FLAGS_INTERLACED &&
475 !(mode->flags & DRM_MODE_FLAG_3D_MASK)) {
476 vsync_leven = vsync_lodd;
477 vsync_leven.shift_half_line = true;
478 } else if (!(vm.flags & DISPLAY_FLAGS_INTERLACED) &&
479 mode->flags & DRM_MODE_FLAG_3D_MASK) {
480 vsync_rodd = vsync_lodd;
482 mtk_dpi_sw_reset(dpi, true);
483 mtk_dpi_config_pol(dpi, &dpi_pol);
485 mtk_dpi_config_hsync(dpi, &hsync);
486 mtk_dpi_config_vsync_lodd(dpi, &vsync_lodd);
487 mtk_dpi_config_vsync_rodd(dpi, &vsync_rodd);
488 mtk_dpi_config_vsync_leven(dpi, &vsync_leven);
489 mtk_dpi_config_vsync_reven(dpi, &vsync_reven);
491 mtk_dpi_config_3d(dpi, !!(mode->flags & DRM_MODE_FLAG_3D_MASK));
492 mtk_dpi_config_interface(dpi, !!(vm.flags &
493 DISPLAY_FLAGS_INTERLACED));
494 if (vm.flags & DISPLAY_FLAGS_INTERLACED)
495 mtk_dpi_config_fb_size(dpi, vm.hactive, vm.vactive >> 1);
497 mtk_dpi_config_fb_size(dpi, vm.hactive, vm.vactive);
499 mtk_dpi_config_channel_limit(dpi, &limit);
500 mtk_dpi_config_bit_num(dpi, dpi->bit_num);
501 mtk_dpi_config_channel_swap(dpi, dpi->channel_swap);
502 mtk_dpi_config_yc_map(dpi, dpi->yc_map);
503 mtk_dpi_config_color_format(dpi, dpi->color_format);
504 mtk_dpi_config_2n_h_fre(dpi);
505 mtk_dpi_config_disable_edge(dpi);
506 mtk_dpi_sw_reset(dpi, false);
511 static void mtk_dpi_encoder_destroy(struct drm_encoder *encoder)
513 drm_encoder_cleanup(encoder);
516 static const struct drm_encoder_funcs mtk_dpi_encoder_funcs = {
517 .destroy = mtk_dpi_encoder_destroy,
520 static bool mtk_dpi_encoder_mode_fixup(struct drm_encoder *encoder,
521 const struct drm_display_mode *mode,
522 struct drm_display_mode *adjusted_mode)
527 static void mtk_dpi_encoder_mode_set(struct drm_encoder *encoder,
528 struct drm_display_mode *mode,
529 struct drm_display_mode *adjusted_mode)
531 struct mtk_dpi *dpi = mtk_dpi_from_encoder(encoder);
533 drm_mode_copy(&dpi->mode, adjusted_mode);
536 static void mtk_dpi_encoder_disable(struct drm_encoder *encoder)
538 struct mtk_dpi *dpi = mtk_dpi_from_encoder(encoder);
540 mtk_dpi_power_off(dpi);
543 static void mtk_dpi_encoder_enable(struct drm_encoder *encoder)
545 struct mtk_dpi *dpi = mtk_dpi_from_encoder(encoder);
547 mtk_dpi_power_on(dpi);
548 mtk_dpi_set_display_mode(dpi, &dpi->mode);
551 static int mtk_dpi_atomic_check(struct drm_encoder *encoder,
552 struct drm_crtc_state *crtc_state,
553 struct drm_connector_state *conn_state)
558 static const struct drm_encoder_helper_funcs mtk_dpi_encoder_helper_funcs = {
559 .mode_fixup = mtk_dpi_encoder_mode_fixup,
560 .mode_set = mtk_dpi_encoder_mode_set,
561 .disable = mtk_dpi_encoder_disable,
562 .enable = mtk_dpi_encoder_enable,
563 .atomic_check = mtk_dpi_atomic_check,
566 static void mtk_dpi_start(struct mtk_ddp_comp *comp)
568 struct mtk_dpi *dpi = container_of(comp, struct mtk_dpi, ddp_comp);
570 mtk_dpi_power_on(dpi);
573 static void mtk_dpi_stop(struct mtk_ddp_comp *comp)
575 struct mtk_dpi *dpi = container_of(comp, struct mtk_dpi, ddp_comp);
577 mtk_dpi_power_off(dpi);
580 static const struct mtk_ddp_comp_funcs mtk_dpi_funcs = {
581 .start = mtk_dpi_start,
582 .stop = mtk_dpi_stop,
585 static int mtk_dpi_bind(struct device *dev, struct device *master, void *data)
587 struct mtk_dpi *dpi = dev_get_drvdata(dev);
588 struct drm_device *drm_dev = data;
591 ret = mtk_ddp_comp_register(drm_dev, &dpi->ddp_comp);
593 dev_err(dev, "Failed to register component %pOF: %d\n",
598 ret = drm_encoder_init(drm_dev, &dpi->encoder, &mtk_dpi_encoder_funcs,
599 DRM_MODE_ENCODER_TMDS, NULL);
601 dev_err(dev, "Failed to initialize decoder: %d\n", ret);
604 drm_encoder_helper_add(&dpi->encoder, &mtk_dpi_encoder_helper_funcs);
606 /* Currently DPI0 is fixed to be driven by OVL1 */
607 dpi->encoder.possible_crtcs = BIT(1);
609 ret = drm_bridge_attach(&dpi->encoder, dpi->bridge, NULL);
611 dev_err(dev, "Failed to attach bridge: %d\n", ret);
615 dpi->bit_num = MTK_DPI_OUT_BIT_NUM_8BITS;
616 dpi->channel_swap = MTK_DPI_OUT_CHANNEL_SWAP_RGB;
617 dpi->yc_map = MTK_DPI_OUT_YC_MAP_RGB;
618 dpi->color_format = MTK_DPI_COLOR_FORMAT_RGB;
623 drm_encoder_cleanup(&dpi->encoder);
625 mtk_ddp_comp_unregister(drm_dev, &dpi->ddp_comp);
629 static void mtk_dpi_unbind(struct device *dev, struct device *master,
632 struct mtk_dpi *dpi = dev_get_drvdata(dev);
633 struct drm_device *drm_dev = data;
635 drm_encoder_cleanup(&dpi->encoder);
636 mtk_ddp_comp_unregister(drm_dev, &dpi->ddp_comp);
639 static const struct component_ops mtk_dpi_component_ops = {
640 .bind = mtk_dpi_bind,
641 .unbind = mtk_dpi_unbind,
644 static unsigned int mt8173_calculate_factor(int clock)
648 else if (clock <= 84000)
650 else if (clock <= 167000)
656 static unsigned int mt2701_calculate_factor(int clock)
660 else if (clock <= 128000)
666 static const struct mtk_dpi_conf mt8173_conf = {
667 .cal_factor = mt8173_calculate_factor,
668 .reg_h_fre_con = 0xe0,
671 static const struct mtk_dpi_conf mt2701_conf = {
672 .cal_factor = mt2701_calculate_factor,
673 .reg_h_fre_con = 0xb0,
677 static int mtk_dpi_probe(struct platform_device *pdev)
679 struct device *dev = &pdev->dev;
681 struct resource *mem;
685 dpi = devm_kzalloc(dev, sizeof(*dpi), GFP_KERNEL);
690 dpi->conf = (struct mtk_dpi_conf *)of_device_get_match_data(dev);
692 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
693 dpi->regs = devm_ioremap_resource(dev, mem);
694 if (IS_ERR(dpi->regs)) {
695 ret = PTR_ERR(dpi->regs);
696 dev_err(dev, "Failed to ioremap mem resource: %d\n", ret);
700 dpi->engine_clk = devm_clk_get(dev, "engine");
701 if (IS_ERR(dpi->engine_clk)) {
702 ret = PTR_ERR(dpi->engine_clk);
703 dev_err(dev, "Failed to get engine clock: %d\n", ret);
707 dpi->pixel_clk = devm_clk_get(dev, "pixel");
708 if (IS_ERR(dpi->pixel_clk)) {
709 ret = PTR_ERR(dpi->pixel_clk);
710 dev_err(dev, "Failed to get pixel clock: %d\n", ret);
714 dpi->tvd_clk = devm_clk_get(dev, "pll");
715 if (IS_ERR(dpi->tvd_clk)) {
716 ret = PTR_ERR(dpi->tvd_clk);
717 dev_err(dev, "Failed to get tvdpll clock: %d\n", ret);
721 dpi->irq = platform_get_irq(pdev, 0);
723 dev_err(dev, "Failed to get irq: %d\n", dpi->irq);
727 ret = drm_of_find_panel_or_bridge(dev->of_node, 0, 0,
732 dev_info(dev, "Found bridge node: %pOF\n", dpi->bridge->of_node);
734 comp_id = mtk_ddp_comp_get_id(dev->of_node, MTK_DPI);
736 dev_err(dev, "Failed to identify by alias: %d\n", comp_id);
740 ret = mtk_ddp_comp_init(dev, dev->of_node, &dpi->ddp_comp, comp_id,
743 dev_err(dev, "Failed to initialize component: %d\n", ret);
747 platform_set_drvdata(pdev, dpi);
749 ret = component_add(dev, &mtk_dpi_component_ops);
751 dev_err(dev, "Failed to add component: %d\n", ret);
758 static int mtk_dpi_remove(struct platform_device *pdev)
760 component_del(&pdev->dev, &mtk_dpi_component_ops);
765 static const struct of_device_id mtk_dpi_of_ids[] = {
766 { .compatible = "mediatek,mt2701-dpi",
767 .data = &mt2701_conf,
769 { .compatible = "mediatek,mt8173-dpi",
770 .data = &mt8173_conf,
775 struct platform_driver mtk_dpi_driver = {
776 .probe = mtk_dpi_probe,
777 .remove = mtk_dpi_remove,
779 .name = "mediatek-dpi",
780 .of_match_table = mtk_dpi_of_ids,