Merge tag 'mailbox-v5.11' of git://git.linaro.org/landing-teams/working/fujitsu/integ...
[linux-2.6-microblaze.git] / drivers / gpu / drm / i915 / intel_device_info.h
1 /*
2  * Copyright © 2014-2017 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21  * IN THE SOFTWARE.
22  *
23  */
24
25 #ifndef _INTEL_DEVICE_INFO_H_
26 #define _INTEL_DEVICE_INFO_H_
27
28 #include <uapi/drm/i915_drm.h>
29
30 #include "display/intel_display.h"
31
32 #include "gt/intel_engine_types.h"
33 #include "gt/intel_context_types.h"
34 #include "gt/intel_sseu.h"
35
36 struct drm_printer;
37 struct drm_i915_private;
38
39 /* Keep in gen based order, and chronological order within a gen */
40 enum intel_platform {
41         INTEL_PLATFORM_UNINITIALIZED = 0,
42         /* gen2 */
43         INTEL_I830,
44         INTEL_I845G,
45         INTEL_I85X,
46         INTEL_I865G,
47         /* gen3 */
48         INTEL_I915G,
49         INTEL_I915GM,
50         INTEL_I945G,
51         INTEL_I945GM,
52         INTEL_G33,
53         INTEL_PINEVIEW,
54         /* gen4 */
55         INTEL_I965G,
56         INTEL_I965GM,
57         INTEL_G45,
58         INTEL_GM45,
59         /* gen5 */
60         INTEL_IRONLAKE,
61         /* gen6 */
62         INTEL_SANDYBRIDGE,
63         /* gen7 */
64         INTEL_IVYBRIDGE,
65         INTEL_VALLEYVIEW,
66         INTEL_HASWELL,
67         /* gen8 */
68         INTEL_BROADWELL,
69         INTEL_CHERRYVIEW,
70         /* gen9 */
71         INTEL_SKYLAKE,
72         INTEL_BROXTON,
73         INTEL_KABYLAKE,
74         INTEL_GEMINILAKE,
75         INTEL_COFFEELAKE,
76         INTEL_COMETLAKE,
77         /* gen10 */
78         INTEL_CANNONLAKE,
79         /* gen11 */
80         INTEL_ICELAKE,
81         INTEL_ELKHARTLAKE,
82         INTEL_JASPERLAKE,
83         /* gen12 */
84         INTEL_TIGERLAKE,
85         INTEL_ROCKETLAKE,
86         INTEL_DG1,
87         INTEL_MAX_PLATFORMS
88 };
89
90 /*
91  * Subplatform bits share the same namespace per parent platform. In other words
92  * it is fine for the same bit to be used on multiple parent platforms.
93  */
94
95 #define INTEL_SUBPLATFORM_BITS (3)
96
97 /* HSW/BDW/SKL/KBL/CFL */
98 #define INTEL_SUBPLATFORM_ULT   (0)
99 #define INTEL_SUBPLATFORM_ULX   (1)
100
101 /* CNL/ICL */
102 #define INTEL_SUBPLATFORM_PORTF (0)
103
104 enum intel_ppgtt_type {
105         INTEL_PPGTT_NONE = I915_GEM_PPGTT_NONE,
106         INTEL_PPGTT_ALIASING = I915_GEM_PPGTT_ALIASING,
107         INTEL_PPGTT_FULL = I915_GEM_PPGTT_FULL,
108 };
109
110 #define DEV_INFO_FOR_EACH_FLAG(func) \
111         func(is_mobile); \
112         func(is_lp); \
113         func(require_force_probe); \
114         func(is_dgfx); \
115         /* Keep has_* in alphabetical order */ \
116         func(has_64bit_reloc); \
117         func(gpu_reset_clobbers_display); \
118         func(has_reset_engine); \
119         func(has_fpga_dbg); \
120         func(has_global_mocs); \
121         func(has_gt_uc); \
122         func(has_l3_dpf); \
123         func(has_llc); \
124         func(has_logical_ring_contexts); \
125         func(has_logical_ring_elsq); \
126         func(has_logical_ring_preemption); \
127         func(has_master_unit_irq); \
128         func(has_pooled_eu); \
129         func(has_rc6); \
130         func(has_rc6p); \
131         func(has_rps); \
132         func(has_runtime_pm); \
133         func(has_snoop); \
134         func(has_coherent_ggtt); \
135         func(unfenced_needs_alignment); \
136         func(hws_needs_physical);
137
138 #define DEV_INFO_DISPLAY_FOR_EACH_FLAG(func) \
139         /* Keep in alphabetical order */ \
140         func(cursor_needs_physical); \
141         func(has_csr); \
142         func(has_ddi); \
143         func(has_dp_mst); \
144         func(has_dsb); \
145         func(has_dsc); \
146         func(has_fbc); \
147         func(has_gmch); \
148         func(has_hdcp); \
149         func(has_hotplug); \
150         func(has_hti); \
151         func(has_ipc); \
152         func(has_modular_fia); \
153         func(has_overlay); \
154         func(has_psr); \
155         func(has_psr_hw_tracking); \
156         func(overlay_needs_physical); \
157         func(supports_tv);
158
159 struct intel_device_info {
160         u16 gen_mask;
161
162         u8 gen;
163         u8 gt; /* GT number, 0 if undefined */
164         intel_engine_mask_t platform_engine_mask; /* Engines supported by the HW */
165
166         enum intel_platform platform;
167
168         unsigned int dma_mask_size; /* available DMA address bits */
169
170         enum intel_ppgtt_type ppgtt_type;
171         unsigned int ppgtt_size; /* log2, e.g. 31/32/48 bits */
172
173         unsigned int page_sizes; /* page sizes supported by the HW */
174
175         u32 memory_regions; /* regions supported by the HW */
176
177         u32 display_mmio_offset;
178
179         u8 pipe_mask;
180         u8 cpu_transcoder_mask;
181
182         u8 abox_mask;
183
184 #define DEFINE_FLAG(name) u8 name:1
185         DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
186 #undef DEFINE_FLAG
187
188         struct {
189 #define DEFINE_FLAG(name) u8 name:1
190                 DEV_INFO_DISPLAY_FOR_EACH_FLAG(DEFINE_FLAG);
191 #undef DEFINE_FLAG
192         } display;
193
194         u16 ddb_size; /* in blocks */
195         u8 num_supported_dbuf_slices; /* number of DBuf slices */
196
197         /* Register offsets for the various display pipes and transcoders */
198         int pipe_offsets[I915_MAX_TRANSCODERS];
199         int trans_offsets[I915_MAX_TRANSCODERS];
200         int cursor_offsets[I915_MAX_PIPES];
201
202         struct color_luts {
203                 u32 degamma_lut_size;
204                 u32 gamma_lut_size;
205                 u32 degamma_lut_tests;
206                 u32 gamma_lut_tests;
207         } color;
208 };
209
210 struct intel_runtime_info {
211         /*
212          * Platform mask is used for optimizing or-ed IS_PLATFORM calls into
213          * into single runtime conditionals, and also to provide groundwork
214          * for future per platform, or per SKU build optimizations.
215          *
216          * Array can be extended when necessary if the corresponding
217          * BUILD_BUG_ON is hit.
218          */
219         u32 platform_mask[2];
220
221         u16 device_id;
222
223         u8 num_sprites[I915_MAX_PIPES];
224         u8 num_scalers[I915_MAX_PIPES];
225
226         u32 rawclk_freq;
227
228         u32 cs_timestamp_frequency_hz;
229         u32 cs_timestamp_period_ns;
230 };
231
232 struct intel_driver_caps {
233         unsigned int scheduler;
234         bool has_logical_contexts:1;
235 };
236
237 const char *intel_platform_name(enum intel_platform platform);
238
239 void intel_device_info_subplatform_init(struct drm_i915_private *dev_priv);
240 void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
241
242 void intel_device_info_print_static(const struct intel_device_info *info,
243                                     struct drm_printer *p);
244 void intel_device_info_print_runtime(const struct intel_runtime_info *info,
245                                      struct drm_printer *p);
246
247 void intel_driver_caps_print(const struct intel_driver_caps *caps,
248                              struct drm_printer *p);
249
250 #endif