drm/i915/bios: make the aux channel macros private to the vbt parser
[linux-2.6-microblaze.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hash.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/mm_types.h>
44 #include <linux/perf_event.h>
45 #include <linux/pm_qos.h>
46 #include <linux/reservation.h>
47 #include <linux/shmem_fs.h>
48
49 #include <drm/drmP.h>
50 #include <drm/intel-gtt.h>
51 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
52 #include <drm/drm_gem.h>
53 #include <drm/drm_auth.h>
54 #include <drm/drm_cache.h>
55 #include <drm/drm_util.h>
56
57 #include "i915_params.h"
58 #include "i915_reg.h"
59 #include "i915_utils.h"
60
61 #include "intel_bios.h"
62 #include "intel_device_info.h"
63 #include "intel_display.h"
64 #include "intel_dpll_mgr.h"
65 #include "intel_lrc.h"
66 #include "intel_opregion.h"
67 #include "intel_ringbuffer.h"
68 #include "intel_uncore.h"
69 #include "intel_wopcm.h"
70 #include "intel_uc.h"
71
72 #include "i915_gem.h"
73 #include "i915_gem_context.h"
74 #include "i915_gem_fence_reg.h"
75 #include "i915_gem_object.h"
76 #include "i915_gem_gtt.h"
77 #include "i915_gpu_error.h"
78 #include "i915_request.h"
79 #include "i915_scheduler.h"
80 #include "i915_timeline.h"
81 #include "i915_vma.h"
82
83 #include "intel_gvt.h"
84
85 /* General customization:
86  */
87
88 #define DRIVER_NAME             "i915"
89 #define DRIVER_DESC             "Intel Graphics"
90 #define DRIVER_DATE             "20181102"
91 #define DRIVER_TIMESTAMP        1541153051
92
93 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
94  * WARN_ON()) for hw state sanity checks to check for unexpected conditions
95  * which may not necessarily be a user visible problem.  This will either
96  * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
97  * enable distros and users to tailor their preferred amount of i915 abrt
98  * spam.
99  */
100 #define I915_STATE_WARN(condition, format...) ({                        \
101         int __ret_warn_on = !!(condition);                              \
102         if (unlikely(__ret_warn_on))                                    \
103                 if (!WARN(i915_modparams.verbose_state_checks, format)) \
104                         DRM_ERROR(format);                              \
105         unlikely(__ret_warn_on);                                        \
106 })
107
108 #define I915_STATE_WARN_ON(x)                                           \
109         I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
110
111 #if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
112
113 bool __i915_inject_load_failure(const char *func, int line);
114 #define i915_inject_load_failure() \
115         __i915_inject_load_failure(__func__, __LINE__)
116
117 bool i915_error_injected(void);
118
119 #else
120
121 #define i915_inject_load_failure() false
122 #define i915_error_injected() false
123
124 #endif
125
126 #define i915_load_error(i915, fmt, ...)                                  \
127         __i915_printk(i915, i915_error_injected() ? KERN_DEBUG : KERN_ERR, \
128                       fmt, ##__VA_ARGS__)
129
130 typedef struct {
131         uint32_t val;
132 } uint_fixed_16_16_t;
133
134 #define FP_16_16_MAX ({ \
135         uint_fixed_16_16_t fp; \
136         fp.val = UINT_MAX; \
137         fp; \
138 })
139
140 static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
141 {
142         if (val.val == 0)
143                 return true;
144         return false;
145 }
146
147 static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
148 {
149         uint_fixed_16_16_t fp;
150
151         WARN_ON(val > U16_MAX);
152
153         fp.val = val << 16;
154         return fp;
155 }
156
157 static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
158 {
159         return DIV_ROUND_UP(fp.val, 1 << 16);
160 }
161
162 static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
163 {
164         return fp.val >> 16;
165 }
166
167 static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
168                                                  uint_fixed_16_16_t min2)
169 {
170         uint_fixed_16_16_t min;
171
172         min.val = min(min1.val, min2.val);
173         return min;
174 }
175
176 static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
177                                                  uint_fixed_16_16_t max2)
178 {
179         uint_fixed_16_16_t max;
180
181         max.val = max(max1.val, max2.val);
182         return max;
183 }
184
185 static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
186 {
187         uint_fixed_16_16_t fp;
188         WARN_ON(val > U32_MAX);
189         fp.val = (uint32_t) val;
190         return fp;
191 }
192
193 static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
194                                             uint_fixed_16_16_t d)
195 {
196         return DIV_ROUND_UP(val.val, d.val);
197 }
198
199 static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
200                                                 uint_fixed_16_16_t mul)
201 {
202         uint64_t intermediate_val;
203
204         intermediate_val = (uint64_t) val * mul.val;
205         intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
206         WARN_ON(intermediate_val > U32_MAX);
207         return (uint32_t) intermediate_val;
208 }
209
210 static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
211                                              uint_fixed_16_16_t mul)
212 {
213         uint64_t intermediate_val;
214
215         intermediate_val = (uint64_t) val.val * mul.val;
216         intermediate_val = intermediate_val >> 16;
217         return clamp_u64_to_fixed16(intermediate_val);
218 }
219
220 static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
221 {
222         uint64_t interm_val;
223
224         interm_val = (uint64_t)val << 16;
225         interm_val = DIV_ROUND_UP_ULL(interm_val, d);
226         return clamp_u64_to_fixed16(interm_val);
227 }
228
229 static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
230                                                 uint_fixed_16_16_t d)
231 {
232         uint64_t interm_val;
233
234         interm_val = (uint64_t)val << 16;
235         interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
236         WARN_ON(interm_val > U32_MAX);
237         return (uint32_t) interm_val;
238 }
239
240 static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
241                                                      uint_fixed_16_16_t mul)
242 {
243         uint64_t intermediate_val;
244
245         intermediate_val = (uint64_t) val * mul.val;
246         return clamp_u64_to_fixed16(intermediate_val);
247 }
248
249 static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
250                                              uint_fixed_16_16_t add2)
251 {
252         uint64_t interm_sum;
253
254         interm_sum = (uint64_t) add1.val + add2.val;
255         return clamp_u64_to_fixed16(interm_sum);
256 }
257
258 static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
259                                                  uint32_t add2)
260 {
261         uint64_t interm_sum;
262         uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);
263
264         interm_sum = (uint64_t) add1.val + interm_add2.val;
265         return clamp_u64_to_fixed16(interm_sum);
266 }
267
268 enum hpd_pin {
269         HPD_NONE = 0,
270         HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
271         HPD_CRT,
272         HPD_SDVO_B,
273         HPD_SDVO_C,
274         HPD_PORT_A,
275         HPD_PORT_B,
276         HPD_PORT_C,
277         HPD_PORT_D,
278         HPD_PORT_E,
279         HPD_PORT_F,
280         HPD_NUM_PINS
281 };
282
283 #define for_each_hpd_pin(__pin) \
284         for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
285
286 /* Threshold == 5 for long IRQs, 50 for short */
287 #define HPD_STORM_DEFAULT_THRESHOLD 50
288
289 struct i915_hotplug {
290         struct work_struct hotplug_work;
291
292         struct {
293                 unsigned long last_jiffies;
294                 int count;
295                 enum {
296                         HPD_ENABLED = 0,
297                         HPD_DISABLED = 1,
298                         HPD_MARK_DISABLED = 2
299                 } state;
300         } stats[HPD_NUM_PINS];
301         u32 event_bits;
302         struct delayed_work reenable_work;
303
304         u32 long_port_mask;
305         u32 short_port_mask;
306         struct work_struct dig_port_work;
307
308         struct work_struct poll_init_work;
309         bool poll_enabled;
310
311         unsigned int hpd_storm_threshold;
312         /* Whether or not to count short HPD IRQs in HPD storms */
313         u8 hpd_short_storm_enabled;
314
315         /*
316          * if we get a HPD irq from DP and a HPD irq from non-DP
317          * the non-DP HPD could block the workqueue on a mode config
318          * mutex getting, that userspace may have taken. However
319          * userspace is waiting on the DP workqueue to run which is
320          * blocked behind the non-DP one.
321          */
322         struct workqueue_struct *dp_wq;
323 };
324
325 #define I915_GEM_GPU_DOMAINS \
326         (I915_GEM_DOMAIN_RENDER | \
327          I915_GEM_DOMAIN_SAMPLER | \
328          I915_GEM_DOMAIN_COMMAND | \
329          I915_GEM_DOMAIN_INSTRUCTION | \
330          I915_GEM_DOMAIN_VERTEX)
331
332 struct drm_i915_private;
333 struct i915_mm_struct;
334 struct i915_mmu_object;
335
336 struct drm_i915_file_private {
337         struct drm_i915_private *dev_priv;
338         struct drm_file *file;
339
340         struct {
341                 spinlock_t lock;
342                 struct list_head request_list;
343 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
344  * chosen to prevent the CPU getting more than a frame ahead of the GPU
345  * (when using lax throttling for the frontbuffer). We also use it to
346  * offer free GPU waitboosts for severely congested workloads.
347  */
348 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
349         } mm;
350         struct idr context_idr;
351
352         struct intel_rps_client {
353                 atomic_t boosts;
354         } rps_client;
355
356         unsigned int bsd_engine;
357
358 /*
359  * Every context ban increments per client ban score. Also
360  * hangs in short succession increments ban score. If ban threshold
361  * is reached, client is considered banned and submitting more work
362  * will fail. This is a stop gap measure to limit the badly behaving
363  * clients access to gpu. Note that unbannable contexts never increment
364  * the client ban score.
365  */
366 #define I915_CLIENT_SCORE_HANG_FAST     1
367 #define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
368 #define I915_CLIENT_SCORE_CONTEXT_BAN   3
369 #define I915_CLIENT_SCORE_BANNED        9
370         /** ban_score: Accumulated score of all ctx bans and fast hangs. */
371         atomic_t ban_score;
372         unsigned long hang_timestamp;
373 };
374
375 /* Interface history:
376  *
377  * 1.1: Original.
378  * 1.2: Add Power Management
379  * 1.3: Add vblank support
380  * 1.4: Fix cmdbuffer path, add heap destroy
381  * 1.5: Add vblank pipe configuration
382  * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
383  *      - Support vertical blank on secondary display pipe
384  */
385 #define DRIVER_MAJOR            1
386 #define DRIVER_MINOR            6
387 #define DRIVER_PATCHLEVEL       0
388
389 struct intel_overlay;
390 struct intel_overlay_error_state;
391
392 struct sdvo_device_mapping {
393         u8 initialized;
394         u8 dvo_port;
395         u8 slave_addr;
396         u8 dvo_wiring;
397         u8 i2c_pin;
398         u8 ddc_pin;
399 };
400
401 struct intel_connector;
402 struct intel_encoder;
403 struct intel_atomic_state;
404 struct intel_crtc_state;
405 struct intel_initial_plane_config;
406 struct intel_crtc;
407 struct intel_limit;
408 struct dpll;
409 struct intel_cdclk_state;
410
411 struct drm_i915_display_funcs {
412         void (*get_cdclk)(struct drm_i915_private *dev_priv,
413                           struct intel_cdclk_state *cdclk_state);
414         void (*set_cdclk)(struct drm_i915_private *dev_priv,
415                           const struct intel_cdclk_state *cdclk_state);
416         int (*get_fifo_size)(struct drm_i915_private *dev_priv,
417                              enum i9xx_plane_id i9xx_plane);
418         int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
419         int (*compute_intermediate_wm)(struct drm_device *dev,
420                                        struct intel_crtc *intel_crtc,
421                                        struct intel_crtc_state *newstate);
422         void (*initial_watermarks)(struct intel_atomic_state *state,
423                                    struct intel_crtc_state *cstate);
424         void (*atomic_update_watermarks)(struct intel_atomic_state *state,
425                                          struct intel_crtc_state *cstate);
426         void (*optimize_watermarks)(struct intel_atomic_state *state,
427                                     struct intel_crtc_state *cstate);
428         int (*compute_global_watermarks)(struct drm_atomic_state *state);
429         void (*update_wm)(struct intel_crtc *crtc);
430         int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
431         /* Returns the active state of the crtc, and if the crtc is active,
432          * fills out the pipe-config with the hw state. */
433         bool (*get_pipe_config)(struct intel_crtc *,
434                                 struct intel_crtc_state *);
435         void (*get_initial_plane_config)(struct intel_crtc *,
436                                          struct intel_initial_plane_config *);
437         int (*crtc_compute_clock)(struct intel_crtc *crtc,
438                                   struct intel_crtc_state *crtc_state);
439         void (*crtc_enable)(struct intel_crtc_state *pipe_config,
440                             struct drm_atomic_state *old_state);
441         void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
442                              struct drm_atomic_state *old_state);
443         void (*update_crtcs)(struct drm_atomic_state *state);
444         void (*audio_codec_enable)(struct intel_encoder *encoder,
445                                    const struct intel_crtc_state *crtc_state,
446                                    const struct drm_connector_state *conn_state);
447         void (*audio_codec_disable)(struct intel_encoder *encoder,
448                                     const struct intel_crtc_state *old_crtc_state,
449                                     const struct drm_connector_state *old_conn_state);
450         void (*fdi_link_train)(struct intel_crtc *crtc,
451                                const struct intel_crtc_state *crtc_state);
452         void (*init_clock_gating)(struct drm_i915_private *dev_priv);
453         void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
454         /* clock updates for mode set */
455         /* cursor updates */
456         /* render clock increase/decrease */
457         /* display clock increase/decrease */
458         /* pll clock increase/decrease */
459
460         void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
461         void (*load_luts)(struct drm_crtc_state *crtc_state);
462 };
463
464 #define CSR_VERSION(major, minor)       ((major) << 16 | (minor))
465 #define CSR_VERSION_MAJOR(version)      ((version) >> 16)
466 #define CSR_VERSION_MINOR(version)      ((version) & 0xffff)
467
468 struct intel_csr {
469         struct work_struct work;
470         const char *fw_path;
471         uint32_t required_version;
472         uint32_t max_fw_size; /* bytes */
473         uint32_t *dmc_payload;
474         uint32_t dmc_fw_size; /* dwords */
475         uint32_t version;
476         uint32_t mmio_count;
477         i915_reg_t mmioaddr[8];
478         uint32_t mmiodata[8];
479         uint32_t dc_state;
480         uint32_t allowed_dc_mask;
481 };
482
483 enum i915_cache_level {
484         I915_CACHE_NONE = 0,
485         I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
486         I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
487                               caches, eg sampler/render caches, and the
488                               large Last-Level-Cache. LLC is coherent with
489                               the CPU, but L3 is only visible to the GPU. */
490         I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
491 };
492
493 #define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
494
495 enum fb_op_origin {
496         ORIGIN_GTT,
497         ORIGIN_CPU,
498         ORIGIN_CS,
499         ORIGIN_FLIP,
500         ORIGIN_DIRTYFB,
501 };
502
503 struct intel_fbc {
504         /* This is always the inner lock when overlapping with struct_mutex and
505          * it's the outer lock when overlapping with stolen_lock. */
506         struct mutex lock;
507         unsigned threshold;
508         unsigned int possible_framebuffer_bits;
509         unsigned int busy_bits;
510         unsigned int visible_pipes_mask;
511         struct intel_crtc *crtc;
512
513         struct drm_mm_node compressed_fb;
514         struct drm_mm_node *compressed_llb;
515
516         bool false_color;
517
518         bool enabled;
519         bool active;
520         bool flip_pending;
521
522         bool underrun_detected;
523         struct work_struct underrun_work;
524
525         /*
526          * Due to the atomic rules we can't access some structures without the
527          * appropriate locking, so we cache information here in order to avoid
528          * these problems.
529          */
530         struct intel_fbc_state_cache {
531                 struct i915_vma *vma;
532                 unsigned long flags;
533
534                 struct {
535                         unsigned int mode_flags;
536                         uint32_t hsw_bdw_pixel_rate;
537                 } crtc;
538
539                 struct {
540                         unsigned int rotation;
541                         int src_w;
542                         int src_h;
543                         bool visible;
544                         /*
545                          * Display surface base address adjustement for
546                          * pageflips. Note that on gen4+ this only adjusts up
547                          * to a tile, offsets within a tile are handled in
548                          * the hw itself (with the TILEOFF register).
549                          */
550                         int adjusted_x;
551                         int adjusted_y;
552
553                         int y;
554
555                         uint16_t pixel_blend_mode;
556                 } plane;
557
558                 struct {
559                         const struct drm_format_info *format;
560                         unsigned int stride;
561                 } fb;
562         } state_cache;
563
564         /*
565          * This structure contains everything that's relevant to program the
566          * hardware registers. When we want to figure out if we need to disable
567          * and re-enable FBC for a new configuration we just check if there's
568          * something different in the struct. The genx_fbc_activate functions
569          * are supposed to read from it in order to program the registers.
570          */
571         struct intel_fbc_reg_params {
572                 struct i915_vma *vma;
573                 unsigned long flags;
574
575                 struct {
576                         enum pipe pipe;
577                         enum i9xx_plane_id i9xx_plane;
578                         unsigned int fence_y_offset;
579                 } crtc;
580
581                 struct {
582                         const struct drm_format_info *format;
583                         unsigned int stride;
584                 } fb;
585
586                 int cfb_size;
587                 unsigned int gen9_wa_cfb_stride;
588         } params;
589
590         const char *no_fbc_reason;
591 };
592
593 /*
594  * HIGH_RR is the highest eDP panel refresh rate read from EDID
595  * LOW_RR is the lowest eDP panel refresh rate found from EDID
596  * parsing for same resolution.
597  */
598 enum drrs_refresh_rate_type {
599         DRRS_HIGH_RR,
600         DRRS_LOW_RR,
601         DRRS_MAX_RR, /* RR count */
602 };
603
604 enum drrs_support_type {
605         DRRS_NOT_SUPPORTED = 0,
606         STATIC_DRRS_SUPPORT = 1,
607         SEAMLESS_DRRS_SUPPORT = 2
608 };
609
610 struct intel_dp;
611 struct i915_drrs {
612         struct mutex mutex;
613         struct delayed_work work;
614         struct intel_dp *dp;
615         unsigned busy_frontbuffer_bits;
616         enum drrs_refresh_rate_type refresh_rate_type;
617         enum drrs_support_type type;
618 };
619
620 struct i915_psr {
621         struct mutex lock;
622
623 #define I915_PSR_DEBUG_MODE_MASK        0x0f
624 #define I915_PSR_DEBUG_DEFAULT          0x00
625 #define I915_PSR_DEBUG_DISABLE          0x01
626 #define I915_PSR_DEBUG_ENABLE           0x02
627 #define I915_PSR_DEBUG_FORCE_PSR1       0x03
628 #define I915_PSR_DEBUG_IRQ              0x10
629
630         u32 debug;
631         bool sink_support;
632         bool prepared, enabled;
633         struct intel_dp *dp;
634         bool active;
635         struct work_struct work;
636         unsigned busy_frontbuffer_bits;
637         bool sink_psr2_support;
638         bool link_standby;
639         bool colorimetry_support;
640         bool psr2_enabled;
641         u8 sink_sync_latency;
642         ktime_t last_entry_attempt;
643         ktime_t last_exit;
644 };
645
646 enum intel_pch {
647         PCH_NONE = 0,   /* No PCH present */
648         PCH_IBX,        /* Ibexpeak PCH */
649         PCH_CPT,        /* Cougarpoint/Pantherpoint PCH */
650         PCH_LPT,        /* Lynxpoint/Wildcatpoint PCH */
651         PCH_SPT,        /* Sunrisepoint PCH */
652         PCH_KBP,        /* Kaby Lake PCH */
653         PCH_CNP,        /* Cannon Lake PCH */
654         PCH_ICP,        /* Ice Lake PCH */
655         PCH_NOP,        /* PCH without south display */
656 };
657
658 enum intel_sbi_destination {
659         SBI_ICLK,
660         SBI_MPHY,
661 };
662
663 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
664 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
665 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
666 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
667 #define QUIRK_INCREASE_T12_DELAY (1<<6)
668 #define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
669
670 struct intel_fbdev;
671 struct intel_fbc_work;
672
673 struct intel_gmbus {
674         struct i2c_adapter adapter;
675 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
676         u32 force_bit;
677         u32 reg0;
678         i915_reg_t gpio_reg;
679         struct i2c_algo_bit_data bit_algo;
680         struct drm_i915_private *dev_priv;
681 };
682
683 struct i915_suspend_saved_registers {
684         u32 saveDSPARB;
685         u32 saveFBC_CONTROL;
686         u32 saveCACHE_MODE_0;
687         u32 saveMI_ARB_STATE;
688         u32 saveSWF0[16];
689         u32 saveSWF1[16];
690         u32 saveSWF3[3];
691         uint64_t saveFENCE[I915_MAX_NUM_FENCES];
692         u32 savePCH_PORT_HOTPLUG;
693         u16 saveGCDGMBUS;
694 };
695
696 struct vlv_s0ix_state {
697         /* GAM */
698         u32 wr_watermark;
699         u32 gfx_prio_ctrl;
700         u32 arb_mode;
701         u32 gfx_pend_tlb0;
702         u32 gfx_pend_tlb1;
703         u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
704         u32 media_max_req_count;
705         u32 gfx_max_req_count;
706         u32 render_hwsp;
707         u32 ecochk;
708         u32 bsd_hwsp;
709         u32 blt_hwsp;
710         u32 tlb_rd_addr;
711
712         /* MBC */
713         u32 g3dctl;
714         u32 gsckgctl;
715         u32 mbctl;
716
717         /* GCP */
718         u32 ucgctl1;
719         u32 ucgctl3;
720         u32 rcgctl1;
721         u32 rcgctl2;
722         u32 rstctl;
723         u32 misccpctl;
724
725         /* GPM */
726         u32 gfxpause;
727         u32 rpdeuhwtc;
728         u32 rpdeuc;
729         u32 ecobus;
730         u32 pwrdwnupctl;
731         u32 rp_down_timeout;
732         u32 rp_deucsw;
733         u32 rcubmabdtmr;
734         u32 rcedata;
735         u32 spare2gh;
736
737         /* Display 1 CZ domain */
738         u32 gt_imr;
739         u32 gt_ier;
740         u32 pm_imr;
741         u32 pm_ier;
742         u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
743
744         /* GT SA CZ domain */
745         u32 tilectl;
746         u32 gt_fifoctl;
747         u32 gtlc_wake_ctrl;
748         u32 gtlc_survive;
749         u32 pmwgicz;
750
751         /* Display 2 CZ domain */
752         u32 gu_ctl0;
753         u32 gu_ctl1;
754         u32 pcbr;
755         u32 clock_gate_dis2;
756 };
757
758 struct intel_rps_ei {
759         ktime_t ktime;
760         u32 render_c0;
761         u32 media_c0;
762 };
763
764 struct intel_rps {
765         /*
766          * work, interrupts_enabled and pm_iir are protected by
767          * dev_priv->irq_lock
768          */
769         struct work_struct work;
770         bool interrupts_enabled;
771         u32 pm_iir;
772
773         /* PM interrupt bits that should never be masked */
774         u32 pm_intrmsk_mbz;
775
776         /* Frequencies are stored in potentially platform dependent multiples.
777          * In other words, *_freq needs to be multiplied by X to be interesting.
778          * Soft limits are those which are used for the dynamic reclocking done
779          * by the driver (raise frequencies under heavy loads, and lower for
780          * lighter loads). Hard limits are those imposed by the hardware.
781          *
782          * A distinction is made for overclocking, which is never enabled by
783          * default, and is considered to be above the hard limit if it's
784          * possible at all.
785          */
786         u8 cur_freq;            /* Current frequency (cached, may not == HW) */
787         u8 min_freq_softlimit;  /* Minimum frequency permitted by the driver */
788         u8 max_freq_softlimit;  /* Max frequency permitted by the driver */
789         u8 max_freq;            /* Maximum frequency, RP0 if not overclocking */
790         u8 min_freq;            /* AKA RPn. Minimum frequency */
791         u8 boost_freq;          /* Frequency to request when wait boosting */
792         u8 idle_freq;           /* Frequency to request when we are idle */
793         u8 efficient_freq;      /* AKA RPe. Pre-determined balanced frequency */
794         u8 rp1_freq;            /* "less than" RP0 power/freqency */
795         u8 rp0_freq;            /* Non-overclocked max frequency. */
796         u16 gpll_ref_freq;      /* vlv/chv GPLL reference frequency */
797
798         int last_adj;
799
800         struct {
801                 struct mutex mutex;
802
803                 enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
804                 unsigned int interactive;
805
806                 u8 up_threshold; /* Current %busy required to uplock */
807                 u8 down_threshold; /* Current %busy required to downclock */
808         } power;
809
810         bool enabled;
811         atomic_t num_waiters;
812         atomic_t boosts;
813
814         /* manual wa residency calculations */
815         struct intel_rps_ei ei;
816 };
817
818 struct intel_rc6 {
819         bool enabled;
820         u64 prev_hw_residency[4];
821         u64 cur_residency[4];
822 };
823
824 struct intel_llc_pstate {
825         bool enabled;
826 };
827
828 struct intel_gen6_power_mgmt {
829         struct intel_rps rps;
830         struct intel_rc6 rc6;
831         struct intel_llc_pstate llc_pstate;
832 };
833
834 /* defined intel_pm.c */
835 extern spinlock_t mchdev_lock;
836
837 struct intel_ilk_power_mgmt {
838         u8 cur_delay;
839         u8 min_delay;
840         u8 max_delay;
841         u8 fmax;
842         u8 fstart;
843
844         u64 last_count1;
845         unsigned long last_time1;
846         unsigned long chipset_power;
847         u64 last_count2;
848         u64 last_time2;
849         unsigned long gfx_power;
850         u8 corr;
851
852         int c_m;
853         int r_t;
854 };
855
856 struct drm_i915_private;
857 struct i915_power_well;
858
859 struct i915_power_well_ops {
860         /*
861          * Synchronize the well's hw state to match the current sw state, for
862          * example enable/disable it based on the current refcount. Called
863          * during driver init and resume time, possibly after first calling
864          * the enable/disable handlers.
865          */
866         void (*sync_hw)(struct drm_i915_private *dev_priv,
867                         struct i915_power_well *power_well);
868         /*
869          * Enable the well and resources that depend on it (for example
870          * interrupts located on the well). Called after the 0->1 refcount
871          * transition.
872          */
873         void (*enable)(struct drm_i915_private *dev_priv,
874                        struct i915_power_well *power_well);
875         /*
876          * Disable the well and resources that depend on it. Called after
877          * the 1->0 refcount transition.
878          */
879         void (*disable)(struct drm_i915_private *dev_priv,
880                         struct i915_power_well *power_well);
881         /* Returns the hw enabled state. */
882         bool (*is_enabled)(struct drm_i915_private *dev_priv,
883                            struct i915_power_well *power_well);
884 };
885
886 struct i915_power_well_regs {
887         i915_reg_t bios;
888         i915_reg_t driver;
889         i915_reg_t kvmr;
890         i915_reg_t debug;
891 };
892
893 /* Power well structure for haswell */
894 struct i915_power_well_desc {
895         const char *name;
896         bool always_on;
897         u64 domains;
898         /* unique identifier for this power well */
899         enum i915_power_well_id id;
900         /*
901          * Arbitraty data associated with this power well. Platform and power
902          * well specific.
903          */
904         union {
905                 struct {
906                         /*
907                          * request/status flag index in the PUNIT power well
908                          * control/status registers.
909                          */
910                         u8 idx;
911                 } vlv;
912                 struct {
913                         enum dpio_phy phy;
914                 } bxt;
915                 struct {
916                         const struct i915_power_well_regs *regs;
917                         /*
918                          * request/status flag index in the power well
919                          * constrol/status registers.
920                          */
921                         u8 idx;
922                         /* Mask of pipes whose IRQ logic is backed by the pw */
923                         u8 irq_pipe_mask;
924                         /* The pw is backing the VGA functionality */
925                         bool has_vga:1;
926                         bool has_fuses:1;
927                         /*
928                          * The pw is for an ICL+ TypeC PHY port in
929                          * Thunderbolt mode.
930                          */
931                         bool is_tc_tbt:1;
932                 } hsw;
933         };
934         const struct i915_power_well_ops *ops;
935 };
936
937 struct i915_power_well {
938         const struct i915_power_well_desc *desc;
939         /* power well enable/disable usage count */
940         int count;
941         /* cached hw enabled state */
942         bool hw_enabled;
943 };
944
945 struct i915_power_domains {
946         /*
947          * Power wells needed for initialization at driver init and suspend
948          * time are on. They are kept on until after the first modeset.
949          */
950         bool initializing;
951         bool display_core_suspended;
952         int power_well_count;
953
954         struct mutex lock;
955         int domain_use_count[POWER_DOMAIN_NUM];
956         struct i915_power_well *power_wells;
957 };
958
959 #define MAX_L3_SLICES 2
960 struct intel_l3_parity {
961         u32 *remap_info[MAX_L3_SLICES];
962         struct work_struct error_work;
963         int which_slice;
964 };
965
966 struct i915_gem_mm {
967         /** Memory allocator for GTT stolen memory */
968         struct drm_mm stolen;
969         /** Protects the usage of the GTT stolen memory allocator. This is
970          * always the inner lock when overlapping with struct_mutex. */
971         struct mutex stolen_lock;
972
973         /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
974         spinlock_t obj_lock;
975
976         /** List of all objects in gtt_space. Used to restore gtt
977          * mappings on resume */
978         struct list_head bound_list;
979         /**
980          * List of objects which are not bound to the GTT (thus
981          * are idle and not used by the GPU). These objects may or may
982          * not actually have any pages attached.
983          */
984         struct list_head unbound_list;
985
986         /** List of all objects in gtt_space, currently mmaped by userspace.
987          * All objects within this list must also be on bound_list.
988          */
989         struct list_head userfault_list;
990
991         /**
992          * List of objects which are pending destruction.
993          */
994         struct llist_head free_list;
995         struct work_struct free_work;
996         spinlock_t free_lock;
997         /**
998          * Count of objects pending destructions. Used to skip needlessly
999          * waiting on an RCU barrier if no objects are waiting to be freed.
1000          */
1001         atomic_t free_count;
1002
1003         /**
1004          * Small stash of WC pages
1005          */
1006         struct pagestash wc_stash;
1007
1008         /**
1009          * tmpfs instance used for shmem backed objects
1010          */
1011         struct vfsmount *gemfs;
1012
1013         /** PPGTT used for aliasing the PPGTT with the GTT */
1014         struct i915_hw_ppgtt *aliasing_ppgtt;
1015
1016         struct notifier_block oom_notifier;
1017         struct notifier_block vmap_notifier;
1018         struct shrinker shrinker;
1019
1020         /** LRU list of objects with fence regs on them. */
1021         struct list_head fence_list;
1022
1023         /**
1024          * Workqueue to fault in userptr pages, flushed by the execbuf
1025          * when required but otherwise left to userspace to try again
1026          * on EAGAIN.
1027          */
1028         struct workqueue_struct *userptr_wq;
1029
1030         u64 unordered_timeline;
1031
1032         /* the indicator for dispatch video commands on two BSD rings */
1033         atomic_t bsd_engine_dispatch_index;
1034
1035         /** Bit 6 swizzling required for X tiling */
1036         uint32_t bit_6_swizzle_x;
1037         /** Bit 6 swizzling required for Y tiling */
1038         uint32_t bit_6_swizzle_y;
1039
1040         /* accounting, useful for userland debugging */
1041         spinlock_t object_stat_lock;
1042         u64 object_memory;
1043         u32 object_count;
1044 };
1045
1046 #define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
1047
1048 #define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1049 #define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1050
1051 #define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
1052 #define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */
1053
1054 #define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */
1055
1056 struct ddi_vbt_port_info {
1057         int max_tmds_clock;
1058
1059         /*
1060          * This is an index in the HDMI/DVI DDI buffer translation table.
1061          * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1062          * populate this field.
1063          */
1064 #define HDMI_LEVEL_SHIFT_UNKNOWN        0xff
1065         uint8_t hdmi_level_shift;
1066
1067         uint8_t supports_dvi:1;
1068         uint8_t supports_hdmi:1;
1069         uint8_t supports_dp:1;
1070         uint8_t supports_edp:1;
1071
1072         uint8_t alternate_aux_channel;
1073         uint8_t alternate_ddc_pin;
1074
1075         uint8_t dp_boost_level;
1076         uint8_t hdmi_boost_level;
1077         int dp_max_link_rate;           /* 0 for not limited by VBT */
1078 };
1079
1080 enum psr_lines_to_wait {
1081         PSR_0_LINES_TO_WAIT = 0,
1082         PSR_1_LINE_TO_WAIT,
1083         PSR_4_LINES_TO_WAIT,
1084         PSR_8_LINES_TO_WAIT
1085 };
1086
1087 struct intel_vbt_data {
1088         struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1089         struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1090
1091         /* Feature bits */
1092         unsigned int int_tv_support:1;
1093         unsigned int lvds_dither:1;
1094         unsigned int int_crt_support:1;
1095         unsigned int lvds_use_ssc:1;
1096         unsigned int int_lvds_support:1;
1097         unsigned int display_clock_mode:1;
1098         unsigned int fdi_rx_polarity_inverted:1;
1099         unsigned int panel_type:4;
1100         int lvds_ssc_freq;
1101         unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1102         enum drm_panel_orientation orientation;
1103
1104         enum drrs_support_type drrs_type;
1105
1106         struct {
1107                 int rate;
1108                 int lanes;
1109                 int preemphasis;
1110                 int vswing;
1111                 bool low_vswing;
1112                 bool initialized;
1113                 int bpp;
1114                 struct edp_power_seq pps;
1115         } edp;
1116
1117         struct {
1118                 bool enable;
1119                 bool full_link;
1120                 bool require_aux_wakeup;
1121                 int idle_frames;
1122                 enum psr_lines_to_wait lines_to_wait;
1123                 int tp1_wakeup_time_us;
1124                 int tp2_tp3_wakeup_time_us;
1125         } psr;
1126
1127         struct {
1128                 u16 pwm_freq_hz;
1129                 bool present;
1130                 bool active_low_pwm;
1131                 u8 min_brightness;      /* min_brightness/255 of max */
1132                 u8 controller;          /* brightness controller number */
1133                 enum intel_backlight_type type;
1134         } backlight;
1135
1136         /* MIPI DSI */
1137         struct {
1138                 u16 panel_id;
1139                 struct mipi_config *config;
1140                 struct mipi_pps_data *pps;
1141                 u16 bl_ports;
1142                 u16 cabc_ports;
1143                 u8 seq_version;
1144                 u32 size;
1145                 u8 *data;
1146                 const u8 *sequence[MIPI_SEQ_MAX];
1147                 u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
1148                 enum drm_panel_orientation orientation;
1149         } dsi;
1150
1151         int crt_ddc_pin;
1152
1153         int child_dev_num;
1154         struct child_device_config *child_dev;
1155
1156         struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1157         struct sdvo_device_mapping sdvo_mappings[2];
1158 };
1159
1160 enum intel_ddb_partitioning {
1161         INTEL_DDB_PART_1_2,
1162         INTEL_DDB_PART_5_6, /* IVB+ */
1163 };
1164
1165 struct intel_wm_level {
1166         bool enable;
1167         uint32_t pri_val;
1168         uint32_t spr_val;
1169         uint32_t cur_val;
1170         uint32_t fbc_val;
1171 };
1172
1173 struct ilk_wm_values {
1174         uint32_t wm_pipe[3];
1175         uint32_t wm_lp[3];
1176         uint32_t wm_lp_spr[3];
1177         uint32_t wm_linetime[3];
1178         bool enable_fbc_wm;
1179         enum intel_ddb_partitioning partitioning;
1180 };
1181
1182 struct g4x_pipe_wm {
1183         uint16_t plane[I915_MAX_PLANES];
1184         uint16_t fbc;
1185 };
1186
1187 struct g4x_sr_wm {
1188         uint16_t plane;
1189         uint16_t cursor;
1190         uint16_t fbc;
1191 };
1192
1193 struct vlv_wm_ddl_values {
1194         uint8_t plane[I915_MAX_PLANES];
1195 };
1196
1197 struct vlv_wm_values {
1198         struct g4x_pipe_wm pipe[3];
1199         struct g4x_sr_wm sr;
1200         struct vlv_wm_ddl_values ddl[3];
1201         uint8_t level;
1202         bool cxsr;
1203 };
1204
1205 struct g4x_wm_values {
1206         struct g4x_pipe_wm pipe[2];
1207         struct g4x_sr_wm sr;
1208         struct g4x_sr_wm hpll;
1209         bool cxsr;
1210         bool hpll_en;
1211         bool fbc_en;
1212 };
1213
1214 struct skl_ddb_entry {
1215         uint16_t start, end;    /* in number of blocks, 'end' is exclusive */
1216 };
1217
1218 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1219 {
1220         return entry->end - entry->start;
1221 }
1222
1223 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1224                                        const struct skl_ddb_entry *e2)
1225 {
1226         if (e1->start == e2->start && e1->end == e2->end)
1227                 return true;
1228
1229         return false;
1230 }
1231
1232 struct skl_ddb_allocation {
1233         /* packed/y */
1234         struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1235         struct skl_ddb_entry uv_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1236         u8 enabled_slices; /* GEN11 has configurable 2 slices */
1237 };
1238
1239 struct skl_ddb_values {
1240         unsigned dirty_pipes;
1241         struct skl_ddb_allocation ddb;
1242 };
1243
1244 struct skl_wm_level {
1245         uint16_t plane_res_b;
1246         uint8_t plane_res_l;
1247         bool plane_en;
1248 };
1249
1250 /* Stores plane specific WM parameters */
1251 struct skl_wm_params {
1252         bool x_tiled, y_tiled;
1253         bool rc_surface;
1254         bool is_planar;
1255         uint32_t width;
1256         uint8_t cpp;
1257         uint32_t plane_pixel_rate;
1258         uint32_t y_min_scanlines;
1259         uint32_t plane_bytes_per_line;
1260         uint_fixed_16_16_t plane_blocks_per_line;
1261         uint_fixed_16_16_t y_tile_minimum;
1262         uint32_t linetime_us;
1263         uint32_t dbuf_block_size;
1264 };
1265
1266 /*
1267  * This struct helps tracking the state needed for runtime PM, which puts the
1268  * device in PCI D3 state. Notice that when this happens, nothing on the
1269  * graphics device works, even register access, so we don't get interrupts nor
1270  * anything else.
1271  *
1272  * Every piece of our code that needs to actually touch the hardware needs to
1273  * either call intel_runtime_pm_get or call intel_display_power_get with the
1274  * appropriate power domain.
1275  *
1276  * Our driver uses the autosuspend delay feature, which means we'll only really
1277  * suspend if we stay with zero refcount for a certain amount of time. The
1278  * default value is currently very conservative (see intel_runtime_pm_enable), but
1279  * it can be changed with the standard runtime PM files from sysfs.
1280  *
1281  * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1282  * goes back to false exactly before we reenable the IRQs. We use this variable
1283  * to check if someone is trying to enable/disable IRQs while they're supposed
1284  * to be disabled. This shouldn't happen and we'll print some error messages in
1285  * case it happens.
1286  *
1287  * For more, read the Documentation/power/runtime_pm.txt.
1288  */
1289 struct i915_runtime_pm {
1290         atomic_t wakeref_count;
1291         bool suspended;
1292         bool irqs_enabled;
1293 };
1294
1295 enum intel_pipe_crc_source {
1296         INTEL_PIPE_CRC_SOURCE_NONE,
1297         INTEL_PIPE_CRC_SOURCE_PLANE1,
1298         INTEL_PIPE_CRC_SOURCE_PLANE2,
1299         INTEL_PIPE_CRC_SOURCE_PF,
1300         INTEL_PIPE_CRC_SOURCE_PIPE,
1301         /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1302         INTEL_PIPE_CRC_SOURCE_TV,
1303         INTEL_PIPE_CRC_SOURCE_DP_B,
1304         INTEL_PIPE_CRC_SOURCE_DP_C,
1305         INTEL_PIPE_CRC_SOURCE_DP_D,
1306         INTEL_PIPE_CRC_SOURCE_AUTO,
1307         INTEL_PIPE_CRC_SOURCE_MAX,
1308 };
1309
1310 #define INTEL_PIPE_CRC_ENTRIES_NR       128
1311 struct intel_pipe_crc {
1312         spinlock_t lock;
1313         int skipped;
1314         enum intel_pipe_crc_source source;
1315 };
1316
1317 struct i915_frontbuffer_tracking {
1318         spinlock_t lock;
1319
1320         /*
1321          * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1322          * scheduled flips.
1323          */
1324         unsigned busy_bits;
1325         unsigned flip_bits;
1326 };
1327
1328 struct i915_wa_reg {
1329         u32 addr;
1330         u32 value;
1331         /* bitmask representing WA bits */
1332         u32 mask;
1333 };
1334
1335 #define I915_MAX_WA_REGS 16
1336
1337 struct i915_workarounds {
1338         struct i915_wa_reg reg[I915_MAX_WA_REGS];
1339         u32 count;
1340 };
1341
1342 struct i915_virtual_gpu {
1343         bool active;
1344         u32 caps;
1345 };
1346
1347 /* used in computing the new watermarks state */
1348 struct intel_wm_config {
1349         unsigned int num_pipes_active;
1350         bool sprites_enabled;
1351         bool sprites_scaled;
1352 };
1353
1354 struct i915_oa_format {
1355         u32 format;
1356         int size;
1357 };
1358
1359 struct i915_oa_reg {
1360         i915_reg_t addr;
1361         u32 value;
1362 };
1363
1364 struct i915_oa_config {
1365         char uuid[UUID_STRING_LEN + 1];
1366         int id;
1367
1368         const struct i915_oa_reg *mux_regs;
1369         u32 mux_regs_len;
1370         const struct i915_oa_reg *b_counter_regs;
1371         u32 b_counter_regs_len;
1372         const struct i915_oa_reg *flex_regs;
1373         u32 flex_regs_len;
1374
1375         struct attribute_group sysfs_metric;
1376         struct attribute *attrs[2];
1377         struct device_attribute sysfs_metric_id;
1378
1379         atomic_t ref_count;
1380 };
1381
1382 struct i915_perf_stream;
1383
1384 /**
1385  * struct i915_perf_stream_ops - the OPs to support a specific stream type
1386  */
1387 struct i915_perf_stream_ops {
1388         /**
1389          * @enable: Enables the collection of HW samples, either in response to
1390          * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1391          * without `I915_PERF_FLAG_DISABLED`.
1392          */
1393         void (*enable)(struct i915_perf_stream *stream);
1394
1395         /**
1396          * @disable: Disables the collection of HW samples, either in response
1397          * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1398          * the stream.
1399          */
1400         void (*disable)(struct i915_perf_stream *stream);
1401
1402         /**
1403          * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1404          * once there is something ready to read() for the stream
1405          */
1406         void (*poll_wait)(struct i915_perf_stream *stream,
1407                           struct file *file,
1408                           poll_table *wait);
1409
1410         /**
1411          * @wait_unlocked: For handling a blocking read, wait until there is
1412          * something to ready to read() for the stream. E.g. wait on the same
1413          * wait queue that would be passed to poll_wait().
1414          */
1415         int (*wait_unlocked)(struct i915_perf_stream *stream);
1416
1417         /**
1418          * @read: Copy buffered metrics as records to userspace
1419          * **buf**: the userspace, destination buffer
1420          * **count**: the number of bytes to copy, requested by userspace
1421          * **offset**: zero at the start of the read, updated as the read
1422          * proceeds, it represents how many bytes have been copied so far and
1423          * the buffer offset for copying the next record.
1424          *
1425          * Copy as many buffered i915 perf samples and records for this stream
1426          * to userspace as will fit in the given buffer.
1427          *
1428          * Only write complete records; returning -%ENOSPC if there isn't room
1429          * for a complete record.
1430          *
1431          * Return any error condition that results in a short read such as
1432          * -%ENOSPC or -%EFAULT, even though these may be squashed before
1433          * returning to userspace.
1434          */
1435         int (*read)(struct i915_perf_stream *stream,
1436                     char __user *buf,
1437                     size_t count,
1438                     size_t *offset);
1439
1440         /**
1441          * @destroy: Cleanup any stream specific resources.
1442          *
1443          * The stream will always be disabled before this is called.
1444          */
1445         void (*destroy)(struct i915_perf_stream *stream);
1446 };
1447
1448 /**
1449  * struct i915_perf_stream - state for a single open stream FD
1450  */
1451 struct i915_perf_stream {
1452         /**
1453          * @dev_priv: i915 drm device
1454          */
1455         struct drm_i915_private *dev_priv;
1456
1457         /**
1458          * @link: Links the stream into ``&drm_i915_private->streams``
1459          */
1460         struct list_head link;
1461
1462         /**
1463          * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1464          * properties given when opening a stream, representing the contents
1465          * of a single sample as read() by userspace.
1466          */
1467         u32 sample_flags;
1468
1469         /**
1470          * @sample_size: Considering the configured contents of a sample
1471          * combined with the required header size, this is the total size
1472          * of a single sample record.
1473          */
1474         int sample_size;
1475
1476         /**
1477          * @ctx: %NULL if measuring system-wide across all contexts or a
1478          * specific context that is being monitored.
1479          */
1480         struct i915_gem_context *ctx;
1481
1482         /**
1483          * @enabled: Whether the stream is currently enabled, considering
1484          * whether the stream was opened in a disabled state and based
1485          * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1486          */
1487         bool enabled;
1488
1489         /**
1490          * @ops: The callbacks providing the implementation of this specific
1491          * type of configured stream.
1492          */
1493         const struct i915_perf_stream_ops *ops;
1494
1495         /**
1496          * @oa_config: The OA configuration used by the stream.
1497          */
1498         struct i915_oa_config *oa_config;
1499 };
1500
1501 /**
1502  * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1503  */
1504 struct i915_oa_ops {
1505         /**
1506          * @is_valid_b_counter_reg: Validates register's address for
1507          * programming boolean counters for a particular platform.
1508          */
1509         bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
1510                                        u32 addr);
1511
1512         /**
1513          * @is_valid_mux_reg: Validates register's address for programming mux
1514          * for a particular platform.
1515          */
1516         bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
1517
1518         /**
1519          * @is_valid_flex_reg: Validates register's address for programming
1520          * flex EU filtering for a particular platform.
1521          */
1522         bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
1523
1524         /**
1525          * @enable_metric_set: Selects and applies any MUX configuration to set
1526          * up the Boolean and Custom (B/C) counters that are part of the
1527          * counter reports being sampled. May apply system constraints such as
1528          * disabling EU clock gating as required.
1529          */
1530         int (*enable_metric_set)(struct i915_perf_stream *stream);
1531
1532         /**
1533          * @disable_metric_set: Remove system constraints associated with using
1534          * the OA unit.
1535          */
1536         void (*disable_metric_set)(struct drm_i915_private *dev_priv);
1537
1538         /**
1539          * @oa_enable: Enable periodic sampling
1540          */
1541         void (*oa_enable)(struct i915_perf_stream *stream);
1542
1543         /**
1544          * @oa_disable: Disable periodic sampling
1545          */
1546         void (*oa_disable)(struct i915_perf_stream *stream);
1547
1548         /**
1549          * @read: Copy data from the circular OA buffer into a given userspace
1550          * buffer.
1551          */
1552         int (*read)(struct i915_perf_stream *stream,
1553                     char __user *buf,
1554                     size_t count,
1555                     size_t *offset);
1556
1557         /**
1558          * @oa_hw_tail_read: read the OA tail pointer register
1559          *
1560          * In particular this enables us to share all the fiddly code for
1561          * handling the OA unit tail pointer race that affects multiple
1562          * generations.
1563          */
1564         u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
1565 };
1566
1567 struct intel_cdclk_state {
1568         unsigned int cdclk, vco, ref, bypass;
1569         u8 voltage_level;
1570 };
1571
1572 struct drm_i915_private {
1573         struct drm_device drm;
1574
1575         struct kmem_cache *objects;
1576         struct kmem_cache *vmas;
1577         struct kmem_cache *luts;
1578         struct kmem_cache *requests;
1579         struct kmem_cache *dependencies;
1580         struct kmem_cache *priorities;
1581
1582         const struct intel_device_info info;
1583         struct intel_driver_caps caps;
1584
1585         /**
1586          * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
1587          * end of stolen which we can optionally use to create GEM objects
1588          * backed by stolen memory. Note that stolen_usable_size tells us
1589          * exactly how much of this we are actually allowed to use, given that
1590          * some portion of it is in fact reserved for use by hardware functions.
1591          */
1592         struct resource dsm;
1593         /**
1594          * Reseved portion of Data Stolen Memory
1595          */
1596         struct resource dsm_reserved;
1597
1598         /*
1599          * Stolen memory is segmented in hardware with different portions
1600          * offlimits to certain functions.
1601          *
1602          * The drm_mm is initialised to the total accessible range, as found
1603          * from the PCI config. On Broadwell+, this is further restricted to
1604          * avoid the first page! The upper end of stolen memory is reserved for
1605          * hardware functions and similarly removed from the accessible range.
1606          */
1607         resource_size_t stolen_usable_size;     /* Total size minus reserved ranges */
1608
1609         void __iomem *regs;
1610
1611         struct intel_uncore uncore;
1612
1613         struct i915_virtual_gpu vgpu;
1614
1615         struct intel_gvt *gvt;
1616
1617         struct intel_wopcm wopcm;
1618
1619         struct intel_huc huc;
1620         struct intel_guc guc;
1621
1622         struct intel_csr csr;
1623
1624         struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1625
1626         /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1627          * controller on different i2c buses. */
1628         struct mutex gmbus_mutex;
1629
1630         /**
1631          * Base address of where the gmbus and gpio blocks are located (either
1632          * on PCH or on SoC for platforms without PCH).
1633          */
1634         uint32_t gpio_mmio_base;
1635
1636         /* MMIO base address for MIPI regs */
1637         uint32_t mipi_mmio_base;
1638
1639         uint32_t psr_mmio_base;
1640
1641         uint32_t pps_mmio_base;
1642
1643         wait_queue_head_t gmbus_wait_queue;
1644
1645         struct pci_dev *bridge_dev;
1646         struct intel_engine_cs *engine[I915_NUM_ENGINES];
1647         /* Context used internally to idle the GPU and setup initial state */
1648         struct i915_gem_context *kernel_context;
1649         /* Context only to be used for injecting preemption commands */
1650         struct i915_gem_context *preempt_context;
1651         struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
1652                                             [MAX_ENGINE_INSTANCE + 1];
1653
1654         struct resource mch_res;
1655
1656         /* protects the irq masks */
1657         spinlock_t irq_lock;
1658
1659         bool display_irqs_enabled;
1660
1661         /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1662         struct pm_qos_request pm_qos;
1663
1664         /* Sideband mailbox protection */
1665         struct mutex sb_lock;
1666
1667         /** Cached value of IMR to avoid reads in updating the bitfield */
1668         union {
1669                 u32 irq_mask;
1670                 u32 de_irq_mask[I915_MAX_PIPES];
1671         };
1672         u32 gt_irq_mask;
1673         u32 pm_imr;
1674         u32 pm_ier;
1675         u32 pm_rps_events;
1676         u32 pm_guc_events;
1677         u32 pipestat_irq_mask[I915_MAX_PIPES];
1678
1679         struct i915_hotplug hotplug;
1680         struct intel_fbc fbc;
1681         struct i915_drrs drrs;
1682         struct intel_opregion opregion;
1683         struct intel_vbt_data vbt;
1684
1685         bool preserve_bios_swizzle;
1686
1687         /* overlay */
1688         struct intel_overlay *overlay;
1689
1690         /* backlight registers and fields in struct intel_panel */
1691         struct mutex backlight_lock;
1692
1693         /* LVDS info */
1694         bool no_aux_handshake;
1695
1696         /* protects panel power sequencer state */
1697         struct mutex pps_mutex;
1698
1699         struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1700         int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1701
1702         unsigned int fsb_freq, mem_freq, is_ddr3;
1703         unsigned int skl_preferred_vco_freq;
1704         unsigned int max_cdclk_freq;
1705
1706         unsigned int max_dotclk_freq;
1707         unsigned int rawclk_freq;
1708         unsigned int hpll_freq;
1709         unsigned int fdi_pll_freq;
1710         unsigned int czclk_freq;
1711
1712         struct {
1713                 /*
1714                  * The current logical cdclk state.
1715                  * See intel_atomic_state.cdclk.logical
1716                  *
1717                  * For reading holding any crtc lock is sufficient,
1718                  * for writing must hold all of them.
1719                  */
1720                 struct intel_cdclk_state logical;
1721                 /*
1722                  * The current actual cdclk state.
1723                  * See intel_atomic_state.cdclk.actual
1724                  */
1725                 struct intel_cdclk_state actual;
1726                 /* The current hardware cdclk state */
1727                 struct intel_cdclk_state hw;
1728         } cdclk;
1729
1730         /**
1731          * wq - Driver workqueue for GEM.
1732          *
1733          * NOTE: Work items scheduled here are not allowed to grab any modeset
1734          * locks, for otherwise the flushing done in the pageflip code will
1735          * result in deadlocks.
1736          */
1737         struct workqueue_struct *wq;
1738
1739         /* ordered wq for modesets */
1740         struct workqueue_struct *modeset_wq;
1741
1742         /* Display functions */
1743         struct drm_i915_display_funcs display;
1744
1745         /* PCH chipset type */
1746         enum intel_pch pch_type;
1747         unsigned short pch_id;
1748
1749         unsigned long quirks;
1750
1751         struct drm_atomic_state *modeset_restore_state;
1752         struct drm_modeset_acquire_ctx reset_ctx;
1753
1754         struct i915_ggtt ggtt; /* VM representing the global address space */
1755
1756         struct i915_gem_mm mm;
1757         DECLARE_HASHTABLE(mm_structs, 7);
1758         struct mutex mm_lock;
1759
1760         struct intel_ppat ppat;
1761
1762         /* Kernel Modesetting */
1763
1764         struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1765         struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1766
1767 #ifdef CONFIG_DEBUG_FS
1768         struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1769 #endif
1770
1771         /* dpll and cdclk state is protected by connection_mutex */
1772         int num_shared_dpll;
1773         struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1774         const struct intel_dpll_mgr *dpll_mgr;
1775
1776         /*
1777          * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1778          * Must be global rather than per dpll, because on some platforms
1779          * plls share registers.
1780          */
1781         struct mutex dpll_lock;
1782
1783         unsigned int active_crtcs;
1784         /* minimum acceptable cdclk for each pipe */
1785         int min_cdclk[I915_MAX_PIPES];
1786         /* minimum acceptable voltage level for each pipe */
1787         u8 min_voltage_level[I915_MAX_PIPES];
1788
1789         int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1790
1791         struct i915_workarounds workarounds;
1792
1793         struct i915_frontbuffer_tracking fb_tracking;
1794
1795         struct intel_atomic_helper {
1796                 struct llist_head free_list;
1797                 struct work_struct free_work;
1798         } atomic_helper;
1799
1800         u16 orig_clock;
1801
1802         bool mchbar_need_disable;
1803
1804         struct intel_l3_parity l3_parity;
1805
1806         /* Cannot be determined by PCIID. You must always read a register. */
1807         u32 edram_cap;
1808
1809         /*
1810          * Protects RPS/RC6 register access and PCU communication.
1811          * Must be taken after struct_mutex if nested. Note that
1812          * this lock may be held for long periods of time when
1813          * talking to hw - so only take it when talking to hw!
1814          */
1815         struct mutex pcu_lock;
1816
1817         /* gen6+ GT PM state */
1818         struct intel_gen6_power_mgmt gt_pm;
1819
1820         /* ilk-only ips/rps state. Everything in here is protected by the global
1821          * mchdev_lock in intel_pm.c */
1822         struct intel_ilk_power_mgmt ips;
1823
1824         struct i915_power_domains power_domains;
1825
1826         struct i915_psr psr;
1827
1828         struct i915_gpu_error gpu_error;
1829
1830         struct drm_i915_gem_object *vlv_pctx;
1831
1832         /* list of fbdev register on this device */
1833         struct intel_fbdev *fbdev;
1834         struct work_struct fbdev_suspend_work;
1835
1836         struct drm_property *broadcast_rgb_property;
1837         struct drm_property *force_audio_property;
1838
1839         /* hda/i915 audio component */
1840         struct i915_audio_component *audio_component;
1841         bool audio_component_registered;
1842         /**
1843          * av_mutex - mutex for audio/video sync
1844          *
1845          */
1846         struct mutex av_mutex;
1847
1848         struct {
1849                 struct mutex mutex;
1850                 struct list_head list;
1851                 struct llist_head free_list;
1852                 struct work_struct free_work;
1853
1854                 /* The hw wants to have a stable context identifier for the
1855                  * lifetime of the context (for OA, PASID, faults, etc).
1856                  * This is limited in execlists to 21 bits.
1857                  */
1858                 struct ida hw_ida;
1859 #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1860 #define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
1861 #define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
1862                 struct list_head hw_id_list;
1863         } contexts;
1864
1865         u32 fdi_rx_config;
1866
1867         /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1868         u32 chv_phy_control;
1869         /*
1870          * Shadows for CHV DPLL_MD regs to keep the state
1871          * checker somewhat working in the presence hardware
1872          * crappiness (can't read out DPLL_MD for pipes B & C).
1873          */
1874         u32 chv_dpll_md[I915_MAX_PIPES];
1875         u32 bxt_phy_grc;
1876
1877         u32 suspend_count;
1878         bool power_domains_suspended;
1879         struct i915_suspend_saved_registers regfile;
1880         struct vlv_s0ix_state vlv_s0ix_state;
1881
1882         enum {
1883                 I915_SAGV_UNKNOWN = 0,
1884                 I915_SAGV_DISABLED,
1885                 I915_SAGV_ENABLED,
1886                 I915_SAGV_NOT_CONTROLLED
1887         } sagv_status;
1888
1889         struct {
1890                 /*
1891                  * Raw watermark latency values:
1892                  * in 0.1us units for WM0,
1893                  * in 0.5us units for WM1+.
1894                  */
1895                 /* primary */
1896                 uint16_t pri_latency[5];
1897                 /* sprite */
1898                 uint16_t spr_latency[5];
1899                 /* cursor */
1900                 uint16_t cur_latency[5];
1901                 /*
1902                  * Raw watermark memory latency values
1903                  * for SKL for all 8 levels
1904                  * in 1us units.
1905                  */
1906                 uint16_t skl_latency[8];
1907
1908                 /* current hardware state */
1909                 union {
1910                         struct ilk_wm_values hw;
1911                         struct skl_ddb_values skl_hw;
1912                         struct vlv_wm_values vlv;
1913                         struct g4x_wm_values g4x;
1914                 };
1915
1916                 uint8_t max_level;
1917
1918                 /*
1919                  * Should be held around atomic WM register writing; also
1920                  * protects * intel_crtc->wm.active and
1921                  * cstate->wm.need_postvbl_update.
1922                  */
1923                 struct mutex wm_mutex;
1924
1925                 /*
1926                  * Set during HW readout of watermarks/DDB.  Some platforms
1927                  * need to know when we're still using BIOS-provided values
1928                  * (which we don't fully trust).
1929                  */
1930                 bool distrust_bios_wm;
1931         } wm;
1932
1933         struct dram_info {
1934                 bool valid;
1935                 bool is_16gb_dimm;
1936                 u8 num_channels;
1937                 enum dram_rank {
1938                         I915_DRAM_RANK_INVALID = 0,
1939                         I915_DRAM_RANK_SINGLE,
1940                         I915_DRAM_RANK_DUAL
1941                 } rank;
1942                 u32 bandwidth_kbps;
1943                 bool symmetric_memory;
1944         } dram_info;
1945
1946         struct i915_runtime_pm runtime_pm;
1947
1948         struct {
1949                 bool initialized;
1950
1951                 struct kobject *metrics_kobj;
1952                 struct ctl_table_header *sysctl_header;
1953
1954                 /*
1955                  * Lock associated with adding/modifying/removing OA configs
1956                  * in dev_priv->perf.metrics_idr.
1957                  */
1958                 struct mutex metrics_lock;
1959
1960                 /*
1961                  * List of dynamic configurations, you need to hold
1962                  * dev_priv->perf.metrics_lock to access it.
1963                  */
1964                 struct idr metrics_idr;
1965
1966                 /*
1967                  * Lock associated with anything below within this structure
1968                  * except exclusive_stream.
1969                  */
1970                 struct mutex lock;
1971                 struct list_head streams;
1972
1973                 struct {
1974                         /*
1975                          * The stream currently using the OA unit. If accessed
1976                          * outside a syscall associated to its file
1977                          * descriptor, you need to hold
1978                          * dev_priv->drm.struct_mutex.
1979                          */
1980                         struct i915_perf_stream *exclusive_stream;
1981
1982                         struct intel_context *pinned_ctx;
1983                         u32 specific_ctx_id;
1984                         u32 specific_ctx_id_mask;
1985
1986                         struct hrtimer poll_check_timer;
1987                         wait_queue_head_t poll_wq;
1988                         bool pollin;
1989
1990                         /**
1991                          * For rate limiting any notifications of spurious
1992                          * invalid OA reports
1993                          */
1994                         struct ratelimit_state spurious_report_rs;
1995
1996                         bool periodic;
1997                         int period_exponent;
1998
1999                         struct i915_oa_config test_config;
2000
2001                         struct {
2002                                 struct i915_vma *vma;
2003                                 u8 *vaddr;
2004                                 u32 last_ctx_id;
2005                                 int format;
2006                                 int format_size;
2007                                 int size_exponent;
2008
2009                                 /**
2010                                  * Locks reads and writes to all head/tail state
2011                                  *
2012                                  * Consider: the head and tail pointer state
2013                                  * needs to be read consistently from a hrtimer
2014                                  * callback (atomic context) and read() fop
2015                                  * (user context) with tail pointer updates
2016                                  * happening in atomic context and head updates
2017                                  * in user context and the (unlikely)
2018                                  * possibility of read() errors needing to
2019                                  * reset all head/tail state.
2020                                  *
2021                                  * Note: Contention or performance aren't
2022                                  * currently a significant concern here
2023                                  * considering the relatively low frequency of
2024                                  * hrtimer callbacks (5ms period) and that
2025                                  * reads typically only happen in response to a
2026                                  * hrtimer event and likely complete before the
2027                                  * next callback.
2028                                  *
2029                                  * Note: This lock is not held *while* reading
2030                                  * and copying data to userspace so the value
2031                                  * of head observed in htrimer callbacks won't
2032                                  * represent any partial consumption of data.
2033                                  */
2034                                 spinlock_t ptr_lock;
2035
2036                                 /**
2037                                  * One 'aging' tail pointer and one 'aged'
2038                                  * tail pointer ready to used for reading.
2039                                  *
2040                                  * Initial values of 0xffffffff are invalid
2041                                  * and imply that an update is required
2042                                  * (and should be ignored by an attempted
2043                                  * read)
2044                                  */
2045                                 struct {
2046                                         u32 offset;
2047                                 } tails[2];
2048
2049                                 /**
2050                                  * Index for the aged tail ready to read()
2051                                  * data up to.
2052                                  */
2053                                 unsigned int aged_tail_idx;
2054
2055                                 /**
2056                                  * A monotonic timestamp for when the current
2057                                  * aging tail pointer was read; used to
2058                                  * determine when it is old enough to trust.
2059                                  */
2060                                 u64 aging_timestamp;
2061
2062                                 /**
2063                                  * Although we can always read back the head
2064                                  * pointer register, we prefer to avoid
2065                                  * trusting the HW state, just to avoid any
2066                                  * risk that some hardware condition could
2067                                  * somehow bump the head pointer unpredictably
2068                                  * and cause us to forward the wrong OA buffer
2069                                  * data to userspace.
2070                                  */
2071                                 u32 head;
2072                         } oa_buffer;
2073
2074                         u32 gen7_latched_oastatus1;
2075                         u32 ctx_oactxctrl_offset;
2076                         u32 ctx_flexeu0_offset;
2077
2078                         /**
2079                          * The RPT_ID/reason field for Gen8+ includes a bit
2080                          * to determine if the CTX ID in the report is valid
2081                          * but the specific bit differs between Gen 8 and 9
2082                          */
2083                         u32 gen8_valid_ctx_bit;
2084
2085                         struct i915_oa_ops ops;
2086                         const struct i915_oa_format *oa_formats;
2087                 } oa;
2088         } perf;
2089
2090         /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2091         struct {
2092                 void (*resume)(struct drm_i915_private *);
2093                 void (*cleanup_engine)(struct intel_engine_cs *engine);
2094
2095                 struct list_head timelines;
2096
2097                 struct list_head active_rings;
2098                 struct list_head closed_vma;
2099                 u32 active_requests;
2100                 u32 request_serial;
2101
2102                 /**
2103                  * Is the GPU currently considered idle, or busy executing
2104                  * userspace requests? Whilst idle, we allow runtime power
2105                  * management to power down the hardware and display clocks.
2106                  * In order to reduce the effect on performance, there
2107                  * is a slight delay before we do so.
2108                  */
2109                 bool awake;
2110
2111                 /**
2112                  * The number of times we have woken up.
2113                  */
2114                 unsigned int epoch;
2115 #define I915_EPOCH_INVALID 0
2116
2117                 /**
2118                  * We leave the user IRQ off as much as possible,
2119                  * but this means that requests will finish and never
2120                  * be retired once the system goes idle. Set a timer to
2121                  * fire periodically while the ring is running. When it
2122                  * fires, go retire requests.
2123                  */
2124                 struct delayed_work retire_work;
2125
2126                 /**
2127                  * When we detect an idle GPU, we want to turn on
2128                  * powersaving features. So once we see that there
2129                  * are no more requests outstanding and no more
2130                  * arrive within a small period of time, we fire
2131                  * off the idle_work.
2132                  */
2133                 struct delayed_work idle_work;
2134
2135                 ktime_t last_init_time;
2136         } gt;
2137
2138         /* perform PHY state sanity checks? */
2139         bool chv_phy_assert[2];
2140
2141         bool ipc_enabled;
2142
2143         /* Used to save the pipe-to-encoder mapping for audio */
2144         struct intel_encoder *av_enc_map[I915_MAX_PIPES];
2145
2146         /* necessary resource sharing with HDMI LPE audio driver. */
2147         struct {
2148                 struct platform_device *platdev;
2149                 int     irq;
2150         } lpe_audio;
2151
2152         struct i915_pmu pmu;
2153
2154         /*
2155          * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2156          * will be rejected. Instead look for a better place.
2157          */
2158 };
2159
2160 struct dram_channel_info {
2161         struct info {
2162                 u8 size, width;
2163                 enum dram_rank rank;
2164         } l_info, s_info;
2165         enum dram_rank rank;
2166         bool is_16gb_dimm;
2167 };
2168
2169 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2170 {
2171         return container_of(dev, struct drm_i915_private, drm);
2172 }
2173
2174 static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
2175 {
2176         return to_i915(dev_get_drvdata(kdev));
2177 }
2178
2179 static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
2180 {
2181         return container_of(wopcm, struct drm_i915_private, wopcm);
2182 }
2183
2184 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2185 {
2186         return container_of(guc, struct drm_i915_private, guc);
2187 }
2188
2189 static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2190 {
2191         return container_of(huc, struct drm_i915_private, huc);
2192 }
2193
2194 /* Simple iterator over all initialised engines */
2195 #define for_each_engine(engine__, dev_priv__, id__) \
2196         for ((id__) = 0; \
2197              (id__) < I915_NUM_ENGINES; \
2198              (id__)++) \
2199                 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2200
2201 /* Iterator over subset of engines selected by mask */
2202 #define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2203         for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->ring_mask; \
2204              (tmp__) ? \
2205              ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
2206              0;)
2207
2208 enum hdmi_force_audio {
2209         HDMI_AUDIO_OFF_DVI = -2,        /* no aux data for HDMI-DVI converter */
2210         HDMI_AUDIO_OFF,                 /* force turn off HDMI audio */
2211         HDMI_AUDIO_AUTO,                /* trust EDID */
2212         HDMI_AUDIO_ON,                  /* force turn on HDMI audio */
2213 };
2214
2215 #define I915_GTT_OFFSET_NONE ((u32)-1)
2216
2217 /*
2218  * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2219  * considered to be the frontbuffer for the given plane interface-wise. This
2220  * doesn't mean that the hw necessarily already scans it out, but that any
2221  * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2222  *
2223  * We have one bit per pipe and per scanout plane type.
2224  */
2225 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2226 #define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
2227         BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
2228         BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
2229         BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
2230 })
2231 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2232         BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
2233 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2234         GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
2235                 INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
2236
2237 /*
2238  * Optimised SGL iterator for GEM objects
2239  */
2240 static __always_inline struct sgt_iter {
2241         struct scatterlist *sgp;
2242         union {
2243                 unsigned long pfn;
2244                 dma_addr_t dma;
2245         };
2246         unsigned int curr;
2247         unsigned int max;
2248 } __sgt_iter(struct scatterlist *sgl, bool dma) {
2249         struct sgt_iter s = { .sgp = sgl };
2250
2251         if (s.sgp) {
2252                 s.max = s.curr = s.sgp->offset;
2253                 s.max += s.sgp->length;
2254                 if (dma)
2255                         s.dma = sg_dma_address(s.sgp);
2256                 else
2257                         s.pfn = page_to_pfn(sg_page(s.sgp));
2258         }
2259
2260         return s;
2261 }
2262
2263 static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2264 {
2265         ++sg;
2266         if (unlikely(sg_is_chain(sg)))
2267                 sg = sg_chain_ptr(sg);
2268         return sg;
2269 }
2270
2271 /**
2272  * __sg_next - return the next scatterlist entry in a list
2273  * @sg:         The current sg entry
2274  *
2275  * Description:
2276  *   If the entry is the last, return NULL; otherwise, step to the next
2277  *   element in the array (@sg@+1). If that's a chain pointer, follow it;
2278  *   otherwise just return the pointer to the current element.
2279  **/
2280 static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2281 {
2282         return sg_is_last(sg) ? NULL : ____sg_next(sg);
2283 }
2284
2285 /**
2286  * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2287  * @__dmap:     DMA address (output)
2288  * @__iter:     'struct sgt_iter' (iterator state, internal)
2289  * @__sgt:      sg_table to iterate over (input)
2290  */
2291 #define for_each_sgt_dma(__dmap, __iter, __sgt)                         \
2292         for ((__iter) = __sgt_iter((__sgt)->sgl, true);                 \
2293              ((__dmap) = (__iter).dma + (__iter).curr);                 \
2294              (((__iter).curr += I915_GTT_PAGE_SIZE) >= (__iter).max) ?  \
2295              (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
2296
2297 /**
2298  * for_each_sgt_page - iterate over the pages of the given sg_table
2299  * @__pp:       page pointer (output)
2300  * @__iter:     'struct sgt_iter' (iterator state, internal)
2301  * @__sgt:      sg_table to iterate over (input)
2302  */
2303 #define for_each_sgt_page(__pp, __iter, __sgt)                          \
2304         for ((__iter) = __sgt_iter((__sgt)->sgl, false);                \
2305              ((__pp) = (__iter).pfn == 0 ? NULL :                       \
2306               pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2307              (((__iter).curr += PAGE_SIZE) >= (__iter).max) ?           \
2308              (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
2309
2310 bool i915_sg_trim(struct sg_table *orig_st);
2311
2312 static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
2313 {
2314         unsigned int page_sizes;
2315
2316         page_sizes = 0;
2317         while (sg) {
2318                 GEM_BUG_ON(sg->offset);
2319                 GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
2320                 page_sizes |= sg->length;
2321                 sg = __sg_next(sg);
2322         }
2323
2324         return page_sizes;
2325 }
2326
2327 static inline unsigned int i915_sg_segment_size(void)
2328 {
2329         unsigned int size = swiotlb_max_segment();
2330
2331         if (size == 0)
2332                 return SCATTERLIST_MAX_SEGMENT;
2333
2334         size = rounddown(size, PAGE_SIZE);
2335         /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2336         if (size < PAGE_SIZE)
2337                 size = PAGE_SIZE;
2338
2339         return size;
2340 }
2341
2342 static inline const struct intel_device_info *
2343 intel_info(const struct drm_i915_private *dev_priv)
2344 {
2345         return &dev_priv->info;
2346 }
2347
2348 #define INTEL_INFO(dev_priv)    intel_info((dev_priv))
2349 #define DRIVER_CAPS(dev_priv)   (&(dev_priv)->caps)
2350
2351 #define INTEL_GEN(dev_priv)     ((dev_priv)->info.gen)
2352 #define INTEL_DEVID(dev_priv)   ((dev_priv)->info.device_id)
2353
2354 #define REVID_FOREVER           0xff
2355 #define INTEL_REVID(dev_priv)   ((dev_priv)->drm.pdev->revision)
2356
2357 #define INTEL_GEN_MASK(s, e) ( \
2358         BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2359         BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
2360         GENMASK((e) - 1, (s) - 1))
2361
2362 /* Returns true if Gen is in inclusive range [Start, End] */
2363 #define IS_GEN(dev_priv, s, e) \
2364         (!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
2365
2366 /*
2367  * Return true if revision is in range [since,until] inclusive.
2368  *
2369  * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2370  */
2371 #define IS_REVID(p, since, until) \
2372         (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2373
2374 #define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
2375
2376 #define IS_I830(dev_priv)       IS_PLATFORM(dev_priv, INTEL_I830)
2377 #define IS_I845G(dev_priv)      IS_PLATFORM(dev_priv, INTEL_I845G)
2378 #define IS_I85X(dev_priv)       IS_PLATFORM(dev_priv, INTEL_I85X)
2379 #define IS_I865G(dev_priv)      IS_PLATFORM(dev_priv, INTEL_I865G)
2380 #define IS_I915G(dev_priv)      IS_PLATFORM(dev_priv, INTEL_I915G)
2381 #define IS_I915GM(dev_priv)     IS_PLATFORM(dev_priv, INTEL_I915GM)
2382 #define IS_I945G(dev_priv)      IS_PLATFORM(dev_priv, INTEL_I945G)
2383 #define IS_I945GM(dev_priv)     IS_PLATFORM(dev_priv, INTEL_I945GM)
2384 #define IS_I965G(dev_priv)      IS_PLATFORM(dev_priv, INTEL_I965G)
2385 #define IS_I965GM(dev_priv)     IS_PLATFORM(dev_priv, INTEL_I965GM)
2386 #define IS_G45(dev_priv)        IS_PLATFORM(dev_priv, INTEL_G45)
2387 #define IS_GM45(dev_priv)       IS_PLATFORM(dev_priv, INTEL_GM45)
2388 #define IS_G4X(dev_priv)        (IS_G45(dev_priv) || IS_GM45(dev_priv))
2389 #define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2390 #define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
2391 #define IS_PINEVIEW(dev_priv)   IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2392 #define IS_G33(dev_priv)        IS_PLATFORM(dev_priv, INTEL_G33)
2393 #define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2394 #define IS_IVYBRIDGE(dev_priv)  IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
2395 #define IS_IVB_GT1(dev_priv)    (IS_IVYBRIDGE(dev_priv) && \
2396                                  (dev_priv)->info.gt == 1)
2397 #define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
2398 #define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
2399 #define IS_HASWELL(dev_priv)    IS_PLATFORM(dev_priv, INTEL_HASWELL)
2400 #define IS_BROADWELL(dev_priv)  IS_PLATFORM(dev_priv, INTEL_BROADWELL)
2401 #define IS_SKYLAKE(dev_priv)    IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
2402 #define IS_BROXTON(dev_priv)    IS_PLATFORM(dev_priv, INTEL_BROXTON)
2403 #define IS_KABYLAKE(dev_priv)   IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
2404 #define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
2405 #define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
2406 #define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
2407 #define IS_ICELAKE(dev_priv)    IS_PLATFORM(dev_priv, INTEL_ICELAKE)
2408 #define IS_MOBILE(dev_priv)     ((dev_priv)->info.is_mobile)
2409 #define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2410                                     (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2411 #define IS_BDW_ULT(dev_priv)    (IS_BROADWELL(dev_priv) && \
2412                                  ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 ||       \
2413                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xb ||        \
2414                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
2415 /* ULX machines are also considered ULT. */
2416 #define IS_BDW_ULX(dev_priv)    (IS_BROADWELL(dev_priv) && \
2417                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2418 #define IS_BDW_GT3(dev_priv)    (IS_BROADWELL(dev_priv) && \
2419                                  (dev_priv)->info.gt == 3)
2420 #define IS_HSW_ULT(dev_priv)    (IS_HASWELL(dev_priv) && \
2421                                  (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2422 #define IS_HSW_GT3(dev_priv)    (IS_HASWELL(dev_priv) && \
2423                                  (dev_priv)->info.gt == 3)
2424 /* ULX machines are also considered ULT. */
2425 #define IS_HSW_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x0A0E || \
2426                                  INTEL_DEVID(dev_priv) == 0x0A1E)
2427 #define IS_SKL_ULT(dev_priv)    (INTEL_DEVID(dev_priv) == 0x1906 || \
2428                                  INTEL_DEVID(dev_priv) == 0x1913 || \
2429                                  INTEL_DEVID(dev_priv) == 0x1916 || \
2430                                  INTEL_DEVID(dev_priv) == 0x1921 || \
2431                                  INTEL_DEVID(dev_priv) == 0x1926)
2432 #define IS_SKL_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x190E || \
2433                                  INTEL_DEVID(dev_priv) == 0x1915 || \
2434                                  INTEL_DEVID(dev_priv) == 0x191E)
2435 #define IS_KBL_ULT(dev_priv)    (INTEL_DEVID(dev_priv) == 0x5906 || \
2436                                  INTEL_DEVID(dev_priv) == 0x5913 || \
2437                                  INTEL_DEVID(dev_priv) == 0x5916 || \
2438                                  INTEL_DEVID(dev_priv) == 0x5921 || \
2439                                  INTEL_DEVID(dev_priv) == 0x5926)
2440 #define IS_KBL_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x590E || \
2441                                  INTEL_DEVID(dev_priv) == 0x5915 || \
2442                                  INTEL_DEVID(dev_priv) == 0x591E)
2443 #define IS_AML_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x591C || \
2444                                  INTEL_DEVID(dev_priv) == 0x87C0)
2445 #define IS_SKL_GT2(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2446                                  (dev_priv)->info.gt == 2)
2447 #define IS_SKL_GT3(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2448                                  (dev_priv)->info.gt == 3)
2449 #define IS_SKL_GT4(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2450                                  (dev_priv)->info.gt == 4)
2451 #define IS_KBL_GT2(dev_priv)    (IS_KABYLAKE(dev_priv) && \
2452                                  (dev_priv)->info.gt == 2)
2453 #define IS_KBL_GT3(dev_priv)    (IS_KABYLAKE(dev_priv) && \
2454                                  (dev_priv)->info.gt == 3)
2455 #define IS_CFL_ULT(dev_priv)    (IS_COFFEELAKE(dev_priv) && \
2456                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
2457 #define IS_CFL_GT2(dev_priv)    (IS_COFFEELAKE(dev_priv) && \
2458                                  (dev_priv)->info.gt == 2)
2459 #define IS_CFL_GT3(dev_priv)    (IS_COFFEELAKE(dev_priv) && \
2460                                  (dev_priv)->info.gt == 3)
2461 #define IS_CNL_WITH_PORT_F(dev_priv)   (IS_CANNONLAKE(dev_priv) && \
2462                                         (INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
2463
2464 #define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
2465
2466 #define SKL_REVID_A0            0x0
2467 #define SKL_REVID_B0            0x1
2468 #define SKL_REVID_C0            0x2
2469 #define SKL_REVID_D0            0x3
2470 #define SKL_REVID_E0            0x4
2471 #define SKL_REVID_F0            0x5
2472 #define SKL_REVID_G0            0x6
2473 #define SKL_REVID_H0            0x7
2474
2475 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2476
2477 #define BXT_REVID_A0            0x0
2478 #define BXT_REVID_A1            0x1
2479 #define BXT_REVID_B0            0x3
2480 #define BXT_REVID_B_LAST        0x8
2481 #define BXT_REVID_C0            0x9
2482
2483 #define IS_BXT_REVID(dev_priv, since, until) \
2484         (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2485
2486 #define KBL_REVID_A0            0x0
2487 #define KBL_REVID_B0            0x1
2488 #define KBL_REVID_C0            0x2
2489 #define KBL_REVID_D0            0x3
2490 #define KBL_REVID_E0            0x4
2491
2492 #define IS_KBL_REVID(dev_priv, since, until) \
2493         (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2494
2495 #define GLK_REVID_A0            0x0
2496 #define GLK_REVID_A1            0x1
2497
2498 #define IS_GLK_REVID(dev_priv, since, until) \
2499         (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2500
2501 #define CNL_REVID_A0            0x0
2502 #define CNL_REVID_B0            0x1
2503 #define CNL_REVID_C0            0x2
2504
2505 #define IS_CNL_REVID(p, since, until) \
2506         (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2507
2508 #define ICL_REVID_A0            0x0
2509 #define ICL_REVID_A2            0x1
2510 #define ICL_REVID_B0            0x3
2511 #define ICL_REVID_B2            0x4
2512 #define ICL_REVID_C0            0x5
2513
2514 #define IS_ICL_REVID(p, since, until) \
2515         (IS_ICELAKE(p) && IS_REVID(p, since, until))
2516
2517 /*
2518  * The genX designation typically refers to the render engine, so render
2519  * capability related checks should use IS_GEN, while display and other checks
2520  * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2521  * chips, etc.).
2522  */
2523 #define IS_GEN2(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(1)))
2524 #define IS_GEN3(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(2)))
2525 #define IS_GEN4(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(3)))
2526 #define IS_GEN5(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(4)))
2527 #define IS_GEN6(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(5)))
2528 #define IS_GEN7(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(6)))
2529 #define IS_GEN8(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(7)))
2530 #define IS_GEN9(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(8)))
2531 #define IS_GEN10(dev_priv)      (!!((dev_priv)->info.gen_mask & BIT(9)))
2532 #define IS_GEN11(dev_priv)      (!!((dev_priv)->info.gen_mask & BIT(10)))
2533
2534 #define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
2535 #define IS_GEN9_LP(dev_priv)    (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2536 #define IS_GEN9_BC(dev_priv)    (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
2537
2538 #define ENGINE_MASK(id) BIT(id)
2539 #define RENDER_RING     ENGINE_MASK(RCS)
2540 #define BSD_RING        ENGINE_MASK(VCS)
2541 #define BLT_RING        ENGINE_MASK(BCS)
2542 #define VEBOX_RING      ENGINE_MASK(VECS)
2543 #define BSD2_RING       ENGINE_MASK(VCS2)
2544 #define BSD3_RING       ENGINE_MASK(VCS3)
2545 #define BSD4_RING       ENGINE_MASK(VCS4)
2546 #define VEBOX2_RING     ENGINE_MASK(VECS2)
2547 #define ALL_ENGINES     (~0)
2548
2549 #define HAS_ENGINE(dev_priv, id) \
2550         (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
2551
2552 #define HAS_BSD(dev_priv)       HAS_ENGINE(dev_priv, VCS)
2553 #define HAS_BSD2(dev_priv)      HAS_ENGINE(dev_priv, VCS2)
2554 #define HAS_BLT(dev_priv)       HAS_ENGINE(dev_priv, BCS)
2555 #define HAS_VEBOX(dev_priv)     HAS_ENGINE(dev_priv, VECS)
2556
2557 #define HAS_LEGACY_SEMAPHORES(dev_priv) IS_GEN7(dev_priv)
2558
2559 #define HAS_LLC(dev_priv)       ((dev_priv)->info.has_llc)
2560 #define HAS_SNOOP(dev_priv)     ((dev_priv)->info.has_snoop)
2561 #define HAS_EDRAM(dev_priv)     (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
2562 #define HAS_WT(dev_priv)        ((IS_HASWELL(dev_priv) || \
2563                                  IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2564
2565 #define HWS_NEEDS_PHYSICAL(dev_priv)    ((dev_priv)->info.hws_needs_physical)
2566
2567 #define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2568                 ((dev_priv)->info.has_logical_ring_contexts)
2569 #define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2570                 ((dev_priv)->info.has_logical_ring_elsq)
2571 #define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2572                 ((dev_priv)->info.has_logical_ring_preemption)
2573
2574 #define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
2575
2576 #define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt)
2577 #define HAS_PPGTT(dev_priv) \
2578         (INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
2579 #define HAS_FULL_PPGTT(dev_priv) \
2580         (INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)
2581 #define HAS_FULL_48BIT_PPGTT(dev_priv)  \
2582         (INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL_4LVL)
2583
2584 #define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
2585         GEM_BUG_ON((sizes) == 0); \
2586         ((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
2587 })
2588
2589 #define HAS_OVERLAY(dev_priv)            ((dev_priv)->info.has_overlay)
2590 #define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2591                 ((dev_priv)->info.overlay_needs_physical)
2592
2593 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2594 #define HAS_BROKEN_CS_TLB(dev_priv)     (IS_I830(dev_priv) || IS_I845G(dev_priv))
2595
2596 /* WaRsDisableCoarsePowerGating:skl,cnl */
2597 #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2598         (IS_CANNONLAKE(dev_priv) || \
2599          IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2600
2601 #define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
2602 #define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
2603                                         IS_GEMINILAKE(dev_priv) || \
2604                                         IS_KABYLAKE(dev_priv))
2605
2606 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2607  * rows, which changed the alignment requirements and fence programming.
2608  */
2609 #define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2610                                          !(IS_I915G(dev_priv) || \
2611                                          IS_I915GM(dev_priv)))
2612 #define SUPPORTS_TV(dev_priv)           ((dev_priv)->info.supports_tv)
2613 #define I915_HAS_HOTPLUG(dev_priv)      ((dev_priv)->info.has_hotplug)
2614
2615 #define HAS_FW_BLC(dev_priv)    (INTEL_GEN(dev_priv) > 2)
2616 #define HAS_FBC(dev_priv)       ((dev_priv)->info.has_fbc)
2617 #define HAS_CUR_FBC(dev_priv)   (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_GEN(dev_priv) >= 7)
2618
2619 #define HAS_IPS(dev_priv)       (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2620
2621 #define HAS_DP_MST(dev_priv)    ((dev_priv)->info.has_dp_mst)
2622
2623 #define HAS_DDI(dev_priv)                ((dev_priv)->info.has_ddi)
2624 #define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2625 #define HAS_PSR(dev_priv)                ((dev_priv)->info.has_psr)
2626
2627 #define HAS_RC6(dev_priv)                ((dev_priv)->info.has_rc6)
2628 #define HAS_RC6p(dev_priv)               ((dev_priv)->info.has_rc6p)
2629 #define HAS_RC6pp(dev_priv)              (false) /* HW was never validated */
2630
2631 #define HAS_CSR(dev_priv)       ((dev_priv)->info.has_csr)
2632
2633 #define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
2634 #define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2635
2636 #define HAS_IPC(dev_priv)                ((dev_priv)->info.has_ipc)
2637
2638 /*
2639  * For now, anything with a GuC requires uCode loading, and then supports
2640  * command submission once loaded. But these are logically independent
2641  * properties, so we have separate macros to test them.
2642  */
2643 #define HAS_GUC(dev_priv)       ((dev_priv)->info.has_guc)
2644 #define HAS_GUC_CT(dev_priv)    ((dev_priv)->info.has_guc_ct)
2645 #define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2646 #define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
2647
2648 /* For now, anything with a GuC has also HuC */
2649 #define HAS_HUC(dev_priv)       (HAS_GUC(dev_priv))
2650 #define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2651
2652 /* Having a GuC is not the same as using a GuC */
2653 #define USES_GUC(dev_priv)              intel_uc_is_using_guc()
2654 #define USES_GUC_SUBMISSION(dev_priv)   intel_uc_is_using_guc_submission()
2655 #define USES_HUC(dev_priv)              intel_uc_is_using_huc()
2656
2657 #define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
2658
2659 #define INTEL_PCH_DEVICE_ID_MASK                0xff80
2660 #define INTEL_PCH_IBX_DEVICE_ID_TYPE            0x3b00
2661 #define INTEL_PCH_CPT_DEVICE_ID_TYPE            0x1c00
2662 #define INTEL_PCH_PPT_DEVICE_ID_TYPE            0x1e00
2663 #define INTEL_PCH_LPT_DEVICE_ID_TYPE            0x8c00
2664 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE         0x9c00
2665 #define INTEL_PCH_WPT_DEVICE_ID_TYPE            0x8c80
2666 #define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE         0x9c80
2667 #define INTEL_PCH_SPT_DEVICE_ID_TYPE            0xA100
2668 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE         0x9D00
2669 #define INTEL_PCH_KBP_DEVICE_ID_TYPE            0xA280
2670 #define INTEL_PCH_CNP_DEVICE_ID_TYPE            0xA300
2671 #define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE         0x9D80
2672 #define INTEL_PCH_ICP_DEVICE_ID_TYPE            0x3480
2673 #define INTEL_PCH_P2X_DEVICE_ID_TYPE            0x7100
2674 #define INTEL_PCH_P3X_DEVICE_ID_TYPE            0x7000
2675 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE           0x2900 /* qemu q35 has 2918 */
2676
2677 #define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2678 #define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
2679 #define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
2680 #define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
2681 #define HAS_PCH_CNP_LP(dev_priv) \
2682         (INTEL_PCH_ID(dev_priv) == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
2683 #define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2684 #define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2685 #define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2686 #define HAS_PCH_LPT_LP(dev_priv) \
2687         (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
2688          INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
2689 #define HAS_PCH_LPT_H(dev_priv) \
2690         (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
2691          INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
2692 #define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2693 #define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2694 #define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2695 #define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2696
2697 #define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
2698
2699 #define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
2700
2701 /* DPF == dynamic parity feature */
2702 #define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
2703 #define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2704                                  2 : HAS_L3_DPF(dev_priv))
2705
2706 #define GT_FREQUENCY_MULTIPLIER 50
2707 #define GEN9_FREQ_SCALER 3
2708
2709 #include "i915_trace.h"
2710
2711 static inline bool intel_vtd_active(void)
2712 {
2713 #ifdef CONFIG_INTEL_IOMMU
2714         if (intel_iommu_gfx_mapped)
2715                 return true;
2716 #endif
2717         return false;
2718 }
2719
2720 static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2721 {
2722         return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
2723 }
2724
2725 static inline bool
2726 intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
2727 {
2728         return IS_BROXTON(dev_priv) && intel_vtd_active();
2729 }
2730
2731 /* i915_drv.c */
2732 void __printf(3, 4)
2733 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2734               const char *fmt, ...);
2735
2736 #define i915_report_error(dev_priv, fmt, ...)                              \
2737         __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2738
2739 #ifdef CONFIG_COMPAT
2740 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2741                               unsigned long arg);
2742 #else
2743 #define i915_compat_ioctl NULL
2744 #endif
2745 extern const struct dev_pm_ops i915_pm_ops;
2746
2747 extern int i915_driver_load(struct pci_dev *pdev,
2748                             const struct pci_device_id *ent);
2749 extern void i915_driver_unload(struct drm_device *dev);
2750 extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2751 extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2752
2753 extern void i915_reset(struct drm_i915_private *i915,
2754                        unsigned int stalled_mask,
2755                        const char *reason);
2756 extern int i915_reset_engine(struct intel_engine_cs *engine,
2757                              const char *reason);
2758
2759 extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
2760 extern int intel_reset_guc(struct drm_i915_private *dev_priv);
2761 extern int intel_guc_reset_engine(struct intel_guc *guc,
2762                                   struct intel_engine_cs *engine);
2763 extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2764 extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
2765 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2766 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2767 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2768 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2769 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2770
2771 int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
2772 int intel_engines_init(struct drm_i915_private *dev_priv);
2773
2774 u32 intel_calculate_mcr_s_ss_select(struct drm_i915_private *dev_priv);
2775
2776 /* intel_hotplug.c */
2777 void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2778                            u32 pin_mask, u32 long_mask);
2779 void intel_hpd_init(struct drm_i915_private *dev_priv);
2780 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2781 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2782 enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
2783                                    enum port port);
2784 bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2785 void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2786
2787 /* i915_irq.c */
2788 static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2789 {
2790         unsigned long delay;
2791
2792         if (unlikely(!i915_modparams.enable_hangcheck))
2793                 return;
2794
2795         /* Don't continually defer the hangcheck so that it is always run at
2796          * least once after work has been scheduled on any ring. Otherwise,
2797          * we will ignore a hung ring if a second ring is kept busy.
2798          */
2799
2800         delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2801         queue_delayed_work(system_long_wq,
2802                            &dev_priv->gpu_error.hangcheck_work, delay);
2803 }
2804
2805 __printf(4, 5)
2806 void i915_handle_error(struct drm_i915_private *dev_priv,
2807                        u32 engine_mask,
2808                        unsigned long flags,
2809                        const char *fmt, ...);
2810 #define I915_ERROR_CAPTURE BIT(0)
2811
2812 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2813 extern void intel_irq_fini(struct drm_i915_private *dev_priv);
2814 int intel_irq_install(struct drm_i915_private *dev_priv);
2815 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2816
2817 void i915_clear_error_registers(struct drm_i915_private *dev_priv);
2818
2819 static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2820 {
2821         return dev_priv->gvt;
2822 }
2823
2824 static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2825 {
2826         return dev_priv->vgpu.active;
2827 }
2828
2829 u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
2830                               enum pipe pipe);
2831 void
2832 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2833                      u32 status_mask);
2834
2835 void
2836 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2837                       u32 status_mask);
2838
2839 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2840 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2841 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2842                                    uint32_t mask,
2843                                    uint32_t bits);
2844 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2845                             uint32_t interrupt_mask,
2846                             uint32_t enabled_irq_mask);
2847 static inline void
2848 ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2849 {
2850         ilk_update_display_irq(dev_priv, bits, bits);
2851 }
2852 static inline void
2853 ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2854 {
2855         ilk_update_display_irq(dev_priv, bits, 0);
2856 }
2857 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2858                          enum pipe pipe,
2859                          uint32_t interrupt_mask,
2860                          uint32_t enabled_irq_mask);
2861 static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2862                                        enum pipe pipe, uint32_t bits)
2863 {
2864         bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2865 }
2866 static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2867                                         enum pipe pipe, uint32_t bits)
2868 {
2869         bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2870 }
2871 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2872                                   uint32_t interrupt_mask,
2873                                   uint32_t enabled_irq_mask);
2874 static inline void
2875 ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2876 {
2877         ibx_display_interrupt_update(dev_priv, bits, bits);
2878 }
2879 static inline void
2880 ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2881 {
2882         ibx_display_interrupt_update(dev_priv, bits, 0);
2883 }
2884
2885 /* i915_gem.c */
2886 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2887                           struct drm_file *file_priv);
2888 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2889                          struct drm_file *file_priv);
2890 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2891                           struct drm_file *file_priv);
2892 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2893                         struct drm_file *file_priv);
2894 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2895                         struct drm_file *file_priv);
2896 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2897                               struct drm_file *file_priv);
2898 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2899                              struct drm_file *file_priv);
2900 int i915_gem_execbuffer_ioctl(struct drm_device *dev, void *data,
2901                               struct drm_file *file_priv);
2902 int i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
2903                                struct drm_file *file_priv);
2904 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2905                         struct drm_file *file_priv);
2906 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2907                                struct drm_file *file);
2908 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2909                                struct drm_file *file);
2910 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2911                             struct drm_file *file_priv);
2912 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2913                            struct drm_file *file_priv);
2914 int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2915                               struct drm_file *file_priv);
2916 int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2917                               struct drm_file *file_priv);
2918 int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
2919 void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
2920 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2921                            struct drm_file *file);
2922 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2923                                 struct drm_file *file_priv);
2924 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2925                         struct drm_file *file_priv);
2926 void i915_gem_sanitize(struct drm_i915_private *i915);
2927 int i915_gem_init_early(struct drm_i915_private *dev_priv);
2928 void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
2929 void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
2930 int i915_gem_freeze(struct drm_i915_private *dev_priv);
2931 int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2932
2933 void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
2934 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2935 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2936                          const struct drm_i915_gem_object_ops *ops);
2937 struct drm_i915_gem_object *
2938 i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
2939 struct drm_i915_gem_object *
2940 i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
2941                                  const void *data, size_t size);
2942 void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
2943 void i915_gem_free_object(struct drm_gem_object *obj);
2944
2945 static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
2946 {
2947         if (!atomic_read(&i915->mm.free_count))
2948                 return;
2949
2950         /* A single pass should suffice to release all the freed objects (along
2951          * most call paths) , but be a little more paranoid in that freeing
2952          * the objects does take a little amount of time, during which the rcu
2953          * callbacks could have added new objects into the freed list, and
2954          * armed the work again.
2955          */
2956         do {
2957                 rcu_barrier();
2958         } while (flush_work(&i915->mm.free_work));
2959 }
2960
2961 static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
2962 {
2963         /*
2964          * Similar to objects above (see i915_gem_drain_freed-objects), in
2965          * general we have workers that are armed by RCU and then rearm
2966          * themselves in their callbacks. To be paranoid, we need to
2967          * drain the workqueue a second time after waiting for the RCU
2968          * grace period so that we catch work queued via RCU from the first
2969          * pass. As neither drain_workqueue() nor flush_workqueue() report
2970          * a result, we make an assumption that we only don't require more
2971          * than 2 passes to catch all recursive RCU delayed work.
2972          *
2973          */
2974         int pass = 2;
2975         do {
2976                 rcu_barrier();
2977                 drain_workqueue(i915->wq);
2978         } while (--pass);
2979 }
2980
2981 struct i915_vma * __must_check
2982 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2983                          const struct i915_ggtt_view *view,
2984                          u64 size,
2985                          u64 alignment,
2986                          u64 flags);
2987
2988 int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
2989 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2990
2991 void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2992
2993 static inline int __sg_page_count(const struct scatterlist *sg)
2994 {
2995         return sg->length >> PAGE_SHIFT;
2996 }
2997
2998 struct scatterlist *
2999 i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3000                        unsigned int n, unsigned int *offset);
3001
3002 struct page *
3003 i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3004                          unsigned int n);
3005
3006 struct page *
3007 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3008                                unsigned int n);
3009
3010 dma_addr_t
3011 i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3012                                 unsigned long n);
3013
3014 void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3015                                  struct sg_table *pages,
3016                                  unsigned int sg_page_sizes);
3017 int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3018
3019 static inline int __must_check
3020 i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3021 {
3022         might_lock(&obj->mm.lock);
3023
3024         if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
3025                 return 0;
3026
3027         return __i915_gem_object_get_pages(obj);
3028 }
3029
3030 static inline bool
3031 i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
3032 {
3033         return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
3034 }
3035
3036 static inline void
3037 __i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3038 {
3039         GEM_BUG_ON(!i915_gem_object_has_pages(obj));
3040
3041         atomic_inc(&obj->mm.pages_pin_count);
3042 }
3043
3044 static inline bool
3045 i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3046 {
3047         return atomic_read(&obj->mm.pages_pin_count);
3048 }
3049
3050 static inline void
3051 __i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3052 {
3053         GEM_BUG_ON(!i915_gem_object_has_pages(obj));
3054         GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3055
3056         atomic_dec(&obj->mm.pages_pin_count);
3057 }
3058
3059 static inline void
3060 i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3061 {
3062         __i915_gem_object_unpin_pages(obj);
3063 }
3064
3065 enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3066         I915_MM_NORMAL = 0,
3067         I915_MM_SHRINKER
3068 };
3069
3070 void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3071                                  enum i915_mm_subclass subclass);
3072 void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
3073
3074 enum i915_map_type {
3075         I915_MAP_WB = 0,
3076         I915_MAP_WC,
3077 #define I915_MAP_OVERRIDE BIT(31)
3078         I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
3079         I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
3080 };
3081
3082 static inline enum i915_map_type
3083 i915_coherent_map_type(struct drm_i915_private *i915)
3084 {
3085         return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
3086 }
3087
3088 /**
3089  * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3090  * @obj: the object to map into kernel address space
3091  * @type: the type of mapping, used to select pgprot_t
3092  *
3093  * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3094  * pages and then returns a contiguous mapping of the backing storage into
3095  * the kernel address space. Based on the @type of mapping, the PTE will be
3096  * set to either WriteBack or WriteCombine (via pgprot_t).
3097  *
3098  * The caller is responsible for calling i915_gem_object_unpin_map() when the
3099  * mapping is no longer required.
3100  *
3101  * Returns the pointer through which to access the mapped object, or an
3102  * ERR_PTR() on error.
3103  */
3104 void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3105                                            enum i915_map_type type);
3106
3107 /**
3108  * i915_gem_object_unpin_map - releases an earlier mapping
3109  * @obj: the object to unmap
3110  *
3111  * After pinning the object and mapping its pages, once you are finished
3112  * with your access, call i915_gem_object_unpin_map() to release the pin
3113  * upon the mapping. Once the pin count reaches zero, that mapping may be
3114  * removed.
3115  */
3116 static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3117 {
3118         i915_gem_object_unpin_pages(obj);
3119 }
3120
3121 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3122                                     unsigned int *needs_clflush);
3123 int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3124                                      unsigned int *needs_clflush);
3125 #define CLFLUSH_BEFORE  BIT(0)
3126 #define CLFLUSH_AFTER   BIT(1)
3127 #define CLFLUSH_FLAGS   (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3128
3129 static inline void
3130 i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3131 {
3132         i915_gem_object_unpin_pages(obj);
3133 }
3134
3135 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3136 int i915_gem_dumb_create(struct drm_file *file_priv,
3137                          struct drm_device *dev,
3138                          struct drm_mode_create_dumb *args);
3139 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3140                       uint32_t handle, uint64_t *offset);
3141 int i915_gem_mmap_gtt_version(void);
3142
3143 void i915_gem_track_fb(struct drm_i915_gem_object *old,
3144                        struct drm_i915_gem_object *new,
3145                        unsigned frontbuffer_bits);
3146
3147 int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
3148
3149 struct i915_request *
3150 i915_gem_find_active_request(struct intel_engine_cs *engine);
3151
3152 static inline bool i915_reset_backoff(struct i915_gpu_error *error)
3153 {
3154         return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3155 }
3156
3157 static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3158 {
3159         return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
3160 }
3161
3162 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3163 {
3164         return unlikely(test_bit(I915_WEDGED, &error->flags));
3165 }
3166
3167 static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
3168 {
3169         return i915_reset_backoff(error) | i915_terminally_wedged(error);
3170 }
3171
3172 static inline u32 i915_reset_count(struct i915_gpu_error *error)
3173 {
3174         return READ_ONCE(error->reset_count);
3175 }
3176
3177 static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3178                                           struct intel_engine_cs *engine)
3179 {
3180         return READ_ONCE(error->reset_engine_count[engine->id]);
3181 }
3182
3183 struct i915_request *
3184 i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
3185 int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
3186 void i915_gem_reset(struct drm_i915_private *dev_priv,
3187                     unsigned int stalled_mask);
3188 void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
3189 void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
3190 void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
3191 bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
3192 void i915_gem_reset_engine(struct intel_engine_cs *engine,
3193                            struct i915_request *request,
3194                            bool stalled);
3195
3196 void i915_gem_init_mmio(struct drm_i915_private *i915);
3197 int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3198 int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
3199 void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
3200 void i915_gem_fini(struct drm_i915_private *dev_priv);
3201 void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
3202 int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3203                            unsigned int flags, long timeout);
3204 int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3205 void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
3206 void i915_gem_resume(struct drm_i915_private *dev_priv);
3207 vm_fault_t i915_gem_fault(struct vm_fault *vmf);
3208 int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3209                          unsigned int flags,
3210                          long timeout,
3211                          struct intel_rps_client *rps);
3212 int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3213                                   unsigned int flags,
3214                                   const struct i915_sched_attr *attr);
3215 #define I915_PRIORITY_DISPLAY I915_USER_PRIORITY(I915_PRIORITY_MAX)
3216
3217 int __must_check
3218 i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3219 int __must_check
3220 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
3221 int __must_check
3222 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3223 struct i915_vma * __must_check
3224 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3225                                      u32 alignment,
3226                                      const struct i915_ggtt_view *view,
3227                                      unsigned int flags);
3228 void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3229 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3230                                 int align);
3231 int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
3232 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3233
3234 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3235                                     enum i915_cache_level cache_level);
3236
3237 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3238                                 struct dma_buf *dma_buf);
3239
3240 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3241                                 struct drm_gem_object *gem_obj, int flags);
3242
3243 static inline struct i915_hw_ppgtt *
3244 i915_vm_to_ppgtt(struct i915_address_space *vm)
3245 {
3246         return container_of(vm, struct i915_hw_ppgtt, vm);
3247 }
3248
3249 /* i915_gem_fence_reg.c */
3250 struct drm_i915_fence_reg *
3251 i915_reserve_fence(struct drm_i915_private *dev_priv);
3252 void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
3253
3254 void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
3255 void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
3256
3257 void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
3258 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3259                                        struct sg_table *pages);
3260 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3261                                          struct sg_table *pages);
3262
3263 static inline struct i915_gem_context *
3264 __i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3265 {
3266         return idr_find(&file_priv->context_idr, id);
3267 }
3268
3269 static inline struct i915_gem_context *
3270 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3271 {
3272         struct i915_gem_context *ctx;
3273
3274         rcu_read_lock();
3275         ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3276         if (ctx && !kref_get_unless_zero(&ctx->ref))
3277                 ctx = NULL;
3278         rcu_read_unlock();
3279
3280         return ctx;
3281 }
3282
3283 int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3284                          struct drm_file *file);
3285 int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3286                                struct drm_file *file);
3287 int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3288                                   struct drm_file *file);
3289 void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3290                             struct i915_gem_context *ctx,
3291                             uint32_t *reg_state);
3292
3293 /* i915_gem_evict.c */
3294 int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3295                                           u64 min_size, u64 alignment,
3296                                           unsigned cache_level,
3297                                           u64 start, u64 end,
3298                                           unsigned flags);
3299 int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3300                                          struct drm_mm_node *node,
3301                                          unsigned int flags);
3302 int i915_gem_evict_vm(struct i915_address_space *vm);
3303
3304 void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);
3305
3306 /* belongs in i915_gem_gtt.h */
3307 static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3308 {
3309         wmb();
3310         if (INTEL_GEN(dev_priv) < 6)
3311                 intel_gtt_chipset_flush();
3312 }
3313
3314 /* i915_gem_stolen.c */
3315 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3316                                 struct drm_mm_node *node, u64 size,
3317                                 unsigned alignment);
3318 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3319                                          struct drm_mm_node *node, u64 size,
3320                                          unsigned alignment, u64 start,
3321                                          u64 end);
3322 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3323                                  struct drm_mm_node *node);
3324 int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
3325 void i915_gem_cleanup_stolen(struct drm_i915_private *dev_priv);
3326 struct drm_i915_gem_object *
3327 i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
3328                               resource_size_t size);
3329 struct drm_i915_gem_object *
3330 i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
3331                                                resource_size_t stolen_offset,
3332                                                resource_size_t gtt_offset,
3333                                                resource_size_t size);
3334
3335 /* i915_gem_internal.c */
3336 struct drm_i915_gem_object *
3337 i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3338                                 phys_addr_t size);
3339
3340 /* i915_gem_shrinker.c */
3341 unsigned long i915_gem_shrink(struct drm_i915_private *i915,
3342                               unsigned long target,
3343                               unsigned long *nr_scanned,
3344                               unsigned flags);
3345 #define I915_SHRINK_PURGEABLE 0x1
3346 #define I915_SHRINK_UNBOUND 0x2
3347 #define I915_SHRINK_BOUND 0x4
3348 #define I915_SHRINK_ACTIVE 0x8
3349 #define I915_SHRINK_VMAPS 0x10
3350 unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
3351 void i915_gem_shrinker_register(struct drm_i915_private *i915);
3352 void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
3353 void i915_gem_shrinker_taints_mutex(struct mutex *mutex);
3354
3355 /* i915_gem_tiling.c */
3356 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3357 {
3358         struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3359
3360         return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3361                 i915_gem_object_is_tiled(obj);
3362 }
3363
3364 u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3365                         unsigned int tiling, unsigned int stride);
3366 u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3367                              unsigned int tiling, unsigned int stride);
3368
3369 /* i915_debugfs.c */
3370 #ifdef CONFIG_DEBUG_FS
3371 int i915_debugfs_register(struct drm_i915_private *dev_priv);
3372 int i915_debugfs_connector_add(struct drm_connector *connector);
3373 void intel_display_crc_init(struct drm_i915_private *dev_priv);
3374 #else
3375 static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3376 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3377 { return 0; }
3378 static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
3379 #endif
3380
3381 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3382
3383 /* i915_cmd_parser.c */
3384 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3385 void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3386 void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3387 int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3388                             struct drm_i915_gem_object *batch_obj,
3389                             struct drm_i915_gem_object *shadow_batch_obj,
3390                             u32 batch_start_offset,
3391                             u32 batch_len,
3392                             bool is_master);
3393
3394 /* i915_perf.c */
3395 extern void i915_perf_init(struct drm_i915_private *dev_priv);
3396 extern void i915_perf_fini(struct drm_i915_private *dev_priv);
3397 extern void i915_perf_register(struct drm_i915_private *dev_priv);
3398 extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
3399
3400 /* i915_suspend.c */
3401 extern int i915_save_state(struct drm_i915_private *dev_priv);
3402 extern int i915_restore_state(struct drm_i915_private *dev_priv);
3403
3404 /* i915_sysfs.c */
3405 void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3406 void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
3407
3408 /* intel_lpe_audio.c */
3409 int  intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3410 void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3411 void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
3412 void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
3413                             enum pipe pipe, enum port port,
3414                             const void *eld, int ls_clock, bool dp_output);
3415
3416 /* intel_i2c.c */
3417 extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3418 extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
3419 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3420                                      unsigned int pin);
3421 extern int intel_gmbus_output_aksv(struct i2c_adapter *adapter);
3422
3423 extern struct i2c_adapter *
3424 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3425 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3426 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3427 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3428 {
3429         return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3430 }
3431 extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
3432
3433 /* intel_bios.c */
3434 void intel_bios_init(struct drm_i915_private *dev_priv);
3435 void intel_bios_cleanup(struct drm_i915_private *dev_priv);
3436 bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3437 bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3438 bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3439 bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3440 bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3441 bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3442 bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3443 bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3444                                      enum port port);
3445 bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3446                                 enum port port);
3447 enum aux_ch intel_bios_port_aux_ch(struct drm_i915_private *dev_priv, enum port port);
3448
3449 /* intel_acpi.c */
3450 #ifdef CONFIG_ACPI
3451 extern void intel_register_dsm_handler(void);
3452 extern void intel_unregister_dsm_handler(void);
3453 #else
3454 static inline void intel_register_dsm_handler(void) { return; }
3455 static inline void intel_unregister_dsm_handler(void) { return; }
3456 #endif /* CONFIG_ACPI */
3457
3458 /* intel_device_info.c */
3459 static inline struct intel_device_info *
3460 mkwrite_device_info(struct drm_i915_private *dev_priv)
3461 {
3462         return (struct intel_device_info *)&dev_priv->info;
3463 }
3464
3465 /* modesetting */
3466 extern void intel_modeset_init_hw(struct drm_device *dev);
3467 extern int intel_modeset_init(struct drm_device *dev);
3468 extern void intel_modeset_cleanup(struct drm_device *dev);
3469 extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3470                                        bool state);
3471 extern void intel_display_resume(struct drm_device *dev);
3472 extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3473 extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
3474 extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3475 extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
3476 extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3477 extern void intel_rps_mark_interactive(struct drm_i915_private *i915,
3478                                        bool interactive);
3479 extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3480                                   bool enable);
3481
3482 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3483                         struct drm_file *file);
3484
3485 /* overlay */
3486 extern struct intel_overlay_error_state *
3487 intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3488 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3489                                             struct intel_overlay_error_state *error);
3490
3491 extern struct intel_display_error_state *
3492 intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3493 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3494                                             struct intel_display_error_state *error);
3495
3496 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3497 int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
3498                                     u32 val, int fast_timeout_us,
3499                                     int slow_timeout_ms);
3500 #define sandybridge_pcode_write(dev_priv, mbox, val)    \
3501         sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
3502
3503 int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3504                       u32 reply_mask, u32 reply, int timeout_base_ms);
3505
3506 /* intel_sideband.c */
3507 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3508 int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3509 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3510 u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3511 void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3512 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3513 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3514 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3515 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3516 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3517 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3518 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3519 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3520 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3521                    enum intel_sbi_destination destination);
3522 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3523                      enum intel_sbi_destination destination);
3524 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3525 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3526
3527 /* intel_dpio_phy.c */
3528 void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
3529                              enum dpio_phy *phy, enum dpio_channel *ch);
3530 void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3531                                   enum port port, u32 margin, u32 scale,
3532                                   u32 enable, u32 deemphasis);
3533 void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3534 void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3535 bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3536                             enum dpio_phy phy);
3537 bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3538                               enum dpio_phy phy);
3539 uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
3540 void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3541                                      uint8_t lane_lat_optim_mask);
3542 uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3543
3544 void chv_set_phy_signal_level(struct intel_encoder *encoder,
3545                               u32 deemph_reg_value, u32 margin_reg_value,
3546                               bool uniq_trans_scale);
3547 void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3548                               const struct intel_crtc_state *crtc_state,
3549                               bool reset);
3550 void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
3551                             const struct intel_crtc_state *crtc_state);
3552 void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3553                                 const struct intel_crtc_state *crtc_state);
3554 void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3555 void chv_phy_post_pll_disable(struct intel_encoder *encoder,
3556                               const struct intel_crtc_state *old_crtc_state);
3557
3558 void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3559                               u32 demph_reg_value, u32 preemph_reg_value,
3560                               u32 uniqtranscale_reg_value, u32 tx3_demph);
3561 void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
3562                             const struct intel_crtc_state *crtc_state);
3563 void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3564                                 const struct intel_crtc_state *crtc_state);
3565 void vlv_phy_reset_lanes(struct intel_encoder *encoder,
3566                          const struct intel_crtc_state *old_crtc_state);
3567
3568 /* intel_combo_phy.c */
3569 void icl_combo_phys_init(struct drm_i915_private *dev_priv);
3570 void icl_combo_phys_uninit(struct drm_i915_private *dev_priv);
3571 void cnl_combo_phys_init(struct drm_i915_private *dev_priv);
3572 void cnl_combo_phys_uninit(struct drm_i915_private *dev_priv);
3573
3574 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3575 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3576 u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
3577                            const i915_reg_t reg);
3578
3579 u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);
3580
3581 static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3582                                          const i915_reg_t reg)
3583 {
3584         return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
3585 }
3586
3587 #define I915_READ8(reg)         dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3588 #define I915_WRITE8(reg, val)   dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3589
3590 #define I915_READ16(reg)        dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3591 #define I915_WRITE16(reg, val)  dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3592 #define I915_READ16_NOTRACE(reg)        dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3593 #define I915_WRITE16_NOTRACE(reg, val)  dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3594
3595 #define I915_READ(reg)          dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3596 #define I915_WRITE(reg, val)    dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3597 #define I915_READ_NOTRACE(reg)          dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3598 #define I915_WRITE_NOTRACE(reg, val)    dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3599
3600 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3601  * will be implemented using 2 32-bit writes in an arbitrary order with
3602  * an arbitrary delay between them. This can cause the hardware to
3603  * act upon the intermediate value, possibly leading to corruption and
3604  * machine death. For this reason we do not support I915_WRITE64, or
3605  * dev_priv->uncore.funcs.mmio_writeq.
3606  *
3607  * When reading a 64-bit value as two 32-bit values, the delay may cause
3608  * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3609  * occasionally a 64-bit register does not actualy support a full readq
3610  * and must be read using two 32-bit reads.
3611  *
3612  * You have been warned.
3613  */
3614 #define I915_READ64(reg)        dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3615
3616 #define I915_READ64_2x32(lower_reg, upper_reg) ({                       \
3617         u32 upper, lower, old_upper, loop = 0;                          \
3618         upper = I915_READ(upper_reg);                                   \
3619         do {                                                            \
3620                 old_upper = upper;                                      \
3621                 lower = I915_READ(lower_reg);                           \
3622                 upper = I915_READ(upper_reg);                           \
3623         } while (upper != old_upper && loop++ < 2);                     \
3624         (u64)upper << 32 | lower; })
3625
3626 #define POSTING_READ(reg)       (void)I915_READ_NOTRACE(reg)
3627 #define POSTING_READ16(reg)     (void)I915_READ16_NOTRACE(reg)
3628
3629 #define __raw_read(x, s) \
3630 static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
3631                                              i915_reg_t reg) \
3632 { \
3633         return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3634 }
3635
3636 #define __raw_write(x, s) \
3637 static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
3638                                        i915_reg_t reg, uint##x##_t val) \
3639 { \
3640         write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3641 }
3642 __raw_read(8, b)
3643 __raw_read(16, w)
3644 __raw_read(32, l)
3645 __raw_read(64, q)
3646
3647 __raw_write(8, b)
3648 __raw_write(16, w)
3649 __raw_write(32, l)
3650 __raw_write(64, q)
3651
3652 #undef __raw_read
3653 #undef __raw_write
3654
3655 /* These are untraced mmio-accessors that are only valid to be used inside
3656  * critical sections, such as inside IRQ handlers, where forcewake is explicitly
3657  * controlled.
3658  *
3659  * Think twice, and think again, before using these.
3660  *
3661  * As an example, these accessors can possibly be used between:
3662  *
3663  * spin_lock_irq(&dev_priv->uncore.lock);
3664  * intel_uncore_forcewake_get__locked();
3665  *
3666  * and
3667  *
3668  * intel_uncore_forcewake_put__locked();
3669  * spin_unlock_irq(&dev_priv->uncore.lock);
3670  *
3671  *
3672  * Note: some registers may not need forcewake held, so
3673  * intel_uncore_forcewake_{get,put} can be omitted, see
3674  * intel_uncore_forcewake_for_reg().
3675  *
3676  * Certain architectures will die if the same cacheline is concurrently accessed
3677  * by different clients (e.g. on Ivybridge). Access to registers should
3678  * therefore generally be serialised, by either the dev_priv->uncore.lock or
3679  * a more localised lock guarding all access to that bank of registers.
3680  */
3681 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3682 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3683 #define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3684 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3685
3686 /* "Broadcast RGB" property */
3687 #define INTEL_BROADCAST_RGB_AUTO 0
3688 #define INTEL_BROADCAST_RGB_FULL 1
3689 #define INTEL_BROADCAST_RGB_LIMITED 2
3690
3691 static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
3692 {
3693         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3694                 return VLV_VGACNTRL;
3695         else if (INTEL_GEN(dev_priv) >= 5)
3696                 return CPU_VGACNTRL;
3697         else
3698                 return VGACNTRL;
3699 }
3700
3701 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3702 {
3703         unsigned long j = msecs_to_jiffies(m);
3704
3705         return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3706 }
3707
3708 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3709 {
3710         /* nsecs_to_jiffies64() does not guard against overflow */
3711         if (NSEC_PER_SEC % HZ &&
3712             div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
3713                 return MAX_JIFFY_OFFSET;
3714
3715         return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3716 }
3717
3718 /*
3719  * If you need to wait X milliseconds between events A and B, but event B
3720  * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3721  * when event A happened, then just before event B you call this function and
3722  * pass the timestamp as the first argument, and X as the second argument.
3723  */
3724 static inline void
3725 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3726 {
3727         unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3728
3729         /*
3730          * Don't re-read the value of "jiffies" every time since it may change
3731          * behind our back and break the math.
3732          */
3733         tmp_jiffies = jiffies;
3734         target_jiffies = timestamp_jiffies +
3735                          msecs_to_jiffies_timeout(to_wait_ms);
3736
3737         if (time_after(target_jiffies, tmp_jiffies)) {
3738                 remaining_jiffies = target_jiffies - tmp_jiffies;
3739                 while (remaining_jiffies)
3740                         remaining_jiffies =
3741                             schedule_timeout_uninterruptible(remaining_jiffies);
3742         }
3743 }
3744
3745 static inline bool
3746 __i915_request_irq_complete(const struct i915_request *rq)
3747 {
3748         struct intel_engine_cs *engine = rq->engine;
3749         u32 seqno;
3750
3751         /* Note that the engine may have wrapped around the seqno, and
3752          * so our request->global_seqno will be ahead of the hardware,
3753          * even though it completed the request before wrapping. We catch
3754          * this by kicking all the waiters before resetting the seqno
3755          * in hardware, and also signal the fence.
3756          */
3757         if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
3758                 return true;
3759
3760         /* The request was dequeued before we were awoken. We check after
3761          * inspecting the hw to confirm that this was the same request
3762          * that generated the HWS update. The memory barriers within
3763          * the request execution are sufficient to ensure that a check
3764          * after reading the value from hw matches this request.
3765          */
3766         seqno = i915_request_global_seqno(rq);
3767         if (!seqno)
3768                 return false;
3769
3770         /* Before we do the heavier coherent read of the seqno,
3771          * check the value (hopefully) in the CPU cacheline.
3772          */
3773         if (__i915_request_completed(rq, seqno))
3774                 return true;
3775
3776         /* Ensure our read of the seqno is coherent so that we
3777          * do not "miss an interrupt" (i.e. if this is the last
3778          * request and the seqno write from the GPU is not visible
3779          * by the time the interrupt fires, we will see that the
3780          * request is incomplete and go back to sleep awaiting
3781          * another interrupt that will never come.)
3782          *
3783          * Strictly, we only need to do this once after an interrupt,
3784          * but it is easier and safer to do it every time the waiter
3785          * is woken.
3786          */
3787         if (engine->irq_seqno_barrier &&
3788             test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
3789                 struct intel_breadcrumbs *b = &engine->breadcrumbs;
3790
3791                 /* The ordering of irq_posted versus applying the barrier
3792                  * is crucial. The clearing of the current irq_posted must
3793                  * be visible before we perform the barrier operation,
3794                  * such that if a subsequent interrupt arrives, irq_posted
3795                  * is reasserted and our task rewoken (which causes us to
3796                  * do another __i915_request_irq_complete() immediately
3797                  * and reapply the barrier). Conversely, if the clear
3798                  * occurs after the barrier, then an interrupt that arrived
3799                  * whilst we waited on the barrier would not trigger a
3800                  * barrier on the next pass, and the read may not see the
3801                  * seqno update.
3802                  */
3803                 engine->irq_seqno_barrier(engine);
3804
3805                 /* If we consume the irq, but we are no longer the bottom-half,
3806                  * the real bottom-half may not have serialised their own
3807                  * seqno check with the irq-barrier (i.e. may have inspected
3808                  * the seqno before we believe it coherent since they see
3809                  * irq_posted == false but we are still running).
3810                  */
3811                 spin_lock_irq(&b->irq_lock);
3812                 if (b->irq_wait && b->irq_wait->tsk != current)
3813                         /* Note that if the bottom-half is changed as we
3814                          * are sending the wake-up, the new bottom-half will
3815                          * be woken by whomever made the change. We only have
3816                          * to worry about when we steal the irq-posted for
3817                          * ourself.
3818                          */
3819                         wake_up_process(b->irq_wait->tsk);
3820                 spin_unlock_irq(&b->irq_lock);
3821
3822                 if (__i915_request_completed(rq, seqno))
3823                         return true;
3824         }
3825
3826         return false;
3827 }
3828
3829 void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3830 bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3831
3832 /* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
3833  * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
3834  * perform the operation. To check beforehand, pass in the parameters to
3835  * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
3836  * you only need to pass in the minor offsets, page-aligned pointers are
3837  * always valid.
3838  *
3839  * For just checking for SSE4.1, in the foreknowledge that the future use
3840  * will be correctly aligned, just use i915_has_memcpy_from_wc().
3841  */
3842 #define i915_can_memcpy_from_wc(dst, src, len) \
3843         i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
3844
3845 #define i915_has_memcpy_from_wc() \
3846         i915_memcpy_from_wc(NULL, NULL, 0)
3847
3848 /* i915_mm.c */
3849 int remap_io_mapping(struct vm_area_struct *vma,
3850                      unsigned long addr, unsigned long pfn, unsigned long size,
3851                      struct io_mapping *iomap);
3852
3853 static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
3854 {
3855         if (INTEL_GEN(i915) >= 10)
3856                 return CNL_HWS_CSB_WRITE_INDEX;
3857         else
3858                 return I915_HWS_CSB_WRITE_INDEX;
3859 }
3860
3861 #endif