Merge commit drm-intel-fixes into topic/ppgtt
[linux-2.6-microblaze.git] / drivers / gpu / drm / i915 / i915_drv.c
1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #include <linux/device.h>
31 #include <drm/drmP.h>
32 #include <drm/i915_drm.h>
33 #include "i915_drv.h"
34 #include "i915_trace.h"
35 #include "intel_drv.h"
36
37 #include <linux/console.h>
38 #include <linux/module.h>
39 #include <drm/drm_crtc_helper.h>
40
41 static int i915_modeset __read_mostly = -1;
42 module_param_named(modeset, i915_modeset, int, 0400);
43 MODULE_PARM_DESC(modeset,
44                 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45                 "1=on, -1=force vga console preference [default])");
46
47 unsigned int i915_fbpercrtc __always_unused = 0;
48 module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
49
50 int i915_panel_ignore_lid __read_mostly = 1;
51 module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
52 MODULE_PARM_DESC(panel_ignore_lid,
53                 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54                 "-1=force lid closed, -2=force lid open)");
55
56 unsigned int i915_powersave __read_mostly = 1;
57 module_param_named(powersave, i915_powersave, int, 0600);
58 MODULE_PARM_DESC(powersave,
59                 "Enable powersavings, fbc, downclocking, etc. (default: true)");
60
61 int i915_semaphores __read_mostly = -1;
62 module_param_named(semaphores, i915_semaphores, int, 0600);
63 MODULE_PARM_DESC(semaphores,
64                 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
65
66 int i915_enable_rc6 __read_mostly = -1;
67 module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
68 MODULE_PARM_DESC(i915_enable_rc6,
69                 "Enable power-saving render C-state 6. "
70                 "Different stages can be selected via bitmask values "
71                 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72                 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73                 "default: -1 (use per-chip default)");
74
75 int i915_enable_fbc __read_mostly = -1;
76 module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
77 MODULE_PARM_DESC(i915_enable_fbc,
78                 "Enable frame buffer compression for power savings "
79                 "(default: -1 (use per-chip default))");
80
81 unsigned int i915_lvds_downclock __read_mostly = 0;
82 module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
83 MODULE_PARM_DESC(lvds_downclock,
84                 "Use panel (LVDS/eDP) downclocking for power savings "
85                 "(default: false)");
86
87 int i915_lvds_channel_mode __read_mostly;
88 module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89 MODULE_PARM_DESC(lvds_channel_mode,
90                  "Specify LVDS channel mode "
91                  "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
93 int i915_panel_use_ssc __read_mostly = -1;
94 module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
95 MODULE_PARM_DESC(lvds_use_ssc,
96                 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
97                 "(default: auto from VBT)");
98
99 int i915_vbt_sdvo_panel_type __read_mostly = -1;
100 module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
101 MODULE_PARM_DESC(vbt_sdvo_panel_type,
102                 "Override/Ignore selection of SDVO panel mode in the VBT "
103                 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
104
105 static bool i915_try_reset __read_mostly = true;
106 module_param_named(reset, i915_try_reset, bool, 0600);
107 MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
108
109 bool i915_enable_hangcheck __read_mostly = true;
110 module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
111 MODULE_PARM_DESC(enable_hangcheck,
112                 "Periodically check GPU activity for detecting hangs. "
113                 "WARNING: Disabling this can cause system wide hangs. "
114                 "(default: true)");
115
116 int i915_enable_ppgtt __read_mostly = -1;
117 module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0400);
118 MODULE_PARM_DESC(i915_enable_ppgtt,
119                 "Enable PPGTT (default: true)");
120
121 int i915_enable_psr __read_mostly = 0;
122 module_param_named(enable_psr, i915_enable_psr, int, 0600);
123 MODULE_PARM_DESC(enable_psr, "Enable PSR (default: false)");
124
125 unsigned int i915_preliminary_hw_support __read_mostly = IS_ENABLED(CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT);
126 module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
127 MODULE_PARM_DESC(preliminary_hw_support,
128                 "Enable preliminary hardware support.");
129
130 int i915_disable_power_well __read_mostly = 1;
131 module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
132 MODULE_PARM_DESC(disable_power_well,
133                  "Disable the power well when possible (default: true)");
134
135 int i915_enable_ips __read_mostly = 1;
136 module_param_named(enable_ips, i915_enable_ips, int, 0600);
137 MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
138
139 bool i915_fastboot __read_mostly = 0;
140 module_param_named(fastboot, i915_fastboot, bool, 0600);
141 MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
142                  "(default: false)");
143
144 int i915_enable_pc8 __read_mostly = 1;
145 module_param_named(enable_pc8, i915_enable_pc8, int, 0600);
146 MODULE_PARM_DESC(enable_pc8, "Enable support for low power package C states (PC8+) (default: true)");
147
148 int i915_pc8_timeout __read_mostly = 5000;
149 module_param_named(pc8_timeout, i915_pc8_timeout, int, 0600);
150 MODULE_PARM_DESC(pc8_timeout, "Number of msecs of idleness required to enter PC8+ (default: 5000)");
151
152 bool i915_prefault_disable __read_mostly;
153 module_param_named(prefault_disable, i915_prefault_disable, bool, 0600);
154 MODULE_PARM_DESC(prefault_disable,
155                 "Disable page prefaulting for pread/pwrite/reloc (default:false). For developers only.");
156
157 static struct drm_driver driver;
158
159 static const struct intel_device_info intel_i830_info = {
160         .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
161         .has_overlay = 1, .overlay_needs_physical = 1,
162         .ring_mask = RENDER_RING,
163 };
164
165 static const struct intel_device_info intel_845g_info = {
166         .gen = 2, .num_pipes = 1,
167         .has_overlay = 1, .overlay_needs_physical = 1,
168         .ring_mask = RENDER_RING,
169 };
170
171 static const struct intel_device_info intel_i85x_info = {
172         .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
173         .cursor_needs_physical = 1,
174         .has_overlay = 1, .overlay_needs_physical = 1,
175         .ring_mask = RENDER_RING,
176 };
177
178 static const struct intel_device_info intel_i865g_info = {
179         .gen = 2, .num_pipes = 1,
180         .has_overlay = 1, .overlay_needs_physical = 1,
181         .ring_mask = RENDER_RING,
182 };
183
184 static const struct intel_device_info intel_i915g_info = {
185         .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
186         .has_overlay = 1, .overlay_needs_physical = 1,
187         .ring_mask = RENDER_RING,
188 };
189 static const struct intel_device_info intel_i915gm_info = {
190         .gen = 3, .is_mobile = 1, .num_pipes = 2,
191         .cursor_needs_physical = 1,
192         .has_overlay = 1, .overlay_needs_physical = 1,
193         .supports_tv = 1,
194         .ring_mask = RENDER_RING,
195 };
196 static const struct intel_device_info intel_i945g_info = {
197         .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
198         .has_overlay = 1, .overlay_needs_physical = 1,
199         .ring_mask = RENDER_RING,
200 };
201 static const struct intel_device_info intel_i945gm_info = {
202         .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
203         .has_hotplug = 1, .cursor_needs_physical = 1,
204         .has_overlay = 1, .overlay_needs_physical = 1,
205         .supports_tv = 1,
206         .ring_mask = RENDER_RING,
207 };
208
209 static const struct intel_device_info intel_i965g_info = {
210         .gen = 4, .is_broadwater = 1, .num_pipes = 2,
211         .has_hotplug = 1,
212         .has_overlay = 1,
213         .ring_mask = RENDER_RING,
214 };
215
216 static const struct intel_device_info intel_i965gm_info = {
217         .gen = 4, .is_crestline = 1, .num_pipes = 2,
218         .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
219         .has_overlay = 1,
220         .supports_tv = 1,
221         .ring_mask = RENDER_RING,
222 };
223
224 static const struct intel_device_info intel_g33_info = {
225         .gen = 3, .is_g33 = 1, .num_pipes = 2,
226         .need_gfx_hws = 1, .has_hotplug = 1,
227         .has_overlay = 1,
228         .ring_mask = RENDER_RING,
229 };
230
231 static const struct intel_device_info intel_g45_info = {
232         .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
233         .has_pipe_cxsr = 1, .has_hotplug = 1,
234         .ring_mask = RENDER_RING | BSD_RING,
235 };
236
237 static const struct intel_device_info intel_gm45_info = {
238         .gen = 4, .is_g4x = 1, .num_pipes = 2,
239         .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
240         .has_pipe_cxsr = 1, .has_hotplug = 1,
241         .supports_tv = 1,
242         .ring_mask = RENDER_RING | BSD_RING,
243 };
244
245 static const struct intel_device_info intel_pineview_info = {
246         .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
247         .need_gfx_hws = 1, .has_hotplug = 1,
248         .has_overlay = 1,
249 };
250
251 static const struct intel_device_info intel_ironlake_d_info = {
252         .gen = 5, .num_pipes = 2,
253         .need_gfx_hws = 1, .has_hotplug = 1,
254         .ring_mask = RENDER_RING | BSD_RING,
255 };
256
257 static const struct intel_device_info intel_ironlake_m_info = {
258         .gen = 5, .is_mobile = 1, .num_pipes = 2,
259         .need_gfx_hws = 1, .has_hotplug = 1,
260         .has_fbc = 1,
261         .ring_mask = RENDER_RING | BSD_RING,
262 };
263
264 static const struct intel_device_info intel_sandybridge_d_info = {
265         .gen = 6, .num_pipes = 2,
266         .need_gfx_hws = 1, .has_hotplug = 1,
267         .has_fbc = 1,
268         .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
269         .has_llc = 1,
270 };
271
272 static const struct intel_device_info intel_sandybridge_m_info = {
273         .gen = 6, .is_mobile = 1, .num_pipes = 2,
274         .need_gfx_hws = 1, .has_hotplug = 1,
275         .has_fbc = 1,
276         .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
277         .has_llc = 1,
278 };
279
280 #define GEN7_FEATURES  \
281         .gen = 7, .num_pipes = 3, \
282         .need_gfx_hws = 1, .has_hotplug = 1, \
283         .has_fbc = 1, \
284         .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
285         .has_llc = 1
286
287 static const struct intel_device_info intel_ivybridge_d_info = {
288         GEN7_FEATURES,
289         .is_ivybridge = 1,
290 };
291
292 static const struct intel_device_info intel_ivybridge_m_info = {
293         GEN7_FEATURES,
294         .is_ivybridge = 1,
295         .is_mobile = 1,
296 };
297
298 static const struct intel_device_info intel_ivybridge_q_info = {
299         GEN7_FEATURES,
300         .is_ivybridge = 1,
301         .num_pipes = 0, /* legal, last one wins */
302 };
303
304 static const struct intel_device_info intel_valleyview_m_info = {
305         GEN7_FEATURES,
306         .is_mobile = 1,
307         .num_pipes = 2,
308         .is_valleyview = 1,
309         .display_mmio_offset = VLV_DISPLAY_BASE,
310         .has_fbc = 0, /* legal, last one wins */
311         .has_llc = 0, /* legal, last one wins */
312 };
313
314 static const struct intel_device_info intel_valleyview_d_info = {
315         GEN7_FEATURES,
316         .num_pipes = 2,
317         .is_valleyview = 1,
318         .display_mmio_offset = VLV_DISPLAY_BASE,
319         .has_fbc = 0, /* legal, last one wins */
320         .has_llc = 0, /* legal, last one wins */
321 };
322
323 static const struct intel_device_info intel_haswell_d_info = {
324         GEN7_FEATURES,
325         .is_haswell = 1,
326         .has_ddi = 1,
327         .has_fpga_dbg = 1,
328         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
329 };
330
331 static const struct intel_device_info intel_haswell_m_info = {
332         GEN7_FEATURES,
333         .is_haswell = 1,
334         .is_mobile = 1,
335         .has_ddi = 1,
336         .has_fpga_dbg = 1,
337         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
338 };
339
340 static const struct intel_device_info intel_broadwell_d_info = {
341         .is_preliminary = 1,
342         .gen = 8, .num_pipes = 3,
343         .need_gfx_hws = 1, .has_hotplug = 1,
344         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
345         .has_llc = 1,
346         .has_ddi = 1,
347 };
348
349 static const struct intel_device_info intel_broadwell_m_info = {
350         .is_preliminary = 1,
351         .gen = 8, .is_mobile = 1, .num_pipes = 3,
352         .need_gfx_hws = 1, .has_hotplug = 1,
353         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
354         .has_llc = 1,
355         .has_ddi = 1,
356 };
357
358 /*
359  * Make sure any device matches here are from most specific to most
360  * general.  For example, since the Quanta match is based on the subsystem
361  * and subvendor IDs, we need it to come before the more general IVB
362  * PCI ID matches, otherwise we'll use the wrong info struct above.
363  */
364 #define INTEL_PCI_IDS \
365         INTEL_I830_IDS(&intel_i830_info),       \
366         INTEL_I845G_IDS(&intel_845g_info),      \
367         INTEL_I85X_IDS(&intel_i85x_info),       \
368         INTEL_I865G_IDS(&intel_i865g_info),     \
369         INTEL_I915G_IDS(&intel_i915g_info),     \
370         INTEL_I915GM_IDS(&intel_i915gm_info),   \
371         INTEL_I945G_IDS(&intel_i945g_info),     \
372         INTEL_I945GM_IDS(&intel_i945gm_info),   \
373         INTEL_I965G_IDS(&intel_i965g_info),     \
374         INTEL_G33_IDS(&intel_g33_info),         \
375         INTEL_I965GM_IDS(&intel_i965gm_info),   \
376         INTEL_GM45_IDS(&intel_gm45_info),       \
377         INTEL_G45_IDS(&intel_g45_info),         \
378         INTEL_PINEVIEW_IDS(&intel_pineview_info),       \
379         INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),   \
380         INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),   \
381         INTEL_SNB_D_IDS(&intel_sandybridge_d_info),     \
382         INTEL_SNB_M_IDS(&intel_sandybridge_m_info),     \
383         INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
384         INTEL_IVB_M_IDS(&intel_ivybridge_m_info),       \
385         INTEL_IVB_D_IDS(&intel_ivybridge_d_info),       \
386         INTEL_HSW_D_IDS(&intel_haswell_d_info), \
387         INTEL_HSW_M_IDS(&intel_haswell_m_info), \
388         INTEL_VLV_M_IDS(&intel_valleyview_m_info),      \
389         INTEL_VLV_D_IDS(&intel_valleyview_d_info),      \
390         INTEL_BDW_M_IDS(&intel_broadwell_m_info),       \
391         INTEL_BDW_D_IDS(&intel_broadwell_d_info)
392
393 static const struct pci_device_id pciidlist[] = {               /* aka */
394         INTEL_PCI_IDS,
395         {0, 0, 0}
396 };
397
398 #if defined(CONFIG_DRM_I915_KMS)
399 MODULE_DEVICE_TABLE(pci, pciidlist);
400 #endif
401
402 void intel_detect_pch(struct drm_device *dev)
403 {
404         struct drm_i915_private *dev_priv = dev->dev_private;
405         struct pci_dev *pch;
406
407         /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
408          * (which really amounts to a PCH but no South Display).
409          */
410         if (INTEL_INFO(dev)->num_pipes == 0) {
411                 dev_priv->pch_type = PCH_NOP;
412                 return;
413         }
414
415         /*
416          * The reason to probe ISA bridge instead of Dev31:Fun0 is to
417          * make graphics device passthrough work easy for VMM, that only
418          * need to expose ISA bridge to let driver know the real hardware
419          * underneath. This is a requirement from virtualization team.
420          *
421          * In some virtualized environments (e.g. XEN), there is irrelevant
422          * ISA bridge in the system. To work reliably, we should scan trhough
423          * all the ISA bridge devices and check for the first match, instead
424          * of only checking the first one.
425          */
426         pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
427         while (pch) {
428                 struct pci_dev *curr = pch;
429                 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
430                         unsigned short id;
431                         id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
432                         dev_priv->pch_id = id;
433
434                         if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
435                                 dev_priv->pch_type = PCH_IBX;
436                                 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
437                                 WARN_ON(!IS_GEN5(dev));
438                         } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
439                                 dev_priv->pch_type = PCH_CPT;
440                                 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
441                                 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
442                         } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
443                                 /* PantherPoint is CPT compatible */
444                                 dev_priv->pch_type = PCH_CPT;
445                                 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
446                                 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
447                         } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
448                                 dev_priv->pch_type = PCH_LPT;
449                                 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
450                                 WARN_ON(!IS_HASWELL(dev));
451                                 WARN_ON(IS_ULT(dev));
452                         } else if (IS_BROADWELL(dev)) {
453                                 dev_priv->pch_type = PCH_LPT;
454                                 dev_priv->pch_id =
455                                         INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
456                                 DRM_DEBUG_KMS("This is Broadwell, assuming "
457                                               "LynxPoint LP PCH\n");
458                         } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
459                                 dev_priv->pch_type = PCH_LPT;
460                                 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
461                                 WARN_ON(!IS_HASWELL(dev));
462                                 WARN_ON(!IS_ULT(dev));
463                         } else {
464                                 goto check_next;
465                         }
466                         pci_dev_put(pch);
467                         break;
468                 }
469 check_next:
470                 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
471                 pci_dev_put(curr);
472         }
473         if (!pch)
474                 DRM_DEBUG_KMS("No PCH found?\n");
475 }
476
477 bool i915_semaphore_is_enabled(struct drm_device *dev)
478 {
479         if (INTEL_INFO(dev)->gen < 6)
480                 return 0;
481
482         /* Until we get further testing... */
483         if (IS_GEN8(dev)) {
484                 WARN_ON(!i915_preliminary_hw_support);
485                 return 0;
486         }
487
488         if (i915_semaphores >= 0)
489                 return i915_semaphores;
490
491 #ifdef CONFIG_INTEL_IOMMU
492         /* Enable semaphores on SNB when IO remapping is off */
493         if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
494                 return false;
495 #endif
496
497         return 1;
498 }
499
500 static int i915_drm_freeze(struct drm_device *dev)
501 {
502         struct drm_i915_private *dev_priv = dev->dev_private;
503         struct drm_crtc *crtc;
504
505         /* ignore lid events during suspend */
506         mutex_lock(&dev_priv->modeset_restore_lock);
507         dev_priv->modeset_restore = MODESET_SUSPENDED;
508         mutex_unlock(&dev_priv->modeset_restore_lock);
509
510         /* We do a lot of poking in a lot of registers, make sure they work
511          * properly. */
512         hsw_disable_package_c8(dev_priv);
513         intel_display_set_init_power(dev, true);
514
515         drm_kms_helper_poll_disable(dev);
516
517         pci_save_state(dev->pdev);
518
519         /* If KMS is active, we do the leavevt stuff here */
520         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
521                 int error;
522
523                 error = i915_gem_suspend(dev);
524                 if (error) {
525                         dev_err(&dev->pdev->dev,
526                                 "GEM idle failed, resume might fail\n");
527                         return error;
528                 }
529
530                 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
531
532                 drm_irq_uninstall(dev);
533                 dev_priv->enable_hotplug_processing = false;
534                 /*
535                  * Disable CRTCs directly since we want to preserve sw state
536                  * for _thaw.
537                  */
538                 mutex_lock(&dev->mode_config.mutex);
539                 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
540                         dev_priv->display.crtc_disable(crtc);
541                 mutex_unlock(&dev->mode_config.mutex);
542
543                 intel_modeset_suspend_hw(dev);
544         }
545
546         i915_gem_suspend_gtt_mappings(dev);
547
548         i915_save_state(dev);
549
550         intel_opregion_fini(dev);
551
552         console_lock();
553         intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
554         console_unlock();
555
556         return 0;
557 }
558
559 int i915_suspend(struct drm_device *dev, pm_message_t state)
560 {
561         int error;
562
563         if (!dev || !dev->dev_private) {
564                 DRM_ERROR("dev: %p\n", dev);
565                 DRM_ERROR("DRM not initialized, aborting suspend.\n");
566                 return -ENODEV;
567         }
568
569         if (state.event == PM_EVENT_PRETHAW)
570                 return 0;
571
572
573         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
574                 return 0;
575
576         error = i915_drm_freeze(dev);
577         if (error)
578                 return error;
579
580         if (state.event == PM_EVENT_SUSPEND) {
581                 /* Shut down the device */
582                 pci_disable_device(dev->pdev);
583                 pci_set_power_state(dev->pdev, PCI_D3hot);
584         }
585
586         return 0;
587 }
588
589 void intel_console_resume(struct work_struct *work)
590 {
591         struct drm_i915_private *dev_priv =
592                 container_of(work, struct drm_i915_private,
593                              console_resume_work);
594         struct drm_device *dev = dev_priv->dev;
595
596         console_lock();
597         intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
598         console_unlock();
599 }
600
601 static void intel_resume_hotplug(struct drm_device *dev)
602 {
603         struct drm_mode_config *mode_config = &dev->mode_config;
604         struct intel_encoder *encoder;
605
606         mutex_lock(&mode_config->mutex);
607         DRM_DEBUG_KMS("running encoder hotplug functions\n");
608
609         list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
610                 if (encoder->hot_plug)
611                         encoder->hot_plug(encoder);
612
613         mutex_unlock(&mode_config->mutex);
614
615         /* Just fire off a uevent and let userspace tell us what to do */
616         drm_helper_hpd_irq_event(dev);
617 }
618
619 static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
620 {
621         struct drm_i915_private *dev_priv = dev->dev_private;
622         int error = 0;
623
624         intel_uncore_early_sanitize(dev);
625
626         intel_uncore_sanitize(dev);
627
628         if (drm_core_check_feature(dev, DRIVER_MODESET) &&
629             restore_gtt_mappings) {
630                 mutex_lock(&dev->struct_mutex);
631                 i915_gem_restore_gtt_mappings(dev);
632                 mutex_unlock(&dev->struct_mutex);
633         }
634
635         intel_power_domains_init_hw(dev);
636
637         i915_restore_state(dev);
638         intel_opregion_setup(dev);
639
640         /* KMS EnterVT equivalent */
641         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
642                 intel_init_pch_refclk(dev);
643
644                 mutex_lock(&dev->struct_mutex);
645
646                 error = i915_gem_init_hw(dev);
647                 mutex_unlock(&dev->struct_mutex);
648
649                 /* We need working interrupts for modeset enabling ... */
650                 drm_irq_install(dev);
651
652                 intel_modeset_init_hw(dev);
653
654                 drm_modeset_lock_all(dev);
655                 drm_mode_config_reset(dev);
656                 intel_modeset_setup_hw_state(dev, true);
657                 drm_modeset_unlock_all(dev);
658
659                 /*
660                  * ... but also need to make sure that hotplug processing
661                  * doesn't cause havoc. Like in the driver load code we don't
662                  * bother with the tiny race here where we might loose hotplug
663                  * notifications.
664                  * */
665                 intel_hpd_init(dev);
666                 dev_priv->enable_hotplug_processing = true;
667                 /* Config may have changed between suspend and resume */
668                 intel_resume_hotplug(dev);
669         }
670
671         intel_opregion_init(dev);
672
673         /*
674          * The console lock can be pretty contented on resume due
675          * to all the printk activity.  Try to keep it out of the hot
676          * path of resume if possible.
677          */
678         if (console_trylock()) {
679                 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
680                 console_unlock();
681         } else {
682                 schedule_work(&dev_priv->console_resume_work);
683         }
684
685         /* Undo what we did at i915_drm_freeze so the refcount goes back to the
686          * expected level. */
687         hsw_enable_package_c8(dev_priv);
688
689         mutex_lock(&dev_priv->modeset_restore_lock);
690         dev_priv->modeset_restore = MODESET_DONE;
691         mutex_unlock(&dev_priv->modeset_restore_lock);
692         return error;
693 }
694
695 static int i915_drm_thaw(struct drm_device *dev)
696 {
697         if (drm_core_check_feature(dev, DRIVER_MODESET))
698                 i915_check_and_clear_faults(dev);
699
700         return __i915_drm_thaw(dev, true);
701 }
702
703 int i915_resume(struct drm_device *dev)
704 {
705         struct drm_i915_private *dev_priv = dev->dev_private;
706         int ret;
707
708         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
709                 return 0;
710
711         if (pci_enable_device(dev->pdev))
712                 return -EIO;
713
714         pci_set_master(dev->pdev);
715
716         /*
717          * Platforms with opregion should have sane BIOS, older ones (gen3 and
718          * earlier) need to restore the GTT mappings since the BIOS might clear
719          * all our scratch PTEs.
720          */
721         ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
722         if (ret)
723                 return ret;
724
725         drm_kms_helper_poll_enable(dev);
726         return 0;
727 }
728
729 /**
730  * i915_reset - reset chip after a hang
731  * @dev: drm device to reset
732  *
733  * Reset the chip.  Useful if a hang is detected. Returns zero on successful
734  * reset or otherwise an error code.
735  *
736  * Procedure is fairly simple:
737  *   - reset the chip using the reset reg
738  *   - re-init context state
739  *   - re-init hardware status page
740  *   - re-init ring buffer
741  *   - re-init interrupt state
742  *   - re-init display
743  */
744 int i915_reset(struct drm_device *dev)
745 {
746         drm_i915_private_t *dev_priv = dev->dev_private;
747         bool simulated;
748         int ret;
749
750         if (!i915_try_reset)
751                 return 0;
752
753         mutex_lock(&dev->struct_mutex);
754
755         i915_gem_reset(dev);
756
757         simulated = dev_priv->gpu_error.stop_rings != 0;
758
759         ret = intel_gpu_reset(dev);
760
761         /* Also reset the gpu hangman. */
762         if (simulated) {
763                 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
764                 dev_priv->gpu_error.stop_rings = 0;
765                 if (ret == -ENODEV) {
766                         DRM_INFO("Reset not implemented, but ignoring "
767                                  "error for simulated gpu hangs\n");
768                         ret = 0;
769                 }
770         }
771
772         if (ret) {
773                 DRM_ERROR("Failed to reset chip: %i\n", ret);
774                 mutex_unlock(&dev->struct_mutex);
775                 return ret;
776         }
777
778         /* Ok, now get things going again... */
779
780         /*
781          * Everything depends on having the GTT running, so we need to start
782          * there.  Fortunately we don't need to do this unless we reset the
783          * chip at a PCI level.
784          *
785          * Next we need to restore the context, but we don't use those
786          * yet either...
787          *
788          * Ring buffer needs to be re-initialized in the KMS case, or if X
789          * was running at the time of the reset (i.e. we weren't VT
790          * switched away).
791          */
792         if (drm_core_check_feature(dev, DRIVER_MODESET) ||
793                         !dev_priv->ums.mm_suspended) {
794                 dev_priv->ums.mm_suspended = 0;
795
796                 ret = i915_gem_init_hw(dev);
797                 mutex_unlock(&dev->struct_mutex);
798                 if (ret) {
799                         DRM_ERROR("Failed hw init on reset %d\n", ret);
800                         return ret;
801                 }
802
803                 drm_irq_uninstall(dev);
804                 drm_irq_install(dev);
805                 intel_hpd_init(dev);
806         } else {
807                 mutex_unlock(&dev->struct_mutex);
808         }
809
810         return 0;
811 }
812
813 static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
814 {
815         struct intel_device_info *intel_info =
816                 (struct intel_device_info *) ent->driver_data;
817
818         if (IS_PRELIMINARY_HW(intel_info) && !i915_preliminary_hw_support) {
819                 DRM_INFO("This hardware requires preliminary hardware support.\n"
820                          "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
821                 return -ENODEV;
822         }
823
824         /* Only bind to function 0 of the device. Early generations
825          * used function 1 as a placeholder for multi-head. This causes
826          * us confusion instead, especially on the systems where both
827          * functions have the same PCI-ID!
828          */
829         if (PCI_FUNC(pdev->devfn))
830                 return -ENODEV;
831
832         driver.driver_features &= ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
833
834         return drm_get_pci_dev(pdev, ent, &driver);
835 }
836
837 static void
838 i915_pci_remove(struct pci_dev *pdev)
839 {
840         struct drm_device *dev = pci_get_drvdata(pdev);
841
842         drm_put_dev(dev);
843 }
844
845 static int i915_pm_suspend(struct device *dev)
846 {
847         struct pci_dev *pdev = to_pci_dev(dev);
848         struct drm_device *drm_dev = pci_get_drvdata(pdev);
849         int error;
850
851         if (!drm_dev || !drm_dev->dev_private) {
852                 dev_err(dev, "DRM not initialized, aborting suspend.\n");
853                 return -ENODEV;
854         }
855
856         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
857                 return 0;
858
859         error = i915_drm_freeze(drm_dev);
860         if (error)
861                 return error;
862
863         pci_disable_device(pdev);
864         pci_set_power_state(pdev, PCI_D3hot);
865
866         return 0;
867 }
868
869 static int i915_pm_resume(struct device *dev)
870 {
871         struct pci_dev *pdev = to_pci_dev(dev);
872         struct drm_device *drm_dev = pci_get_drvdata(pdev);
873
874         return i915_resume(drm_dev);
875 }
876
877 static int i915_pm_freeze(struct device *dev)
878 {
879         struct pci_dev *pdev = to_pci_dev(dev);
880         struct drm_device *drm_dev = pci_get_drvdata(pdev);
881
882         if (!drm_dev || !drm_dev->dev_private) {
883                 dev_err(dev, "DRM not initialized, aborting suspend.\n");
884                 return -ENODEV;
885         }
886
887         return i915_drm_freeze(drm_dev);
888 }
889
890 static int i915_pm_thaw(struct device *dev)
891 {
892         struct pci_dev *pdev = to_pci_dev(dev);
893         struct drm_device *drm_dev = pci_get_drvdata(pdev);
894
895         return i915_drm_thaw(drm_dev);
896 }
897
898 static int i915_pm_poweroff(struct device *dev)
899 {
900         struct pci_dev *pdev = to_pci_dev(dev);
901         struct drm_device *drm_dev = pci_get_drvdata(pdev);
902
903         return i915_drm_freeze(drm_dev);
904 }
905
906 static const struct dev_pm_ops i915_pm_ops = {
907         .suspend = i915_pm_suspend,
908         .resume = i915_pm_resume,
909         .freeze = i915_pm_freeze,
910         .thaw = i915_pm_thaw,
911         .poweroff = i915_pm_poweroff,
912         .restore = i915_pm_resume,
913 };
914
915 static const struct vm_operations_struct i915_gem_vm_ops = {
916         .fault = i915_gem_fault,
917         .open = drm_gem_vm_open,
918         .close = drm_gem_vm_close,
919 };
920
921 static const struct file_operations i915_driver_fops = {
922         .owner = THIS_MODULE,
923         .open = drm_open,
924         .release = drm_release,
925         .unlocked_ioctl = drm_ioctl,
926         .mmap = drm_gem_mmap,
927         .poll = drm_poll,
928         .read = drm_read,
929 #ifdef CONFIG_COMPAT
930         .compat_ioctl = i915_compat_ioctl,
931 #endif
932         .llseek = noop_llseek,
933 };
934
935 static struct drm_driver driver = {
936         /* Don't use MTRRs here; the Xserver or userspace app should
937          * deal with them for Intel hardware.
938          */
939         .driver_features =
940             DRIVER_USE_AGP | DRIVER_REQUIRE_AGP |
941             DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
942             DRIVER_RENDER,
943         .load = i915_driver_load,
944         .unload = i915_driver_unload,
945         .open = i915_driver_open,
946         .lastclose = i915_driver_lastclose,
947         .preclose = i915_driver_preclose,
948         .postclose = i915_driver_postclose,
949
950         /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
951         .suspend = i915_suspend,
952         .resume = i915_resume,
953
954         .device_is_agp = i915_driver_device_is_agp,
955         .master_create = i915_master_create,
956         .master_destroy = i915_master_destroy,
957 #if defined(CONFIG_DEBUG_FS)
958         .debugfs_init = i915_debugfs_init,
959         .debugfs_cleanup = i915_debugfs_cleanup,
960 #endif
961         .gem_free_object = i915_gem_free_object,
962         .gem_vm_ops = &i915_gem_vm_ops,
963
964         .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
965         .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
966         .gem_prime_export = i915_gem_prime_export,
967         .gem_prime_import = i915_gem_prime_import,
968
969         .dumb_create = i915_gem_dumb_create,
970         .dumb_map_offset = i915_gem_mmap_gtt,
971         .dumb_destroy = drm_gem_dumb_destroy,
972         .ioctls = i915_ioctls,
973         .fops = &i915_driver_fops,
974         .name = DRIVER_NAME,
975         .desc = DRIVER_DESC,
976         .date = DRIVER_DATE,
977         .major = DRIVER_MAJOR,
978         .minor = DRIVER_MINOR,
979         .patchlevel = DRIVER_PATCHLEVEL,
980 };
981
982 static struct pci_driver i915_pci_driver = {
983         .name = DRIVER_NAME,
984         .id_table = pciidlist,
985         .probe = i915_pci_probe,
986         .remove = i915_pci_remove,
987         .driver.pm = &i915_pm_ops,
988 };
989
990 static int __init i915_init(void)
991 {
992         driver.num_ioctls = i915_max_ioctl;
993
994         /*
995          * If CONFIG_DRM_I915_KMS is set, default to KMS unless
996          * explicitly disabled with the module pararmeter.
997          *
998          * Otherwise, just follow the parameter (defaulting to off).
999          *
1000          * Allow optional vga_text_mode_force boot option to override
1001          * the default behavior.
1002          */
1003 #if defined(CONFIG_DRM_I915_KMS)
1004         if (i915_modeset != 0)
1005                 driver.driver_features |= DRIVER_MODESET;
1006 #endif
1007         if (i915_modeset == 1)
1008                 driver.driver_features |= DRIVER_MODESET;
1009
1010 #ifdef CONFIG_VGA_CONSOLE
1011         if (vgacon_text_force() && i915_modeset == -1)
1012                 driver.driver_features &= ~DRIVER_MODESET;
1013 #endif
1014
1015         if (!(driver.driver_features & DRIVER_MODESET)) {
1016                 driver.get_vblank_timestamp = NULL;
1017 #ifndef CONFIG_DRM_I915_UMS
1018                 /* Silently fail loading to not upset userspace. */
1019                 return 0;
1020 #endif
1021         }
1022
1023         return drm_pci_init(&driver, &i915_pci_driver);
1024 }
1025
1026 static void __exit i915_exit(void)
1027 {
1028 #ifndef CONFIG_DRM_I915_UMS
1029         if (!(driver.driver_features & DRIVER_MODESET))
1030                 return; /* Never loaded a driver. */
1031 #endif
1032
1033         drm_pci_exit(&driver, &i915_pci_driver);
1034 }
1035
1036 module_init(i915_init);
1037 module_exit(i915_exit);
1038
1039 MODULE_AUTHOR(DRIVER_AUTHOR);
1040 MODULE_DESCRIPTION(DRIVER_DESC);
1041 MODULE_LICENSE("GPL and additional rights");