2 * SPDX-License-Identifier: MIT
4 * Copyright © 2008,2010 Intel Corporation
7 #include <linux/intel-iommu.h>
8 #include <linux/dma-resv.h>
9 #include <linux/sync_file.h>
10 #include <linux/uaccess.h>
12 #include <drm/drm_syncobj.h>
14 #include "display/intel_frontbuffer.h"
16 #include "gem/i915_gem_ioctls.h"
17 #include "gt/intel_context.h"
18 #include "gt/intel_gpu_commands.h"
19 #include "gt/intel_gt.h"
20 #include "gt/intel_gt_buffer_pool.h"
21 #include "gt/intel_gt_pm.h"
22 #include "gt/intel_ring.h"
25 #include "i915_gem_clflush.h"
26 #include "i915_gem_context.h"
27 #include "i915_gem_ioctls.h"
28 #include "i915_sw_fence_work.h"
29 #include "i915_trace.h"
30 #include "i915_user_extensions.h"
31 #include "i915_memcpy.h"
37 /** This vma's place in the execbuf reservation list */
38 struct drm_i915_gem_exec_object2 *exec;
39 struct list_head bind_link;
40 struct list_head reloc_link;
42 struct hlist_node node;
50 #define DBG_FORCE_RELOC 0 /* choose one of the above! */
53 /* __EXEC_OBJECT_NO_RESERVE is BIT(31), defined in i915_vma.h */
54 #define __EXEC_OBJECT_HAS_PIN BIT(30)
55 #define __EXEC_OBJECT_HAS_FENCE BIT(29)
56 #define __EXEC_OBJECT_USERPTR_INIT BIT(28)
57 #define __EXEC_OBJECT_NEEDS_MAP BIT(27)
58 #define __EXEC_OBJECT_NEEDS_BIAS BIT(26)
59 #define __EXEC_OBJECT_INTERNAL_FLAGS (~0u << 26) /* all of the above + */
60 #define __EXEC_OBJECT_RESERVED (__EXEC_OBJECT_HAS_PIN | __EXEC_OBJECT_HAS_FENCE)
62 #define __EXEC_HAS_RELOC BIT(31)
63 #define __EXEC_ENGINE_PINNED BIT(30)
64 #define __EXEC_USERPTR_USED BIT(29)
65 #define __EXEC_INTERNAL_FLAGS (~0u << 29)
66 #define UPDATE PIN_OFFSET_FIXED
68 #define BATCH_OFFSET_BIAS (256*1024)
70 #define __I915_EXEC_ILLEGAL_FLAGS \
71 (__I915_EXEC_UNKNOWN_FLAGS | \
72 I915_EXEC_CONSTANTS_MASK | \
73 I915_EXEC_RESOURCE_STREAMER)
75 /* Catch emission of unexpected errors for CI! */
76 #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM)
79 DRM_DEBUG_DRIVER("EINVAL at %s:%d\n", __func__, __LINE__); \
85 * DOC: User command execution
87 * Userspace submits commands to be executed on the GPU as an instruction
88 * stream within a GEM object we call a batchbuffer. This instructions may
89 * refer to other GEM objects containing auxiliary state such as kernels,
90 * samplers, render targets and even secondary batchbuffers. Userspace does
91 * not know where in the GPU memory these objects reside and so before the
92 * batchbuffer is passed to the GPU for execution, those addresses in the
93 * batchbuffer and auxiliary objects are updated. This is known as relocation,
94 * or patching. To try and avoid having to relocate each object on the next
95 * execution, userspace is told the location of those objects in this pass,
96 * but this remains just a hint as the kernel may choose a new location for
97 * any object in the future.
99 * At the level of talking to the hardware, submitting a batchbuffer for the
100 * GPU to execute is to add content to a buffer from which the HW
101 * command streamer is reading.
103 * 1. Add a command to load the HW context. For Logical Ring Contexts, i.e.
104 * Execlists, this command is not placed on the same buffer as the
107 * 2. Add a command to invalidate caches to the buffer.
109 * 3. Add a batchbuffer start command to the buffer; the start command is
110 * essentially a token together with the GPU address of the batchbuffer
113 * 4. Add a pipeline flush to the buffer.
115 * 5. Add a memory write command to the buffer to record when the GPU
116 * is done executing the batchbuffer. The memory write writes the
117 * global sequence number of the request, ``i915_request::global_seqno``;
118 * the i915 driver uses the current value in the register to determine
119 * if the GPU has completed the batchbuffer.
121 * 6. Add a user interrupt command to the buffer. This command instructs
122 * the GPU to issue an interrupt when the command, pipeline flush and
123 * memory write are completed.
125 * 7. Inform the hardware of the additional commands added to the buffer
126 * (by updating the tail pointer).
128 * Processing an execbuf ioctl is conceptually split up into a few phases.
130 * 1. Validation - Ensure all the pointers, handles and flags are valid.
131 * 2. Reservation - Assign GPU address space for every object
132 * 3. Relocation - Update any addresses to point to the final locations
133 * 4. Serialisation - Order the request with respect to its dependencies
134 * 5. Construction - Construct a request to execute the batchbuffer
135 * 6. Submission (at some point in the future execution)
137 * Reserving resources for the execbuf is the most complicated phase. We
138 * neither want to have to migrate the object in the address space, nor do
139 * we want to have to update any relocations pointing to this object. Ideally,
140 * we want to leave the object where it is and for all the existing relocations
141 * to match. If the object is given a new address, or if userspace thinks the
142 * object is elsewhere, we have to parse all the relocation entries and update
143 * the addresses. Userspace can set the I915_EXEC_NORELOC flag to hint that
144 * all the target addresses in all of its objects match the value in the
145 * relocation entries and that they all match the presumed offsets given by the
146 * list of execbuffer objects. Using this knowledge, we know that if we haven't
147 * moved any buffers, all the relocation entries are valid and we can skip
148 * the update. (If userspace is wrong, the likely outcome is an impromptu GPU
149 * hang.) The requirement for using I915_EXEC_NO_RELOC are:
151 * The addresses written in the objects must match the corresponding
152 * reloc.presumed_offset which in turn must match the corresponding
155 * Any render targets written to in the batch must be flagged with
158 * To avoid stalling, execobject.offset should match the current
159 * address of that object within the active context.
161 * The reservation is done is multiple phases. First we try and keep any
162 * object already bound in its current location - so as long as meets the
163 * constraints imposed by the new execbuffer. Any object left unbound after the
164 * first pass is then fitted into any available idle space. If an object does
165 * not fit, all objects are removed from the reservation and the process rerun
166 * after sorting the objects into a priority order (more difficult to fit
167 * objects are tried first). Failing that, the entire VM is cleared and we try
168 * to fit the execbuf once last time before concluding that it simply will not
171 * A small complication to all of this is that we allow userspace not only to
172 * specify an alignment and a size for the object in the address space, but
173 * we also allow userspace to specify the exact offset. This objects are
174 * simpler to place (the location is known a priori) all we have to do is make
175 * sure the space is available.
177 * Once all the objects are in place, patching up the buried pointers to point
178 * to the final locations is a fairly simple job of walking over the relocation
179 * entry arrays, looking up the right address and rewriting the value into
180 * the object. Simple! ... The relocation entries are stored in user memory
181 * and so to access them we have to copy them into a local buffer. That copy
182 * has to avoid taking any pagefaults as they may lead back to a GEM object
183 * requiring the struct_mutex (i.e. recursive deadlock). So once again we split
184 * the relocation into multiple passes. First we try to do everything within an
185 * atomic context (avoid the pagefaults) which requires that we never wait. If
186 * we detect that we may wait, or if we need to fault, then we have to fallback
187 * to a slower path. The slowpath has to drop the mutex. (Can you hear alarm
188 * bells yet?) Dropping the mutex means that we lose all the state we have
189 * built up so far for the execbuf and we must reset any global data. However,
190 * we do leave the objects pinned in their final locations - which is a
191 * potential issue for concurrent execbufs. Once we have left the mutex, we can
192 * allocate and copy all the relocation entries into a large array at our
193 * leisure, reacquire the mutex, reclaim all the objects and other state and
194 * then proceed to update any incorrect addresses with the objects.
196 * As we process the relocation entries, we maintain a record of whether the
197 * object is being written to. Using NORELOC, we expect userspace to provide
198 * this information instead. We also check whether we can skip the relocation
199 * by comparing the expected value inside the relocation entry with the target's
200 * final address. If they differ, we have to map the current object and rewrite
201 * the 4 or 8 byte pointer within.
203 * Serialising an execbuf is quite simple according to the rules of the GEM
204 * ABI. Execution within each context is ordered by the order of submission.
205 * Writes to any GEM object are in order of submission and are exclusive. Reads
206 * from a GEM object are unordered with respect to other reads, but ordered by
207 * writes. A write submitted after a read cannot occur before the read, and
208 * similarly any read submitted after a write cannot occur before the write.
209 * Writes are ordered between engines such that only one write occurs at any
210 * time (completing any reads beforehand) - using semaphores where available
211 * and CPU serialisation otherwise. Other GEM access obey the same rules, any
212 * write (either via mmaps using set-domain, or via pwrite) must flush all GPU
213 * reads before starting, and any read (either using set-domain or pread) must
214 * flush all GPU writes before starting. (Note we only employ a barrier before,
215 * we currently rely on userspace not concurrently starting a new execution
216 * whilst reading or writing to an object. This may be an advantage or not
217 * depending on how much you trust userspace not to shoot themselves in the
218 * foot.) Serialisation may just result in the request being inserted into
219 * a DAG awaiting its turn, but most simple is to wait on the CPU until
220 * all dependencies are resolved.
222 * After all of that, is just a matter of closing the request and handing it to
223 * the hardware (well, leaving it in a queue to be executed). However, we also
224 * offer the ability for batchbuffers to be run with elevated privileges so
225 * that they access otherwise hidden registers. (Used to adjust L3 cache etc.)
226 * Before any batch is given extra privileges we first must check that it
227 * contains no nefarious instructions, we check that each instruction is from
228 * our whitelist and all registers are also from an allowed list. We first
229 * copy the user's batchbuffer to a shadow (so that the user doesn't have
230 * access to it, either by the CPU or GPU as we scan it) and then parse each
231 * instruction. If everything is ok, we set a flag telling the hardware to run
232 * the batchbuffer in trusted mode, otherwise the ioctl is rejected.
236 struct drm_syncobj *syncobj; /* Use with ptr_mask_bits() */
237 struct dma_fence *dma_fence;
239 struct dma_fence_chain *chain_fence;
242 struct i915_execbuffer {
243 struct drm_i915_private *i915; /** i915 backpointer */
244 struct drm_file *file; /** per-file lookup tables and limits */
245 struct drm_i915_gem_execbuffer2 *args; /** ioctl parameters */
246 struct drm_i915_gem_exec_object2 *exec; /** ioctl execobj[] */
249 struct intel_engine_cs *engine; /** engine to queue the request to */
250 struct intel_context *context; /* logical state for the request */
251 struct i915_gem_context *gem_context; /** caller's context */
253 struct i915_request *request; /** our request to build */
254 struct eb_vma *batch; /** identity of the batch obj/vma */
255 struct i915_vma *trampoline; /** trampoline used for chaining */
257 /** actual size of execobj[] as we may extend it for the cmdparser */
258 unsigned int buffer_count;
260 /** list of vma not yet bound during reservation phase */
261 struct list_head unbound;
263 /** list of vma that have execobj.relocation_count */
264 struct list_head relocs;
266 struct i915_gem_ww_ctx ww;
269 * Track the most recently used object for relocations, as we
270 * frequently have to perform multiple relocations within the same
274 struct drm_mm_node node; /** temporary GTT binding */
275 unsigned long vaddr; /** Current kmap address */
276 unsigned long page; /** Currently mapped page index */
277 unsigned int graphics_ver; /** Cached value of GRAPHICS_VER */
278 bool use_64bit_reloc : 1;
281 bool needs_unfenced : 1;
283 struct i915_request *rq;
285 unsigned int rq_size;
286 struct intel_gt_buffer_pool_node *pool;
289 struct intel_gt_buffer_pool_node *reloc_pool; /** relocation pool for -EDEADLK handling */
290 struct intel_context *reloc_context;
292 u64 invalid_flags; /** Set of execobj.flags that are invalid */
293 u32 context_flags; /** Set of execobj.flags to insert from the ctx */
295 u64 batch_len; /** Length of batch within object */
296 u32 batch_start_offset; /** Location within object of batch */
297 u32 batch_flags; /** Flags composed for emit_bb_start() */
298 struct intel_gt_buffer_pool_node *batch_pool; /** pool node for batch buffer */
301 * Indicate either the size of the hastable used to resolve
302 * relocation handles, or if negative that we are using a direct
303 * index into the execobj[].
306 struct hlist_head *buckets; /** ht for relocation handles */
308 struct eb_fence *fences;
309 unsigned long num_fences;
312 static int eb_parse(struct i915_execbuffer *eb);
313 static struct i915_request *eb_pin_engine(struct i915_execbuffer *eb,
315 static void eb_unpin_engine(struct i915_execbuffer *eb);
317 static inline bool eb_use_cmdparser(const struct i915_execbuffer *eb)
319 return intel_engine_requires_cmd_parser(eb->engine) ||
320 (intel_engine_using_cmd_parser(eb->engine) &&
321 eb->args->batch_len);
324 static int eb_create(struct i915_execbuffer *eb)
326 if (!(eb->args->flags & I915_EXEC_HANDLE_LUT)) {
327 unsigned int size = 1 + ilog2(eb->buffer_count);
330 * Without a 1:1 association between relocation handles and
331 * the execobject[] index, we instead create a hashtable.
332 * We size it dynamically based on available memory, starting
333 * first with 1:1 assocative hash and scaling back until
334 * the allocation succeeds.
336 * Later on we use a positive lut_size to indicate we are
337 * using this hashtable, and a negative value to indicate a
343 /* While we can still reduce the allocation size, don't
344 * raise a warning and allow the allocation to fail.
345 * On the last pass though, we want to try as hard
346 * as possible to perform the allocation and warn
351 flags |= __GFP_NORETRY | __GFP_NOWARN;
353 eb->buckets = kzalloc(sizeof(struct hlist_head) << size,
364 eb->lut_size = -eb->buffer_count;
371 eb_vma_misplaced(const struct drm_i915_gem_exec_object2 *entry,
372 const struct i915_vma *vma,
375 if (vma->node.size < entry->pad_to_size)
378 if (entry->alignment && !IS_ALIGNED(vma->node.start, entry->alignment))
381 if (flags & EXEC_OBJECT_PINNED &&
382 vma->node.start != entry->offset)
385 if (flags & __EXEC_OBJECT_NEEDS_BIAS &&
386 vma->node.start < BATCH_OFFSET_BIAS)
389 if (!(flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) &&
390 (vma->node.start + vma->node.size + 4095) >> 32)
393 if (flags & __EXEC_OBJECT_NEEDS_MAP &&
394 !i915_vma_is_map_and_fenceable(vma))
400 static u64 eb_pin_flags(const struct drm_i915_gem_exec_object2 *entry,
401 unsigned int exec_flags)
405 if (exec_flags & EXEC_OBJECT_NEEDS_GTT)
406 pin_flags |= PIN_GLOBAL;
409 * Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
410 * limit address to the first 4GBs for unflagged objects.
412 if (!(exec_flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS))
413 pin_flags |= PIN_ZONE_4G;
415 if (exec_flags & __EXEC_OBJECT_NEEDS_MAP)
416 pin_flags |= PIN_MAPPABLE;
418 if (exec_flags & EXEC_OBJECT_PINNED)
419 pin_flags |= entry->offset | PIN_OFFSET_FIXED;
420 else if (exec_flags & __EXEC_OBJECT_NEEDS_BIAS)
421 pin_flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
427 eb_pin_vma(struct i915_execbuffer *eb,
428 const struct drm_i915_gem_exec_object2 *entry,
431 struct i915_vma *vma = ev->vma;
436 pin_flags = vma->node.start;
438 pin_flags = entry->offset & PIN_OFFSET_MASK;
440 pin_flags |= PIN_USER | PIN_NOEVICT | PIN_OFFSET_FIXED;
441 if (unlikely(ev->flags & EXEC_OBJECT_NEEDS_GTT))
442 pin_flags |= PIN_GLOBAL;
444 /* Attempt to reuse the current location if available */
445 err = i915_vma_pin_ww(vma, &eb->ww, 0, 0, pin_flags);
450 if (entry->flags & EXEC_OBJECT_PINNED)
453 /* Failing that pick any _free_ space if suitable */
454 err = i915_vma_pin_ww(vma, &eb->ww,
457 eb_pin_flags(entry, ev->flags) |
458 PIN_USER | PIN_NOEVICT);
463 if (unlikely(ev->flags & EXEC_OBJECT_NEEDS_FENCE)) {
464 err = i915_vma_pin_fence(vma);
471 ev->flags |= __EXEC_OBJECT_HAS_FENCE;
474 ev->flags |= __EXEC_OBJECT_HAS_PIN;
475 if (eb_vma_misplaced(entry, vma, ev->flags))
482 eb_unreserve_vma(struct eb_vma *ev)
484 if (!(ev->flags & __EXEC_OBJECT_HAS_PIN))
487 if (unlikely(ev->flags & __EXEC_OBJECT_HAS_FENCE))
488 __i915_vma_unpin_fence(ev->vma);
490 __i915_vma_unpin(ev->vma);
491 ev->flags &= ~__EXEC_OBJECT_RESERVED;
495 eb_validate_vma(struct i915_execbuffer *eb,
496 struct drm_i915_gem_exec_object2 *entry,
497 struct i915_vma *vma)
499 /* Relocations are disallowed for all platforms after TGL-LP. This
500 * also covers all platforms with local memory.
502 if (entry->relocation_count &&
503 GRAPHICS_VER(eb->i915) >= 12 && !IS_TIGERLAKE(eb->i915))
506 if (unlikely(entry->flags & eb->invalid_flags))
509 if (unlikely(entry->alignment &&
510 !is_power_of_2_u64(entry->alignment)))
514 * Offset can be used as input (EXEC_OBJECT_PINNED), reject
515 * any non-page-aligned or non-canonical addresses.
517 if (unlikely(entry->flags & EXEC_OBJECT_PINNED &&
518 entry->offset != gen8_canonical_addr(entry->offset & I915_GTT_PAGE_MASK)))
521 /* pad_to_size was once a reserved field, so sanitize it */
522 if (entry->flags & EXEC_OBJECT_PAD_TO_SIZE) {
523 if (unlikely(offset_in_page(entry->pad_to_size)))
526 entry->pad_to_size = 0;
529 * From drm_mm perspective address space is continuous,
530 * so from this point we're always using non-canonical
533 entry->offset = gen8_noncanonical_addr(entry->offset);
535 if (!eb->reloc_cache.has_fence) {
536 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
538 if ((entry->flags & EXEC_OBJECT_NEEDS_FENCE ||
539 eb->reloc_cache.needs_unfenced) &&
540 i915_gem_object_is_tiled(vma->obj))
541 entry->flags |= EXEC_OBJECT_NEEDS_GTT | __EXEC_OBJECT_NEEDS_MAP;
544 if (!(entry->flags & EXEC_OBJECT_PINNED))
545 entry->flags |= eb->context_flags;
551 eb_add_vma(struct i915_execbuffer *eb,
552 unsigned int i, unsigned batch_idx,
553 struct i915_vma *vma)
555 struct drm_i915_gem_exec_object2 *entry = &eb->exec[i];
556 struct eb_vma *ev = &eb->vma[i];
560 ev->flags = entry->flags;
562 if (eb->lut_size > 0) {
563 ev->handle = entry->handle;
564 hlist_add_head(&ev->node,
565 &eb->buckets[hash_32(entry->handle,
569 if (entry->relocation_count)
570 list_add_tail(&ev->reloc_link, &eb->relocs);
573 * SNA is doing fancy tricks with compressing batch buffers, which leads
574 * to negative relocation deltas. Usually that works out ok since the
575 * relocate address is still positive, except when the batch is placed
576 * very low in the GTT. Ensure this doesn't happen.
578 * Note that actual hangs have only been observed on gen7, but for
579 * paranoia do it everywhere.
581 if (i == batch_idx) {
582 if (entry->relocation_count &&
583 !(ev->flags & EXEC_OBJECT_PINNED))
584 ev->flags |= __EXEC_OBJECT_NEEDS_BIAS;
585 if (eb->reloc_cache.has_fence)
586 ev->flags |= EXEC_OBJECT_NEEDS_FENCE;
592 static inline int use_cpu_reloc(const struct reloc_cache *cache,
593 const struct drm_i915_gem_object *obj)
595 if (!i915_gem_object_has_struct_page(obj))
598 if (DBG_FORCE_RELOC == FORCE_CPU_RELOC)
601 if (DBG_FORCE_RELOC == FORCE_GTT_RELOC)
604 return (cache->has_llc ||
606 obj->cache_level != I915_CACHE_NONE);
609 static int eb_reserve_vma(struct i915_execbuffer *eb,
613 struct drm_i915_gem_exec_object2 *entry = ev->exec;
614 struct i915_vma *vma = ev->vma;
617 if (drm_mm_node_allocated(&vma->node) &&
618 eb_vma_misplaced(entry, vma, ev->flags)) {
619 err = i915_vma_unbind(vma);
624 err = i915_vma_pin_ww(vma, &eb->ww,
625 entry->pad_to_size, entry->alignment,
626 eb_pin_flags(entry, ev->flags) | pin_flags);
630 if (entry->offset != vma->node.start) {
631 entry->offset = vma->node.start | UPDATE;
632 eb->args->flags |= __EXEC_HAS_RELOC;
635 if (unlikely(ev->flags & EXEC_OBJECT_NEEDS_FENCE)) {
636 err = i915_vma_pin_fence(vma);
643 ev->flags |= __EXEC_OBJECT_HAS_FENCE;
646 ev->flags |= __EXEC_OBJECT_HAS_PIN;
647 GEM_BUG_ON(eb_vma_misplaced(entry, vma, ev->flags));
652 static int eb_reserve(struct i915_execbuffer *eb)
654 const unsigned int count = eb->buffer_count;
655 unsigned int pin_flags = PIN_USER | PIN_NONBLOCK;
656 struct list_head last;
658 unsigned int i, pass;
662 * Attempt to pin all of the buffers into the GTT.
663 * This is done in 3 phases:
665 * 1a. Unbind all objects that do not match the GTT constraints for
666 * the execbuffer (fenceable, mappable, alignment etc).
667 * 1b. Increment pin count for already bound objects.
668 * 2. Bind new objects.
669 * 3. Decrement pin count.
671 * This avoid unnecessary unbinding of later objects in order to make
672 * room for the earlier objects *unless* we need to defragment.
676 list_for_each_entry(ev, &eb->unbound, bind_link) {
677 err = eb_reserve_vma(eb, ev, pin_flags);
684 /* Resort *all* the objects into priority order */
685 INIT_LIST_HEAD(&eb->unbound);
686 INIT_LIST_HEAD(&last);
687 for (i = 0; i < count; i++) {
692 if (flags & EXEC_OBJECT_PINNED &&
693 flags & __EXEC_OBJECT_HAS_PIN)
696 eb_unreserve_vma(ev);
698 if (flags & EXEC_OBJECT_PINNED)
699 /* Pinned must have their slot */
700 list_add(&ev->bind_link, &eb->unbound);
701 else if (flags & __EXEC_OBJECT_NEEDS_MAP)
702 /* Map require the lowest 256MiB (aperture) */
703 list_add_tail(&ev->bind_link, &eb->unbound);
704 else if (!(flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS))
705 /* Prioritise 4GiB region for restricted bo */
706 list_add(&ev->bind_link, &last);
708 list_add_tail(&ev->bind_link, &last);
710 list_splice_tail(&last, &eb->unbound);
717 /* Too fragmented, unbind everything and retry */
718 mutex_lock(&eb->context->vm->mutex);
719 err = i915_gem_evict_vm(eb->context->vm);
720 mutex_unlock(&eb->context->vm->mutex);
729 pin_flags = PIN_USER;
733 static unsigned int eb_batch_index(const struct i915_execbuffer *eb)
735 if (eb->args->flags & I915_EXEC_BATCH_FIRST)
738 return eb->buffer_count - 1;
741 static int eb_select_context(struct i915_execbuffer *eb)
743 struct i915_gem_context *ctx;
745 ctx = i915_gem_context_lookup(eb->file->driver_priv, eb->args->rsvd1);
749 eb->gem_context = ctx;
750 if (rcu_access_pointer(ctx->vm))
751 eb->invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
753 eb->context_flags = 0;
754 if (test_bit(UCONTEXT_NO_ZEROMAP, &ctx->user_flags))
755 eb->context_flags |= __EXEC_OBJECT_NEEDS_BIAS;
760 static int __eb_add_lut(struct i915_execbuffer *eb,
761 u32 handle, struct i915_vma *vma)
763 struct i915_gem_context *ctx = eb->gem_context;
764 struct i915_lut_handle *lut;
767 lut = i915_lut_handle_alloc();
772 if (!atomic_fetch_inc(&vma->open_count))
773 i915_vma_reopen(vma);
774 lut->handle = handle;
777 /* Check that the context hasn't been closed in the meantime */
779 if (!mutex_lock_interruptible(&ctx->lut_mutex)) {
780 struct i915_address_space *vm = rcu_access_pointer(ctx->vm);
782 if (unlikely(vm && vma->vm != vm))
783 err = -EAGAIN; /* user racing with ctx set-vm */
784 else if (likely(!i915_gem_context_is_closed(ctx)))
785 err = radix_tree_insert(&ctx->handles_vma, handle, vma);
788 if (err == 0) { /* And nor has this handle */
789 struct drm_i915_gem_object *obj = vma->obj;
791 spin_lock(&obj->lut_lock);
792 if (idr_find(&eb->file->object_idr, handle) == obj) {
793 list_add(&lut->obj_link, &obj->lut_list);
795 radix_tree_delete(&ctx->handles_vma, handle);
798 spin_unlock(&obj->lut_lock);
800 mutex_unlock(&ctx->lut_mutex);
810 i915_lut_handle_free(lut);
814 static struct i915_vma *eb_lookup_vma(struct i915_execbuffer *eb, u32 handle)
816 struct i915_address_space *vm = eb->context->vm;
819 struct drm_i915_gem_object *obj;
820 struct i915_vma *vma;
824 vma = radix_tree_lookup(&eb->gem_context->handles_vma, handle);
825 if (likely(vma && vma->vm == vm))
826 vma = i915_vma_tryget(vma);
831 obj = i915_gem_object_lookup(eb->file, handle);
833 return ERR_PTR(-ENOENT);
835 vma = i915_vma_instance(obj, vm, NULL);
837 i915_gem_object_put(obj);
841 err = __eb_add_lut(eb, handle, vma);
845 i915_gem_object_put(obj);
851 static int eb_lookup_vmas(struct i915_execbuffer *eb)
853 struct drm_i915_private *i915 = eb->i915;
854 unsigned int batch = eb_batch_index(eb);
858 INIT_LIST_HEAD(&eb->relocs);
860 for (i = 0; i < eb->buffer_count; i++) {
861 struct i915_vma *vma;
863 vma = eb_lookup_vma(eb, eb->exec[i].handle);
869 err = eb_validate_vma(eb, &eb->exec[i], vma);
875 eb_add_vma(eb, i, batch, vma);
877 if (i915_gem_object_is_userptr(vma->obj)) {
878 err = i915_gem_object_userptr_submit_init(vma->obj);
880 if (i + 1 < eb->buffer_count) {
882 * Execbuffer code expects last vma entry to be NULL,
883 * since we already initialized this entry,
884 * set the next value to NULL or we mess up
887 eb->vma[i + 1].vma = NULL;
893 eb->vma[i].flags |= __EXEC_OBJECT_USERPTR_INIT;
894 eb->args->flags |= __EXEC_USERPTR_USED;
898 if (unlikely(eb->batch->flags & EXEC_OBJECT_WRITE)) {
900 "Attempting to use self-modifying batch buffer\n");
904 if (range_overflows_t(u64,
905 eb->batch_start_offset, eb->batch_len,
906 eb->batch->vma->size)) {
907 drm_dbg(&i915->drm, "Attempting to use out-of-bounds batch\n");
911 if (eb->batch_len == 0)
912 eb->batch_len = eb->batch->vma->size - eb->batch_start_offset;
913 if (unlikely(eb->batch_len == 0)) { /* impossible! */
914 drm_dbg(&i915->drm, "Invalid batch length\n");
921 eb->vma[i].vma = NULL;
925 static int eb_lock_vmas(struct i915_execbuffer *eb)
930 for (i = 0; i < eb->buffer_count; i++) {
931 struct eb_vma *ev = &eb->vma[i];
932 struct i915_vma *vma = ev->vma;
934 err = i915_gem_object_lock(vma->obj, &eb->ww);
942 static int eb_validate_vmas(struct i915_execbuffer *eb)
947 INIT_LIST_HEAD(&eb->unbound);
949 err = eb_lock_vmas(eb);
953 for (i = 0; i < eb->buffer_count; i++) {
954 struct drm_i915_gem_exec_object2 *entry = &eb->exec[i];
955 struct eb_vma *ev = &eb->vma[i];
956 struct i915_vma *vma = ev->vma;
958 err = eb_pin_vma(eb, entry, ev);
963 if (entry->offset != vma->node.start) {
964 entry->offset = vma->node.start | UPDATE;
965 eb->args->flags |= __EXEC_HAS_RELOC;
968 eb_unreserve_vma(ev);
970 list_add_tail(&ev->bind_link, &eb->unbound);
971 if (drm_mm_node_allocated(&vma->node)) {
972 err = i915_vma_unbind(vma);
978 if (!(ev->flags & EXEC_OBJECT_WRITE)) {
979 err = dma_resv_reserve_shared(vma->resv, 1);
984 GEM_BUG_ON(drm_mm_node_allocated(&vma->node) &&
985 eb_vma_misplaced(&eb->exec[i], vma, ev->flags));
988 if (!list_empty(&eb->unbound))
989 return eb_reserve(eb);
994 static struct eb_vma *
995 eb_get_vma(const struct i915_execbuffer *eb, unsigned long handle)
997 if (eb->lut_size < 0) {
998 if (handle >= -eb->lut_size)
1000 return &eb->vma[handle];
1002 struct hlist_head *head;
1005 head = &eb->buckets[hash_32(handle, eb->lut_size)];
1006 hlist_for_each_entry(ev, head, node) {
1007 if (ev->handle == handle)
1014 static void eb_release_vmas(struct i915_execbuffer *eb, bool final)
1016 const unsigned int count = eb->buffer_count;
1019 for (i = 0; i < count; i++) {
1020 struct eb_vma *ev = &eb->vma[i];
1021 struct i915_vma *vma = ev->vma;
1026 eb_unreserve_vma(ev);
1032 eb_unpin_engine(eb);
1035 static void eb_destroy(const struct i915_execbuffer *eb)
1037 GEM_BUG_ON(eb->reloc_cache.rq);
1039 if (eb->lut_size > 0)
1044 relocation_target(const struct drm_i915_gem_relocation_entry *reloc,
1045 const struct i915_vma *target)
1047 return gen8_canonical_addr((int)reloc->delta + target->node.start);
1050 static void reloc_cache_clear(struct reloc_cache *cache)
1053 cache->rq_cmd = NULL;
1058 static void reloc_cache_init(struct reloc_cache *cache,
1059 struct drm_i915_private *i915)
1063 /* Must be a variable in the struct to allow GCC to unroll. */
1064 cache->graphics_ver = GRAPHICS_VER(i915);
1065 cache->has_llc = HAS_LLC(i915);
1066 cache->use_64bit_reloc = HAS_64BIT_RELOC(i915);
1067 cache->has_fence = cache->graphics_ver < 4;
1068 cache->needs_unfenced = INTEL_INFO(i915)->unfenced_needs_alignment;
1069 cache->node.flags = 0;
1070 reloc_cache_clear(cache);
1073 static inline void *unmask_page(unsigned long p)
1075 return (void *)(uintptr_t)(p & PAGE_MASK);
1078 static inline unsigned int unmask_flags(unsigned long p)
1080 return p & ~PAGE_MASK;
1083 #define KMAP 0x4 /* after CLFLUSH_FLAGS */
1085 static inline struct i915_ggtt *cache_to_ggtt(struct reloc_cache *cache)
1087 struct drm_i915_private *i915 =
1088 container_of(cache, struct i915_execbuffer, reloc_cache)->i915;
1092 static void reloc_cache_put_pool(struct i915_execbuffer *eb, struct reloc_cache *cache)
1098 * This is a bit nasty, normally we keep objects locked until the end
1099 * of execbuffer, but we already submit this, and have to unlock before
1100 * dropping the reference. Fortunately we can only hold 1 pool node at
1101 * a time, so this should be harmless.
1103 i915_gem_ww_unlock_single(cache->pool->obj);
1104 intel_gt_buffer_pool_put(cache->pool);
1108 static void reloc_gpu_flush(struct i915_execbuffer *eb, struct reloc_cache *cache)
1110 struct drm_i915_gem_object *obj = cache->rq->batch->obj;
1112 GEM_BUG_ON(cache->rq_size >= obj->base.size / sizeof(u32));
1113 cache->rq_cmd[cache->rq_size] = MI_BATCH_BUFFER_END;
1115 i915_gem_object_flush_map(obj);
1116 i915_gem_object_unpin_map(obj);
1118 intel_gt_chipset_flush(cache->rq->engine->gt);
1120 i915_request_add(cache->rq);
1121 reloc_cache_put_pool(eb, cache);
1122 reloc_cache_clear(cache);
1124 eb->reloc_pool = NULL;
1127 static void reloc_cache_reset(struct reloc_cache *cache, struct i915_execbuffer *eb)
1132 reloc_gpu_flush(eb, cache);
1137 vaddr = unmask_page(cache->vaddr);
1138 if (cache->vaddr & KMAP) {
1139 struct drm_i915_gem_object *obj =
1140 (struct drm_i915_gem_object *)cache->node.mm;
1141 if (cache->vaddr & CLFLUSH_AFTER)
1144 kunmap_atomic(vaddr);
1145 i915_gem_object_finish_access(obj);
1147 struct i915_ggtt *ggtt = cache_to_ggtt(cache);
1149 intel_gt_flush_ggtt_writes(ggtt->vm.gt);
1150 io_mapping_unmap_atomic((void __iomem *)vaddr);
1152 if (drm_mm_node_allocated(&cache->node)) {
1153 ggtt->vm.clear_range(&ggtt->vm,
1156 mutex_lock(&ggtt->vm.mutex);
1157 drm_mm_remove_node(&cache->node);
1158 mutex_unlock(&ggtt->vm.mutex);
1160 i915_vma_unpin((struct i915_vma *)cache->node.mm);
1168 static void *reloc_kmap(struct drm_i915_gem_object *obj,
1169 struct reloc_cache *cache,
1170 unsigned long pageno)
1176 kunmap_atomic(unmask_page(cache->vaddr));
1178 unsigned int flushes;
1181 err = i915_gem_object_prepare_write(obj, &flushes);
1183 return ERR_PTR(err);
1185 BUILD_BUG_ON(KMAP & CLFLUSH_FLAGS);
1186 BUILD_BUG_ON((KMAP | CLFLUSH_FLAGS) & PAGE_MASK);
1188 cache->vaddr = flushes | KMAP;
1189 cache->node.mm = (void *)obj;
1194 page = i915_gem_object_get_page(obj, pageno);
1196 set_page_dirty(page);
1198 vaddr = kmap_atomic(page);
1199 cache->vaddr = unmask_flags(cache->vaddr) | (unsigned long)vaddr;
1200 cache->page = pageno;
1205 static void *reloc_iomap(struct drm_i915_gem_object *obj,
1206 struct i915_execbuffer *eb,
1209 struct reloc_cache *cache = &eb->reloc_cache;
1210 struct i915_ggtt *ggtt = cache_to_ggtt(cache);
1211 unsigned long offset;
1215 intel_gt_flush_ggtt_writes(ggtt->vm.gt);
1216 io_mapping_unmap_atomic((void __force __iomem *) unmask_page(cache->vaddr));
1218 struct i915_vma *vma;
1221 if (i915_gem_object_is_tiled(obj))
1222 return ERR_PTR(-EINVAL);
1224 if (use_cpu_reloc(cache, obj))
1227 err = i915_gem_object_set_to_gtt_domain(obj, true);
1229 return ERR_PTR(err);
1231 vma = i915_gem_object_ggtt_pin_ww(obj, &eb->ww, NULL, 0, 0,
1233 PIN_NONBLOCK /* NOWARN */ |
1235 if (vma == ERR_PTR(-EDEADLK))
1239 memset(&cache->node, 0, sizeof(cache->node));
1240 mutex_lock(&ggtt->vm.mutex);
1241 err = drm_mm_insert_node_in_range
1242 (&ggtt->vm.mm, &cache->node,
1243 PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
1244 0, ggtt->mappable_end,
1246 mutex_unlock(&ggtt->vm.mutex);
1247 if (err) /* no inactive aperture space, use cpu reloc */
1250 cache->node.start = vma->node.start;
1251 cache->node.mm = (void *)vma;
1255 offset = cache->node.start;
1256 if (drm_mm_node_allocated(&cache->node)) {
1257 ggtt->vm.insert_page(&ggtt->vm,
1258 i915_gem_object_get_dma_address(obj, page),
1259 offset, I915_CACHE_NONE, 0);
1261 offset += page << PAGE_SHIFT;
1264 vaddr = (void __force *)io_mapping_map_atomic_wc(&ggtt->iomap,
1267 cache->vaddr = (unsigned long)vaddr;
1272 static void *reloc_vaddr(struct drm_i915_gem_object *obj,
1273 struct i915_execbuffer *eb,
1276 struct reloc_cache *cache = &eb->reloc_cache;
1279 if (cache->page == page) {
1280 vaddr = unmask_page(cache->vaddr);
1283 if ((cache->vaddr & KMAP) == 0)
1284 vaddr = reloc_iomap(obj, eb, page);
1286 vaddr = reloc_kmap(obj, cache, page);
1292 static void clflush_write32(u32 *addr, u32 value, unsigned int flushes)
1294 if (unlikely(flushes & (CLFLUSH_BEFORE | CLFLUSH_AFTER))) {
1295 if (flushes & CLFLUSH_BEFORE) {
1303 * Writes to the same cacheline are serialised by the CPU
1304 * (including clflush). On the write path, we only require
1305 * that it hits memory in an orderly fashion and place
1306 * mb barriers at the start and end of the relocation phase
1307 * to ensure ordering of clflush wrt to the system.
1309 if (flushes & CLFLUSH_AFTER)
1315 static int reloc_move_to_gpu(struct i915_request *rq, struct i915_vma *vma)
1317 struct drm_i915_gem_object *obj = vma->obj;
1320 assert_vma_held(vma);
1322 if (obj->cache_dirty & ~obj->cache_coherent)
1323 i915_gem_clflush_object(obj, 0);
1324 obj->write_domain = 0;
1326 err = i915_request_await_object(rq, vma->obj, true);
1328 err = i915_vma_move_to_active(vma, rq, EXEC_OBJECT_WRITE);
1333 static int __reloc_gpu_alloc(struct i915_execbuffer *eb,
1334 struct intel_engine_cs *engine,
1335 struct i915_vma *vma,
1338 struct reloc_cache *cache = &eb->reloc_cache;
1339 struct intel_gt_buffer_pool_node *pool = eb->reloc_pool;
1340 struct i915_request *rq;
1341 struct i915_vma *batch;
1346 pool = intel_gt_get_buffer_pool(engine->gt, PAGE_SIZE,
1351 return PTR_ERR(pool);
1353 eb->reloc_pool = NULL;
1355 err = i915_gem_object_lock(pool->obj, &eb->ww);
1359 cmd = i915_gem_object_pin_map(pool->obj, pool->type);
1364 intel_gt_buffer_pool_mark_used(pool);
1366 memset32(cmd, 0, pool->obj->base.size / sizeof(u32));
1368 batch = i915_vma_instance(pool->obj, vma->vm, NULL);
1369 if (IS_ERR(batch)) {
1370 err = PTR_ERR(batch);
1374 err = i915_vma_pin_ww(batch, &eb->ww, 0, 0, PIN_USER | PIN_NONBLOCK);
1378 if (engine == eb->context->engine) {
1379 rq = i915_request_create(eb->context);
1381 struct intel_context *ce = eb->reloc_context;
1384 ce = intel_context_create(engine);
1390 i915_vm_put(ce->vm);
1391 ce->vm = i915_vm_get(eb->context->vm);
1392 eb->reloc_context = ce;
1395 err = intel_context_pin_ww(ce, &eb->ww);
1399 rq = i915_request_create(ce);
1400 intel_context_unpin(ce);
1407 err = intel_gt_buffer_pool_mark_active(pool, rq);
1411 err = reloc_move_to_gpu(rq, vma);
1415 err = eb->engine->emit_bb_start(rq,
1416 batch->node.start, PAGE_SIZE,
1417 cache->graphics_ver > 5 ? 0 : I915_DISPATCH_SECURE);
1421 assert_vma_held(batch);
1422 err = i915_request_await_object(rq, batch->obj, false);
1424 err = i915_vma_move_to_active(batch, rq, 0);
1429 i915_vma_unpin(batch);
1432 cache->rq_cmd = cmd;
1436 /* Return with batch mapping (cmd) still pinned */
1440 i915_request_set_error_once(rq, err);
1442 i915_request_add(rq);
1444 i915_vma_unpin(batch);
1446 i915_gem_object_unpin_map(pool->obj);
1448 eb->reloc_pool = pool;
1452 static bool reloc_can_use_engine(const struct intel_engine_cs *engine)
1454 return engine->class != VIDEO_DECODE_CLASS || GRAPHICS_VER(engine->i915) != 6;
1457 static u32 *reloc_gpu(struct i915_execbuffer *eb,
1458 struct i915_vma *vma,
1461 struct reloc_cache *cache = &eb->reloc_cache;
1464 if (cache->rq_size > PAGE_SIZE/sizeof(u32) - (len + 1))
1465 reloc_gpu_flush(eb, cache);
1467 if (unlikely(!cache->rq)) {
1469 struct intel_engine_cs *engine = eb->engine;
1471 if (!reloc_can_use_engine(engine)) {
1472 engine = engine->gt->engine_class[COPY_ENGINE_CLASS][0];
1474 return ERR_PTR(-ENODEV);
1477 err = __reloc_gpu_alloc(eb, engine, vma, len);
1479 return ERR_PTR(err);
1482 cmd = cache->rq_cmd + cache->rq_size;
1483 cache->rq_size += len;
1488 static inline bool use_reloc_gpu(struct i915_vma *vma)
1490 if (DBG_FORCE_RELOC == FORCE_GPU_RELOC)
1493 if (DBG_FORCE_RELOC)
1496 return !dma_resv_test_signaled(vma->resv, true);
1499 static unsigned long vma_phys_addr(struct i915_vma *vma, u32 offset)
1504 GEM_BUG_ON(vma->pages != vma->obj->mm.pages);
1506 page = i915_gem_object_get_page(vma->obj, offset >> PAGE_SHIFT);
1507 addr = PFN_PHYS(page_to_pfn(page));
1508 GEM_BUG_ON(overflows_type(addr, u32)); /* expected dma32 */
1510 return addr + offset_in_page(offset);
1513 static int __reloc_entry_gpu(struct i915_execbuffer *eb,
1514 struct i915_vma *vma,
1518 const unsigned int ver = eb->reloc_cache.graphics_ver;
1524 len = offset & 7 ? 8 : 5;
1530 batch = reloc_gpu(eb, vma, len);
1531 if (batch == ERR_PTR(-EDEADLK))
1533 else if (IS_ERR(batch))
1536 addr = gen8_canonical_addr(vma->node.start + offset);
1539 *batch++ = MI_STORE_DWORD_IMM_GEN4;
1540 *batch++ = lower_32_bits(addr);
1541 *batch++ = upper_32_bits(addr);
1542 *batch++ = lower_32_bits(target_addr);
1544 addr = gen8_canonical_addr(addr + 4);
1546 *batch++ = MI_STORE_DWORD_IMM_GEN4;
1547 *batch++ = lower_32_bits(addr);
1548 *batch++ = upper_32_bits(addr);
1549 *batch++ = upper_32_bits(target_addr);
1551 *batch++ = (MI_STORE_DWORD_IMM_GEN4 | (1 << 21)) + 1;
1552 *batch++ = lower_32_bits(addr);
1553 *batch++ = upper_32_bits(addr);
1554 *batch++ = lower_32_bits(target_addr);
1555 *batch++ = upper_32_bits(target_addr);
1557 } else if (ver >= 6) {
1558 *batch++ = MI_STORE_DWORD_IMM_GEN4;
1561 *batch++ = target_addr;
1562 } else if (IS_I965G(eb->i915)) {
1563 *batch++ = MI_STORE_DWORD_IMM_GEN4;
1565 *batch++ = vma_phys_addr(vma, offset);
1566 *batch++ = target_addr;
1567 } else if (ver >= 4) {
1568 *batch++ = MI_STORE_DWORD_IMM_GEN4 | MI_USE_GGTT;
1571 *batch++ = target_addr;
1572 } else if (ver >= 3 &&
1573 !(IS_I915G(eb->i915) || IS_I915GM(eb->i915))) {
1574 *batch++ = MI_STORE_DWORD_IMM | MI_MEM_VIRTUAL;
1576 *batch++ = target_addr;
1578 *batch++ = MI_STORE_DWORD_IMM;
1579 *batch++ = vma_phys_addr(vma, offset);
1580 *batch++ = target_addr;
1586 static int reloc_entry_gpu(struct i915_execbuffer *eb,
1587 struct i915_vma *vma,
1591 if (eb->reloc_cache.vaddr)
1594 if (!use_reloc_gpu(vma))
1597 return __reloc_entry_gpu(eb, vma, offset, target_addr);
1601 relocate_entry(struct i915_vma *vma,
1602 const struct drm_i915_gem_relocation_entry *reloc,
1603 struct i915_execbuffer *eb,
1604 const struct i915_vma *target)
1606 u64 target_addr = relocation_target(reloc, target);
1607 u64 offset = reloc->offset;
1608 int reloc_gpu = reloc_entry_gpu(eb, vma, offset, target_addr);
1614 bool wide = eb->reloc_cache.use_64bit_reloc;
1618 vaddr = reloc_vaddr(vma->obj, eb,
1619 offset >> PAGE_SHIFT);
1621 return PTR_ERR(vaddr);
1623 GEM_BUG_ON(!IS_ALIGNED(offset, sizeof(u32)));
1624 clflush_write32(vaddr + offset_in_page(offset),
1625 lower_32_bits(target_addr),
1626 eb->reloc_cache.vaddr);
1629 offset += sizeof(u32);
1636 return target->node.start | UPDATE;
1640 eb_relocate_entry(struct i915_execbuffer *eb,
1642 const struct drm_i915_gem_relocation_entry *reloc)
1644 struct drm_i915_private *i915 = eb->i915;
1645 struct eb_vma *target;
1648 /* we've already hold a reference to all valid objects */
1649 target = eb_get_vma(eb, reloc->target_handle);
1650 if (unlikely(!target))
1653 /* Validate that the target is in a valid r/w GPU domain */
1654 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
1655 drm_dbg(&i915->drm, "reloc with multiple write domains: "
1656 "target %d offset %d "
1657 "read %08x write %08x",
1658 reloc->target_handle,
1659 (int) reloc->offset,
1660 reloc->read_domains,
1661 reloc->write_domain);
1664 if (unlikely((reloc->write_domain | reloc->read_domains)
1665 & ~I915_GEM_GPU_DOMAINS)) {
1666 drm_dbg(&i915->drm, "reloc with read/write non-GPU domains: "
1667 "target %d offset %d "
1668 "read %08x write %08x",
1669 reloc->target_handle,
1670 (int) reloc->offset,
1671 reloc->read_domains,
1672 reloc->write_domain);
1676 if (reloc->write_domain) {
1677 target->flags |= EXEC_OBJECT_WRITE;
1680 * Sandybridge PPGTT errata: We need a global gtt mapping
1681 * for MI and pipe_control writes because the gpu doesn't
1682 * properly redirect them through the ppgtt for non_secure
1685 if (reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
1686 GRAPHICS_VER(eb->i915) == 6) {
1687 err = i915_vma_bind(target->vma,
1688 target->vma->obj->cache_level,
1696 * If the relocation already has the right value in it, no
1697 * more work needs to be done.
1699 if (!DBG_FORCE_RELOC &&
1700 gen8_canonical_addr(target->vma->node.start) == reloc->presumed_offset)
1703 /* Check that the relocation address is valid... */
1704 if (unlikely(reloc->offset >
1705 ev->vma->size - (eb->reloc_cache.use_64bit_reloc ? 8 : 4))) {
1706 drm_dbg(&i915->drm, "Relocation beyond object bounds: "
1707 "target %d offset %d size %d.\n",
1708 reloc->target_handle,
1710 (int)ev->vma->size);
1713 if (unlikely(reloc->offset & 3)) {
1714 drm_dbg(&i915->drm, "Relocation not 4-byte aligned: "
1715 "target %d offset %d.\n",
1716 reloc->target_handle,
1717 (int)reloc->offset);
1722 * If we write into the object, we need to force the synchronisation
1723 * barrier, either with an asynchronous clflush or if we executed the
1724 * patching using the GPU (though that should be serialised by the
1725 * timeline). To be completely sure, and since we are required to
1726 * do relocations we are already stalling, disable the user's opt
1727 * out of our synchronisation.
1729 ev->flags &= ~EXEC_OBJECT_ASYNC;
1731 /* and update the user's relocation entry */
1732 return relocate_entry(ev->vma, reloc, eb, target->vma);
1735 static int eb_relocate_vma(struct i915_execbuffer *eb, struct eb_vma *ev)
1737 #define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
1738 struct drm_i915_gem_relocation_entry stack[N_RELOC(512)];
1739 const struct drm_i915_gem_exec_object2 *entry = ev->exec;
1740 struct drm_i915_gem_relocation_entry __user *urelocs =
1741 u64_to_user_ptr(entry->relocs_ptr);
1742 unsigned long remain = entry->relocation_count;
1744 if (unlikely(remain > N_RELOC(ULONG_MAX)))
1748 * We must check that the entire relocation array is safe
1749 * to read. However, if the array is not writable the user loses
1750 * the updated relocation values.
1752 if (unlikely(!access_ok(urelocs, remain * sizeof(*urelocs))))
1756 struct drm_i915_gem_relocation_entry *r = stack;
1757 unsigned int count =
1758 min_t(unsigned long, remain, ARRAY_SIZE(stack));
1759 unsigned int copied;
1762 * This is the fast path and we cannot handle a pagefault
1763 * whilst holding the struct mutex lest the user pass in the
1764 * relocations contained within a mmaped bo. For in such a case
1765 * we, the page fault handler would call i915_gem_fault() and
1766 * we would try to acquire the struct mutex again. Obviously
1767 * this is bad and so lockdep complains vehemently.
1769 pagefault_disable();
1770 copied = __copy_from_user_inatomic(r, urelocs, count * sizeof(r[0]));
1772 if (unlikely(copied)) {
1779 u64 offset = eb_relocate_entry(eb, ev, r);
1781 if (likely(offset == 0)) {
1782 } else if ((s64)offset < 0) {
1783 remain = (int)offset;
1787 * Note that reporting an error now
1788 * leaves everything in an inconsistent
1789 * state as we have *already* changed
1790 * the relocation value inside the
1791 * object. As we have not changed the
1792 * reloc.presumed_offset or will not
1793 * change the execobject.offset, on the
1794 * call we may not rewrite the value
1795 * inside the object, leaving it
1796 * dangling and causing a GPU hang. Unless
1797 * userspace dynamically rebuilds the
1798 * relocations on each execbuf rather than
1799 * presume a static tree.
1801 * We did previously check if the relocations
1802 * were writable (access_ok), an error now
1803 * would be a strange race with mprotect,
1804 * having already demonstrated that we
1805 * can read from this userspace address.
1807 offset = gen8_canonical_addr(offset & ~UPDATE);
1809 &urelocs[r - stack].presumed_offset);
1811 } while (r++, --count);
1812 urelocs += ARRAY_SIZE(stack);
1815 reloc_cache_reset(&eb->reloc_cache, eb);
1820 eb_relocate_vma_slow(struct i915_execbuffer *eb, struct eb_vma *ev)
1822 const struct drm_i915_gem_exec_object2 *entry = ev->exec;
1823 struct drm_i915_gem_relocation_entry *relocs =
1824 u64_to_ptr(typeof(*relocs), entry->relocs_ptr);
1828 for (i = 0; i < entry->relocation_count; i++) {
1829 u64 offset = eb_relocate_entry(eb, ev, &relocs[i]);
1831 if ((s64)offset < 0) {
1838 reloc_cache_reset(&eb->reloc_cache, eb);
1842 static int check_relocations(const struct drm_i915_gem_exec_object2 *entry)
1844 const char __user *addr, *end;
1846 char __maybe_unused c;
1848 size = entry->relocation_count;
1852 if (size > N_RELOC(ULONG_MAX))
1855 addr = u64_to_user_ptr(entry->relocs_ptr);
1856 size *= sizeof(struct drm_i915_gem_relocation_entry);
1857 if (!access_ok(addr, size))
1861 for (; addr < end; addr += PAGE_SIZE) {
1862 int err = __get_user(c, addr);
1866 return __get_user(c, end - 1);
1869 static int eb_copy_relocations(const struct i915_execbuffer *eb)
1871 struct drm_i915_gem_relocation_entry *relocs;
1872 const unsigned int count = eb->buffer_count;
1876 for (i = 0; i < count; i++) {
1877 const unsigned int nreloc = eb->exec[i].relocation_count;
1878 struct drm_i915_gem_relocation_entry __user *urelocs;
1880 unsigned long copied;
1885 err = check_relocations(&eb->exec[i]);
1889 urelocs = u64_to_user_ptr(eb->exec[i].relocs_ptr);
1890 size = nreloc * sizeof(*relocs);
1892 relocs = kvmalloc_array(size, 1, GFP_KERNEL);
1898 /* copy_from_user is limited to < 4GiB */
1902 min_t(u64, BIT_ULL(31), size - copied);
1904 if (__copy_from_user((char *)relocs + copied,
1905 (char __user *)urelocs + copied,
1910 } while (copied < size);
1913 * As we do not update the known relocation offsets after
1914 * relocating (due to the complexities in lock handling),
1915 * we need to mark them as invalid now so that we force the
1916 * relocation processing next time. Just in case the target
1917 * object is evicted and then rebound into its old
1918 * presumed_offset before the next execbuffer - if that
1919 * happened we would make the mistake of assuming that the
1920 * relocations were valid.
1922 if (!user_access_begin(urelocs, size))
1925 for (copied = 0; copied < nreloc; copied++)
1927 &urelocs[copied].presumed_offset,
1931 eb->exec[i].relocs_ptr = (uintptr_t)relocs;
1943 relocs = u64_to_ptr(typeof(*relocs), eb->exec[i].relocs_ptr);
1944 if (eb->exec[i].relocation_count)
1950 static int eb_prefault_relocations(const struct i915_execbuffer *eb)
1952 const unsigned int count = eb->buffer_count;
1955 for (i = 0; i < count; i++) {
1958 err = check_relocations(&eb->exec[i]);
1966 static int eb_reinit_userptr(struct i915_execbuffer *eb)
1968 const unsigned int count = eb->buffer_count;
1972 if (likely(!(eb->args->flags & __EXEC_USERPTR_USED)))
1975 for (i = 0; i < count; i++) {
1976 struct eb_vma *ev = &eb->vma[i];
1978 if (!i915_gem_object_is_userptr(ev->vma->obj))
1981 ret = i915_gem_object_userptr_submit_init(ev->vma->obj);
1985 ev->flags |= __EXEC_OBJECT_USERPTR_INIT;
1991 static noinline int eb_relocate_parse_slow(struct i915_execbuffer *eb,
1992 struct i915_request *rq)
1994 bool have_copy = false;
1999 if (signal_pending(current)) {
2004 /* We may process another execbuffer during the unlock... */
2005 eb_release_vmas(eb, false);
2006 i915_gem_ww_ctx_fini(&eb->ww);
2009 /* nonblocking is always false */
2010 if (i915_request_wait(rq, I915_WAIT_INTERRUPTIBLE,
2011 MAX_SCHEDULE_TIMEOUT) < 0) {
2012 i915_request_put(rq);
2019 i915_request_put(rq);
2024 * We take 3 passes through the slowpatch.
2026 * 1 - we try to just prefault all the user relocation entries and
2027 * then attempt to reuse the atomic pagefault disabled fast path again.
2029 * 2 - we copy the user entries to a local buffer here outside of the
2030 * local and allow ourselves to wait upon any rendering before
2033 * 3 - we already have a local copy of the relocation entries, but
2034 * were interrupted (EAGAIN) whilst waiting for the objects, try again.
2037 err = eb_prefault_relocations(eb);
2038 } else if (!have_copy) {
2039 err = eb_copy_relocations(eb);
2040 have_copy = err == 0;
2047 err = eb_reinit_userptr(eb);
2050 i915_gem_ww_ctx_init(&eb->ww, true);
2054 /* reacquire the objects */
2056 rq = eb_pin_engine(eb, false);
2063 /* We didn't throttle, should be NULL */
2066 err = eb_validate_vmas(eb);
2070 GEM_BUG_ON(!eb->batch);
2072 list_for_each_entry(ev, &eb->relocs, reloc_link) {
2074 err = eb_relocate_vma(eb, ev);
2078 err = eb_relocate_vma_slow(eb, ev);
2084 if (err == -EDEADLK)
2087 if (err && !have_copy)
2093 /* as last step, parse the command buffer */
2099 * Leave the user relocations as are, this is the painfully slow path,
2100 * and we want to avoid the complication of dropping the lock whilst
2101 * having buffers reserved in the aperture and so causing spurious
2102 * ENOSPC for random operations.
2106 if (err == -EDEADLK) {
2107 eb_release_vmas(eb, false);
2108 err = i915_gem_ww_ctx_backoff(&eb->ww);
2110 goto repeat_validate;
2118 const unsigned int count = eb->buffer_count;
2121 for (i = 0; i < count; i++) {
2122 const struct drm_i915_gem_exec_object2 *entry =
2124 struct drm_i915_gem_relocation_entry *relocs;
2126 if (!entry->relocation_count)
2129 relocs = u64_to_ptr(typeof(*relocs), entry->relocs_ptr);
2135 i915_request_put(rq);
2140 static int eb_relocate_parse(struct i915_execbuffer *eb)
2143 struct i915_request *rq = NULL;
2144 bool throttle = true;
2147 rq = eb_pin_engine(eb, throttle);
2151 if (err != -EDEADLK)
2158 bool nonblock = eb->file->filp->f_flags & O_NONBLOCK;
2160 /* Need to drop all locks now for throttling, take slowpath */
2161 err = i915_request_wait(rq, I915_WAIT_INTERRUPTIBLE, 0);
2162 if (err == -ETIME) {
2165 i915_request_put(rq);
2170 i915_request_put(rq);
2174 /* only throttle once, even if we didn't need to throttle */
2177 err = eb_validate_vmas(eb);
2183 /* The objects are in their final locations, apply the relocations. */
2184 if (eb->args->flags & __EXEC_HAS_RELOC) {
2187 list_for_each_entry(ev, &eb->relocs, reloc_link) {
2188 err = eb_relocate_vma(eb, ev);
2193 if (err == -EDEADLK)
2203 if (err == -EDEADLK) {
2204 eb_release_vmas(eb, false);
2205 err = i915_gem_ww_ctx_backoff(&eb->ww);
2213 err = eb_relocate_parse_slow(eb, rq);
2216 * If the user expects the execobject.offset and
2217 * reloc.presumed_offset to be an exact match,
2218 * as for using NO_RELOC, then we cannot update
2219 * the execobject.offset until we have completed
2222 eb->args->flags &= ~__EXEC_HAS_RELOC;
2227 static int eb_move_to_gpu(struct i915_execbuffer *eb)
2229 const unsigned int count = eb->buffer_count;
2230 unsigned int i = count;
2234 struct eb_vma *ev = &eb->vma[i];
2235 struct i915_vma *vma = ev->vma;
2236 unsigned int flags = ev->flags;
2237 struct drm_i915_gem_object *obj = vma->obj;
2239 assert_vma_held(vma);
2241 if (flags & EXEC_OBJECT_CAPTURE) {
2242 struct i915_capture_list *capture;
2244 capture = kmalloc(sizeof(*capture), GFP_KERNEL);
2246 capture->next = eb->request->capture_list;
2248 eb->request->capture_list = capture;
2253 * If the GPU is not _reading_ through the CPU cache, we need
2254 * to make sure that any writes (both previous GPU writes from
2255 * before a change in snooping levels and normal CPU writes)
2256 * caught in that cache are flushed to main memory.
2259 * obj->cache_dirty &&
2260 * !(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ)
2261 * but gcc's optimiser doesn't handle that as well and emits
2262 * two jumps instead of one. Maybe one day...
2264 if (unlikely(obj->cache_dirty & ~obj->cache_coherent)) {
2265 if (i915_gem_clflush_object(obj, 0))
2266 flags &= ~EXEC_OBJECT_ASYNC;
2269 if (err == 0 && !(flags & EXEC_OBJECT_ASYNC)) {
2270 err = i915_request_await_object
2271 (eb->request, obj, flags & EXEC_OBJECT_WRITE);
2275 err = i915_vma_move_to_active(vma, eb->request,
2276 flags | __EXEC_OBJECT_NO_RESERVE);
2279 #ifdef CONFIG_MMU_NOTIFIER
2280 if (!err && (eb->args->flags & __EXEC_USERPTR_USED)) {
2281 read_lock(&eb->i915->mm.notifier_lock);
2284 * count is always at least 1, otherwise __EXEC_USERPTR_USED
2285 * could not have been set
2287 for (i = 0; i < count; i++) {
2288 struct eb_vma *ev = &eb->vma[i];
2289 struct drm_i915_gem_object *obj = ev->vma->obj;
2291 if (!i915_gem_object_is_userptr(obj))
2294 err = i915_gem_object_userptr_submit_done(obj);
2299 read_unlock(&eb->i915->mm.notifier_lock);
2306 /* Unconditionally flush any chipset caches (for streaming writes). */
2307 intel_gt_chipset_flush(eb->engine->gt);
2311 i915_request_set_error_once(eb->request, err);
2315 static int i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
2317 if (exec->flags & __I915_EXEC_ILLEGAL_FLAGS)
2320 /* Kernel clipping was a DRI1 misfeature */
2321 if (!(exec->flags & (I915_EXEC_FENCE_ARRAY |
2322 I915_EXEC_USE_EXTENSIONS))) {
2323 if (exec->num_cliprects || exec->cliprects_ptr)
2327 if (exec->DR4 == 0xffffffff) {
2328 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
2331 if (exec->DR1 || exec->DR4)
2334 if ((exec->batch_start_offset | exec->batch_len) & 0x7)
2340 static int i915_reset_gen7_sol_offsets(struct i915_request *rq)
2345 if (GRAPHICS_VER(rq->engine->i915) != 7 || rq->engine->id != RCS0) {
2346 drm_dbg(&rq->engine->i915->drm, "sol reset is gen7/rcs only\n");
2350 cs = intel_ring_begin(rq, 4 * 2 + 2);
2354 *cs++ = MI_LOAD_REGISTER_IMM(4);
2355 for (i = 0; i < 4; i++) {
2356 *cs++ = i915_mmio_reg_offset(GEN7_SO_WRITE_OFFSET(i));
2360 intel_ring_advance(rq, cs);
2365 static struct i915_vma *
2366 shadow_batch_pin(struct i915_execbuffer *eb,
2367 struct drm_i915_gem_object *obj,
2368 struct i915_address_space *vm,
2371 struct i915_vma *vma;
2374 vma = i915_vma_instance(obj, vm, NULL);
2378 err = i915_vma_pin_ww(vma, &eb->ww, 0, 0, flags);
2380 return ERR_PTR(err);
2385 struct eb_parse_work {
2386 struct dma_fence_work base;
2387 struct intel_engine_cs *engine;
2388 struct i915_vma *batch;
2389 struct i915_vma *shadow;
2390 struct i915_vma *trampoline;
2391 unsigned long batch_offset;
2392 unsigned long batch_length;
2393 unsigned long *jump_whitelist;
2394 const void *batch_map;
2398 static int __eb_parse(struct dma_fence_work *work)
2400 struct eb_parse_work *pw = container_of(work, typeof(*pw), base);
2404 cookie = dma_fence_begin_signalling();
2405 ret = intel_engine_cmd_parser(pw->engine,
2413 dma_fence_end_signalling(cookie);
2418 static void __eb_parse_release(struct dma_fence_work *work)
2420 struct eb_parse_work *pw = container_of(work, typeof(*pw), base);
2422 if (!IS_ERR_OR_NULL(pw->jump_whitelist))
2423 kfree(pw->jump_whitelist);
2426 i915_gem_object_unpin_map(pw->batch->obj);
2428 i915_gem_object_unpin_pages(pw->batch->obj);
2430 i915_gem_object_unpin_map(pw->shadow->obj);
2433 i915_active_release(&pw->trampoline->active);
2434 i915_active_release(&pw->shadow->active);
2435 i915_active_release(&pw->batch->active);
2438 static const struct dma_fence_work_ops eb_parse_ops = {
2441 .release = __eb_parse_release,
2445 __parser_mark_active(struct i915_vma *vma,
2446 struct intel_timeline *tl,
2447 struct dma_fence *fence)
2449 struct intel_gt_buffer_pool_node *node = vma->private;
2451 return i915_active_ref(&node->active, tl->fence_context, fence);
2455 parser_mark_active(struct eb_parse_work *pw, struct intel_timeline *tl)
2459 mutex_lock(&tl->mutex);
2461 err = __parser_mark_active(pw->shadow, tl, &pw->base.dma);
2465 if (pw->trampoline) {
2466 err = __parser_mark_active(pw->trampoline, tl, &pw->base.dma);
2472 mutex_unlock(&tl->mutex);
2476 static int eb_parse_pipeline(struct i915_execbuffer *eb,
2477 struct i915_vma *shadow,
2478 struct i915_vma *trampoline)
2480 struct eb_parse_work *pw;
2481 struct drm_i915_gem_object *batch = eb->batch->vma->obj;
2485 GEM_BUG_ON(overflows_type(eb->batch_start_offset, pw->batch_offset));
2486 GEM_BUG_ON(overflows_type(eb->batch_len, pw->batch_length));
2488 pw = kzalloc(sizeof(*pw), GFP_KERNEL);
2492 err = i915_active_acquire(&eb->batch->vma->active);
2496 err = i915_active_acquire(&shadow->active);
2501 err = i915_active_acquire(&trampoline->active);
2506 pw->shadow_map = i915_gem_object_pin_map(shadow->obj, I915_MAP_WB);
2507 if (IS_ERR(pw->shadow_map)) {
2508 err = PTR_ERR(pw->shadow_map);
2509 goto err_trampoline;
2513 !(batch->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ);
2515 pw->batch_map = ERR_PTR(-ENODEV);
2516 if (needs_clflush && i915_has_memcpy_from_wc())
2517 pw->batch_map = i915_gem_object_pin_map(batch, I915_MAP_WC);
2519 if (IS_ERR(pw->batch_map)) {
2520 err = i915_gem_object_pin_pages(batch);
2522 goto err_unmap_shadow;
2523 pw->batch_map = NULL;
2526 pw->jump_whitelist =
2527 intel_engine_cmd_parser_alloc_jump_whitelist(eb->batch_len,
2529 if (IS_ERR(pw->jump_whitelist)) {
2530 err = PTR_ERR(pw->jump_whitelist);
2531 goto err_unmap_batch;
2534 dma_fence_work_init(&pw->base, &eb_parse_ops);
2536 pw->engine = eb->engine;
2537 pw->batch = eb->batch->vma;
2538 pw->batch_offset = eb->batch_start_offset;
2539 pw->batch_length = eb->batch_len;
2540 pw->shadow = shadow;
2541 pw->trampoline = trampoline;
2543 /* Mark active refs early for this worker, in case we get interrupted */
2544 err = parser_mark_active(pw, eb->context->timeline);
2548 err = dma_resv_reserve_shared(pw->batch->resv, 1);
2552 err = dma_resv_reserve_shared(shadow->resv, 1);
2556 /* Wait for all writes (and relocs) into the batch to complete */
2557 err = i915_sw_fence_await_reservation(&pw->base.chain,
2558 pw->batch->resv, NULL, false,
2563 /* Keep the batch alive and unwritten as we parse */
2564 dma_resv_add_shared_fence(pw->batch->resv, &pw->base.dma);
2566 /* Force execution to wait for completion of the parser */
2567 dma_resv_add_excl_fence(shadow->resv, &pw->base.dma);
2569 dma_fence_work_commit_imm(&pw->base);
2573 i915_sw_fence_set_error_once(&pw->base.chain, err);
2574 dma_fence_work_commit_imm(&pw->base);
2579 i915_gem_object_unpin_map(batch);
2581 i915_gem_object_unpin_pages(batch);
2583 i915_gem_object_unpin_map(shadow->obj);
2586 i915_active_release(&trampoline->active);
2588 i915_active_release(&shadow->active);
2590 i915_active_release(&eb->batch->vma->active);
2596 static struct i915_vma *eb_dispatch_secure(struct i915_execbuffer *eb, struct i915_vma *vma)
2599 * snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
2600 * batch" bit. Hence we need to pin secure batches into the global gtt.
2601 * hsw should have this fixed, but bdw mucks it up again. */
2602 if (eb->batch_flags & I915_DISPATCH_SECURE)
2603 return i915_gem_object_ggtt_pin_ww(vma->obj, &eb->ww, NULL, 0, 0, 0);
2608 static int eb_parse(struct i915_execbuffer *eb)
2610 struct drm_i915_private *i915 = eb->i915;
2611 struct intel_gt_buffer_pool_node *pool = eb->batch_pool;
2612 struct i915_vma *shadow, *trampoline, *batch;
2616 if (!eb_use_cmdparser(eb)) {
2617 batch = eb_dispatch_secure(eb, eb->batch->vma);
2619 return PTR_ERR(batch);
2624 len = eb->batch_len;
2625 if (!CMDPARSER_USES_GGTT(eb->i915)) {
2627 * ppGTT backed shadow buffers must be mapped RO, to prevent
2628 * post-scan tampering
2630 if (!eb->context->vm->has_read_only) {
2632 "Cannot prevent post-scan tampering without RO capable vm\n");
2636 len += I915_CMD_PARSER_TRAMPOLINE_SIZE;
2638 if (unlikely(len < eb->batch_len)) /* last paranoid check of overflow */
2642 pool = intel_gt_get_buffer_pool(eb->engine->gt, len,
2645 return PTR_ERR(pool);
2646 eb->batch_pool = pool;
2649 err = i915_gem_object_lock(pool->obj, &eb->ww);
2653 shadow = shadow_batch_pin(eb, pool->obj, eb->context->vm, PIN_USER);
2654 if (IS_ERR(shadow)) {
2655 err = PTR_ERR(shadow);
2658 intel_gt_buffer_pool_mark_used(pool);
2659 i915_gem_object_set_readonly(shadow->obj);
2660 shadow->private = pool;
2663 if (CMDPARSER_USES_GGTT(eb->i915)) {
2664 trampoline = shadow;
2666 shadow = shadow_batch_pin(eb, pool->obj,
2667 &eb->engine->gt->ggtt->vm,
2669 if (IS_ERR(shadow)) {
2670 err = PTR_ERR(shadow);
2671 shadow = trampoline;
2674 shadow->private = pool;
2676 eb->batch_flags |= I915_DISPATCH_SECURE;
2679 batch = eb_dispatch_secure(eb, shadow);
2680 if (IS_ERR(batch)) {
2681 err = PTR_ERR(batch);
2682 goto err_trampoline;
2685 err = eb_parse_pipeline(eb, shadow, trampoline);
2687 goto err_unpin_batch;
2689 eb->batch = &eb->vma[eb->buffer_count++];
2690 eb->batch->vma = i915_vma_get(shadow);
2691 eb->batch->flags = __EXEC_OBJECT_HAS_PIN;
2693 eb->trampoline = trampoline;
2694 eb->batch_start_offset = 0;
2698 eb->batch = &eb->vma[eb->buffer_count++];
2699 eb->batch->flags = __EXEC_OBJECT_HAS_PIN;
2700 eb->batch->vma = i915_vma_get(batch);
2706 i915_vma_unpin(batch);
2709 i915_vma_unpin(trampoline);
2711 i915_vma_unpin(shadow);
2716 static int eb_submit(struct i915_execbuffer *eb, struct i915_vma *batch)
2720 if (intel_context_nopreempt(eb->context))
2721 __set_bit(I915_FENCE_FLAG_NOPREEMPT, &eb->request->fence.flags);
2723 err = eb_move_to_gpu(eb);
2727 if (eb->args->flags & I915_EXEC_GEN7_SOL_RESET) {
2728 err = i915_reset_gen7_sol_offsets(eb->request);
2734 * After we completed waiting for other engines (using HW semaphores)
2735 * then we can signal that this request/batch is ready to run. This
2736 * allows us to determine if the batch is still waiting on the GPU
2737 * or actually running by checking the breadcrumb.
2739 if (eb->engine->emit_init_breadcrumb) {
2740 err = eb->engine->emit_init_breadcrumb(eb->request);
2745 err = eb->engine->emit_bb_start(eb->request,
2747 eb->batch_start_offset,
2753 if (eb->trampoline) {
2754 GEM_BUG_ON(eb->batch_start_offset);
2755 err = eb->engine->emit_bb_start(eb->request,
2756 eb->trampoline->node.start +
2766 static int num_vcs_engines(const struct drm_i915_private *i915)
2768 return hweight_long(VDBOX_MASK(&i915->gt));
2772 * Find one BSD ring to dispatch the corresponding BSD command.
2773 * The engine index is returned.
2776 gen8_dispatch_bsd_engine(struct drm_i915_private *dev_priv,
2777 struct drm_file *file)
2779 struct drm_i915_file_private *file_priv = file->driver_priv;
2781 /* Check whether the file_priv has already selected one ring. */
2782 if ((int)file_priv->bsd_engine < 0)
2783 file_priv->bsd_engine =
2784 get_random_int() % num_vcs_engines(dev_priv);
2786 return file_priv->bsd_engine;
2789 static const enum intel_engine_id user_ring_map[] = {
2790 [I915_EXEC_DEFAULT] = RCS0,
2791 [I915_EXEC_RENDER] = RCS0,
2792 [I915_EXEC_BLT] = BCS0,
2793 [I915_EXEC_BSD] = VCS0,
2794 [I915_EXEC_VEBOX] = VECS0
2797 static struct i915_request *eb_throttle(struct i915_execbuffer *eb, struct intel_context *ce)
2799 struct intel_ring *ring = ce->ring;
2800 struct intel_timeline *tl = ce->timeline;
2801 struct i915_request *rq;
2804 * Completely unscientific finger-in-the-air estimates for suitable
2805 * maximum user request size (to avoid blocking) and then backoff.
2807 if (intel_ring_update_space(ring) >= PAGE_SIZE)
2811 * Find a request that after waiting upon, there will be at least half
2812 * the ring available. The hysteresis allows us to compete for the
2813 * shared ring and should mean that we sleep less often prior to
2814 * claiming our resources, but not so long that the ring completely
2815 * drains before we can submit our next request.
2817 list_for_each_entry(rq, &tl->requests, link) {
2818 if (rq->ring != ring)
2821 if (__intel_ring_space(rq->postfix,
2822 ring->emit, ring->size) > ring->size / 2)
2825 if (&rq->link == &tl->requests)
2826 return NULL; /* weird, we will check again later for real */
2828 return i915_request_get(rq);
2831 static struct i915_request *eb_pin_engine(struct i915_execbuffer *eb, bool throttle)
2833 struct intel_context *ce = eb->context;
2834 struct intel_timeline *tl;
2835 struct i915_request *rq = NULL;
2838 GEM_BUG_ON(eb->args->flags & __EXEC_ENGINE_PINNED);
2840 if (unlikely(intel_context_is_banned(ce)))
2841 return ERR_PTR(-EIO);
2844 * Pinning the contexts may generate requests in order to acquire
2845 * GGTT space, so do this first before we reserve a seqno for
2848 err = intel_context_pin_ww(ce, &eb->ww);
2850 return ERR_PTR(err);
2853 * Take a local wakeref for preparing to dispatch the execbuf as
2854 * we expect to access the hardware fairly frequently in the
2855 * process, and require the engine to be kept awake between accesses.
2856 * Upon dispatch, we acquire another prolonged wakeref that we hold
2857 * until the timeline is idle, which in turn releases the wakeref
2858 * taken on the engine, and the parent device.
2860 tl = intel_context_timeline_lock(ce);
2862 intel_context_unpin(ce);
2863 return ERR_CAST(tl);
2866 intel_context_enter(ce);
2868 rq = eb_throttle(eb, ce);
2869 intel_context_timeline_unlock(tl);
2871 eb->args->flags |= __EXEC_ENGINE_PINNED;
2875 static void eb_unpin_engine(struct i915_execbuffer *eb)
2877 struct intel_context *ce = eb->context;
2878 struct intel_timeline *tl = ce->timeline;
2880 if (!(eb->args->flags & __EXEC_ENGINE_PINNED))
2883 eb->args->flags &= ~__EXEC_ENGINE_PINNED;
2885 mutex_lock(&tl->mutex);
2886 intel_context_exit(ce);
2887 mutex_unlock(&tl->mutex);
2889 intel_context_unpin(ce);
2893 eb_select_legacy_ring(struct i915_execbuffer *eb)
2895 struct drm_i915_private *i915 = eb->i915;
2896 struct drm_i915_gem_execbuffer2 *args = eb->args;
2897 unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
2899 if (user_ring_id != I915_EXEC_BSD &&
2900 (args->flags & I915_EXEC_BSD_MASK)) {
2902 "execbuf with non bsd ring but with invalid "
2903 "bsd dispatch flags: %d\n", (int)(args->flags));
2907 if (user_ring_id == I915_EXEC_BSD && num_vcs_engines(i915) > 1) {
2908 unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;
2910 if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
2911 bsd_idx = gen8_dispatch_bsd_engine(i915, eb->file);
2912 } else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
2913 bsd_idx <= I915_EXEC_BSD_RING2) {
2914 bsd_idx >>= I915_EXEC_BSD_SHIFT;
2918 "execbuf with unknown bsd ring: %u\n",
2923 return _VCS(bsd_idx);
2926 if (user_ring_id >= ARRAY_SIZE(user_ring_map)) {
2927 drm_dbg(&i915->drm, "execbuf with unknown ring: %u\n",
2932 return user_ring_map[user_ring_id];
2936 eb_select_engine(struct i915_execbuffer *eb)
2938 struct intel_context *ce;
2942 if (i915_gem_context_user_engines(eb->gem_context))
2943 idx = eb->args->flags & I915_EXEC_RING_MASK;
2945 idx = eb_select_legacy_ring(eb);
2947 ce = i915_gem_context_get_engine(eb->gem_context, idx);
2951 intel_gt_pm_get(ce->engine->gt);
2953 if (!test_bit(CONTEXT_ALLOC_BIT, &ce->flags)) {
2954 err = intel_context_alloc_state(ce);
2960 * ABI: Before userspace accesses the GPU (e.g. execbuffer), report
2961 * EIO if the GPU is already wedged.
2963 err = intel_gt_terminally_wedged(ce->engine->gt);
2968 eb->engine = ce->engine;
2971 * Make sure engine pool stays alive even if we call intel_context_put
2972 * during ww handling. The pool is destroyed when last pm reference
2973 * is dropped, which breaks our -EDEADLK handling.
2978 intel_gt_pm_put(ce->engine->gt);
2979 intel_context_put(ce);
2984 eb_put_engine(struct i915_execbuffer *eb)
2986 intel_gt_pm_put(eb->engine->gt);
2987 intel_context_put(eb->context);
2991 __free_fence_array(struct eb_fence *fences, unsigned int n)
2994 drm_syncobj_put(ptr_mask_bits(fences[n].syncobj, 2));
2995 dma_fence_put(fences[n].dma_fence);
2996 kfree(fences[n].chain_fence);
3002 add_timeline_fence_array(struct i915_execbuffer *eb,
3003 const struct drm_i915_gem_execbuffer_ext_timeline_fences *timeline_fences)
3005 struct drm_i915_gem_exec_fence __user *user_fences;
3006 u64 __user *user_values;
3011 nfences = timeline_fences->fence_count;
3015 /* Check multiplication overflow for access_ok() and kvmalloc_array() */
3016 BUILD_BUG_ON(sizeof(size_t) > sizeof(unsigned long));
3017 if (nfences > min_t(unsigned long,
3018 ULONG_MAX / sizeof(*user_fences),
3019 SIZE_MAX / sizeof(*f)) - eb->num_fences)
3022 user_fences = u64_to_user_ptr(timeline_fences->handles_ptr);
3023 if (!access_ok(user_fences, nfences * sizeof(*user_fences)))
3026 user_values = u64_to_user_ptr(timeline_fences->values_ptr);
3027 if (!access_ok(user_values, nfences * sizeof(*user_values)))
3030 f = krealloc(eb->fences,
3031 (eb->num_fences + nfences) * sizeof(*f),
3032 __GFP_NOWARN | GFP_KERNEL);
3037 f += eb->num_fences;
3039 BUILD_BUG_ON(~(ARCH_KMALLOC_MINALIGN - 1) &
3040 ~__I915_EXEC_FENCE_UNKNOWN_FLAGS);
3043 struct drm_i915_gem_exec_fence user_fence;
3044 struct drm_syncobj *syncobj;
3045 struct dma_fence *fence = NULL;
3048 if (__copy_from_user(&user_fence,
3050 sizeof(user_fence)))
3053 if (user_fence.flags & __I915_EXEC_FENCE_UNKNOWN_FLAGS)
3056 if (__get_user(point, user_values++))
3059 syncobj = drm_syncobj_find(eb->file, user_fence.handle);
3061 DRM_DEBUG("Invalid syncobj handle provided\n");
3065 fence = drm_syncobj_fence_get(syncobj);
3067 if (!fence && user_fence.flags &&
3068 !(user_fence.flags & I915_EXEC_FENCE_SIGNAL)) {
3069 DRM_DEBUG("Syncobj handle has no fence\n");
3070 drm_syncobj_put(syncobj);
3075 err = dma_fence_chain_find_seqno(&fence, point);
3077 if (err && !(user_fence.flags & I915_EXEC_FENCE_SIGNAL)) {
3078 DRM_DEBUG("Syncobj handle missing requested point %llu\n", point);
3079 dma_fence_put(fence);
3080 drm_syncobj_put(syncobj);
3085 * A point might have been signaled already and
3086 * garbage collected from the timeline. In this case
3087 * just ignore the point and carry on.
3089 if (!fence && !(user_fence.flags & I915_EXEC_FENCE_SIGNAL)) {
3090 drm_syncobj_put(syncobj);
3095 * For timeline syncobjs we need to preallocate chains for
3098 if (point != 0 && user_fence.flags & I915_EXEC_FENCE_SIGNAL) {
3100 * Waiting and signaling the same point (when point !=
3101 * 0) would break the timeline.
3103 if (user_fence.flags & I915_EXEC_FENCE_WAIT) {
3104 DRM_DEBUG("Trying to wait & signal the same timeline point.\n");
3105 dma_fence_put(fence);
3106 drm_syncobj_put(syncobj);
3111 kmalloc(sizeof(*f->chain_fence),
3113 if (!f->chain_fence) {
3114 drm_syncobj_put(syncobj);
3115 dma_fence_put(fence);
3119 f->chain_fence = NULL;
3122 f->syncobj = ptr_pack_bits(syncobj, user_fence.flags, 2);
3123 f->dma_fence = fence;
3132 static int add_fence_array(struct i915_execbuffer *eb)
3134 struct drm_i915_gem_execbuffer2 *args = eb->args;
3135 struct drm_i915_gem_exec_fence __user *user;
3136 unsigned long num_fences = args->num_cliprects;
3139 if (!(args->flags & I915_EXEC_FENCE_ARRAY))
3145 /* Check multiplication overflow for access_ok() and kvmalloc_array() */
3146 BUILD_BUG_ON(sizeof(size_t) > sizeof(unsigned long));
3147 if (num_fences > min_t(unsigned long,
3148 ULONG_MAX / sizeof(*user),
3149 SIZE_MAX / sizeof(*f) - eb->num_fences))
3152 user = u64_to_user_ptr(args->cliprects_ptr);
3153 if (!access_ok(user, num_fences * sizeof(*user)))
3156 f = krealloc(eb->fences,
3157 (eb->num_fences + num_fences) * sizeof(*f),
3158 __GFP_NOWARN | GFP_KERNEL);
3163 f += eb->num_fences;
3164 while (num_fences--) {
3165 struct drm_i915_gem_exec_fence user_fence;
3166 struct drm_syncobj *syncobj;
3167 struct dma_fence *fence = NULL;
3169 if (__copy_from_user(&user_fence, user++, sizeof(user_fence)))
3172 if (user_fence.flags & __I915_EXEC_FENCE_UNKNOWN_FLAGS)
3175 syncobj = drm_syncobj_find(eb->file, user_fence.handle);
3177 DRM_DEBUG("Invalid syncobj handle provided\n");
3181 if (user_fence.flags & I915_EXEC_FENCE_WAIT) {
3182 fence = drm_syncobj_fence_get(syncobj);
3184 DRM_DEBUG("Syncobj handle has no fence\n");
3185 drm_syncobj_put(syncobj);
3190 BUILD_BUG_ON(~(ARCH_KMALLOC_MINALIGN - 1) &
3191 ~__I915_EXEC_FENCE_UNKNOWN_FLAGS);
3193 f->syncobj = ptr_pack_bits(syncobj, user_fence.flags, 2);
3194 f->dma_fence = fence;
3196 f->chain_fence = NULL;
3204 static void put_fence_array(struct eb_fence *fences, int num_fences)
3207 __free_fence_array(fences, num_fences);
3211 await_fence_array(struct i915_execbuffer *eb)
3216 for (n = 0; n < eb->num_fences; n++) {
3217 struct drm_syncobj *syncobj;
3220 syncobj = ptr_unpack_bits(eb->fences[n].syncobj, &flags, 2);
3222 if (!eb->fences[n].dma_fence)
3225 err = i915_request_await_dma_fence(eb->request,
3226 eb->fences[n].dma_fence);
3234 static void signal_fence_array(const struct i915_execbuffer *eb)
3236 struct dma_fence * const fence = &eb->request->fence;
3239 for (n = 0; n < eb->num_fences; n++) {
3240 struct drm_syncobj *syncobj;
3243 syncobj = ptr_unpack_bits(eb->fences[n].syncobj, &flags, 2);
3244 if (!(flags & I915_EXEC_FENCE_SIGNAL))
3247 if (eb->fences[n].chain_fence) {
3248 drm_syncobj_add_point(syncobj,
3249 eb->fences[n].chain_fence,
3251 eb->fences[n].value);
3253 * The chain's ownership is transferred to the
3256 eb->fences[n].chain_fence = NULL;
3258 drm_syncobj_replace_fence(syncobj, fence);
3264 parse_timeline_fences(struct i915_user_extension __user *ext, void *data)
3266 struct i915_execbuffer *eb = data;
3267 struct drm_i915_gem_execbuffer_ext_timeline_fences timeline_fences;
3269 if (copy_from_user(&timeline_fences, ext, sizeof(timeline_fences)))
3272 return add_timeline_fence_array(eb, &timeline_fences);
3275 static void retire_requests(struct intel_timeline *tl, struct i915_request *end)
3277 struct i915_request *rq, *rn;
3279 list_for_each_entry_safe(rq, rn, &tl->requests, link)
3280 if (rq == end || !i915_request_retire(rq))
3284 static int eb_request_add(struct i915_execbuffer *eb, int err)
3286 struct i915_request *rq = eb->request;
3287 struct intel_timeline * const tl = i915_request_timeline(rq);
3288 struct i915_sched_attr attr = {};
3289 struct i915_request *prev;
3291 lockdep_assert_held(&tl->mutex);
3292 lockdep_unpin_lock(&tl->mutex, rq->cookie);
3294 trace_i915_request_add(rq);
3296 prev = __i915_request_commit(rq);
3298 /* Check that the context wasn't destroyed before submission */
3299 if (likely(!intel_context_is_closed(eb->context))) {
3300 attr = eb->gem_context->sched;
3302 /* Serialise with context_close via the add_to_timeline */
3303 i915_request_set_error_once(rq, -ENOENT);
3304 __i915_request_skip(rq);
3305 err = -ENOENT; /* override any transient errors */
3308 __i915_request_queue(rq, &attr);
3310 /* Try to clean up the client's timeline after submitting the request */
3312 retire_requests(tl, prev);
3314 mutex_unlock(&tl->mutex);
3319 static const i915_user_extension_fn execbuf_extensions[] = {
3320 [DRM_I915_GEM_EXECBUFFER_EXT_TIMELINE_FENCES] = parse_timeline_fences,
3324 parse_execbuf2_extensions(struct drm_i915_gem_execbuffer2 *args,
3325 struct i915_execbuffer *eb)
3327 if (!(args->flags & I915_EXEC_USE_EXTENSIONS))
3330 /* The execbuf2 extension mechanism reuses cliprects_ptr. So we cannot
3331 * have another flag also using it at the same time.
3333 if (eb->args->flags & I915_EXEC_FENCE_ARRAY)
3336 if (args->num_cliprects != 0)
3339 return i915_user_extensions(u64_to_user_ptr(args->cliprects_ptr),
3341 ARRAY_SIZE(execbuf_extensions),
3346 i915_gem_do_execbuffer(struct drm_device *dev,
3347 struct drm_file *file,
3348 struct drm_i915_gem_execbuffer2 *args,
3349 struct drm_i915_gem_exec_object2 *exec)
3351 struct drm_i915_private *i915 = to_i915(dev);
3352 struct i915_execbuffer eb;
3353 struct dma_fence *in_fence = NULL;
3354 struct sync_file *out_fence = NULL;
3355 struct i915_vma *batch;
3356 int out_fence_fd = -1;
3359 BUILD_BUG_ON(__EXEC_INTERNAL_FLAGS & ~__I915_EXEC_ILLEGAL_FLAGS);
3360 BUILD_BUG_ON(__EXEC_OBJECT_INTERNAL_FLAGS &
3361 ~__EXEC_OBJECT_UNKNOWN_FLAGS);
3366 if (DBG_FORCE_RELOC || !(args->flags & I915_EXEC_NO_RELOC))
3367 args->flags |= __EXEC_HAS_RELOC;
3370 eb.vma = (struct eb_vma *)(exec + args->buffer_count + 1);
3371 eb.vma[0].vma = NULL;
3372 eb.reloc_pool = eb.batch_pool = NULL;
3373 eb.reloc_context = NULL;
3375 eb.invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
3376 reloc_cache_init(&eb.reloc_cache, eb.i915);
3378 eb.buffer_count = args->buffer_count;
3379 eb.batch_start_offset = args->batch_start_offset;
3380 eb.batch_len = args->batch_len;
3381 eb.trampoline = NULL;
3387 if (args->flags & I915_EXEC_SECURE) {
3388 if (GRAPHICS_VER(i915) >= 11)
3391 /* Return -EPERM to trigger fallback code on old binaries. */
3392 if (!HAS_SECURE_BATCHES(i915))
3395 if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN))
3398 eb.batch_flags |= I915_DISPATCH_SECURE;
3400 if (args->flags & I915_EXEC_IS_PINNED)
3401 eb.batch_flags |= I915_DISPATCH_PINNED;
3403 err = parse_execbuf2_extensions(args, &eb);
3407 err = add_fence_array(&eb);
3411 #define IN_FENCES (I915_EXEC_FENCE_IN | I915_EXEC_FENCE_SUBMIT)
3412 if (args->flags & IN_FENCES) {
3413 if ((args->flags & IN_FENCES) == IN_FENCES)
3416 in_fence = sync_file_get_fence(lower_32_bits(args->rsvd2));
3424 if (args->flags & I915_EXEC_FENCE_OUT) {
3425 out_fence_fd = get_unused_fd_flags(O_CLOEXEC);
3426 if (out_fence_fd < 0) {
3432 err = eb_create(&eb);
3436 GEM_BUG_ON(!eb.lut_size);
3438 err = eb_select_context(&eb);
3442 err = eb_select_engine(&eb);
3446 err = eb_lookup_vmas(&eb);
3448 eb_release_vmas(&eb, true);
3452 i915_gem_ww_ctx_init(&eb.ww, true);
3454 err = eb_relocate_parse(&eb);
3457 * If the user expects the execobject.offset and
3458 * reloc.presumed_offset to be an exact match,
3459 * as for using NO_RELOC, then we cannot update
3460 * the execobject.offset until we have completed
3463 args->flags &= ~__EXEC_HAS_RELOC;
3467 ww_acquire_done(&eb.ww.ctx);
3469 batch = eb.batch->vma;
3471 /* All GPU relocation batches must be submitted prior to the user rq */
3472 GEM_BUG_ON(eb.reloc_cache.rq);
3474 /* Allocate a request for this batch buffer nice and early. */
3475 eb.request = i915_request_create(eb.context);
3476 if (IS_ERR(eb.request)) {
3477 err = PTR_ERR(eb.request);
3482 if (args->flags & I915_EXEC_FENCE_SUBMIT)
3483 err = i915_request_await_execution(eb.request,
3485 eb.engine->bond_execute);
3487 err = i915_request_await_dma_fence(eb.request,
3494 err = await_fence_array(&eb);
3499 if (out_fence_fd != -1) {
3500 out_fence = sync_file_create(&eb.request->fence);
3508 * Whilst this request exists, batch_obj will be on the
3509 * active_list, and so will hold the active reference. Only when this
3510 * request is retired will the the batch_obj be moved onto the
3511 * inactive_list and lose its active reference. Hence we do not need
3512 * to explicitly hold another reference here.
3514 eb.request->batch = batch;
3516 intel_gt_buffer_pool_mark_active(eb.batch_pool, eb.request);
3518 trace_i915_request_queue(eb.request, eb.batch_flags);
3519 err = eb_submit(&eb, batch);
3522 i915_request_get(eb.request);
3523 err = eb_request_add(&eb, err);
3526 signal_fence_array(&eb);
3530 fd_install(out_fence_fd, out_fence->file);
3531 args->rsvd2 &= GENMASK_ULL(31, 0); /* keep in-fence */
3532 args->rsvd2 |= (u64)out_fence_fd << 32;
3535 fput(out_fence->file);
3538 i915_request_put(eb.request);
3541 eb_release_vmas(&eb, true);
3543 i915_vma_unpin(eb.trampoline);
3544 WARN_ON(err == -EDEADLK);
3545 i915_gem_ww_ctx_fini(&eb.ww);
3548 intel_gt_buffer_pool_put(eb.batch_pool);
3550 intel_gt_buffer_pool_put(eb.reloc_pool);
3551 if (eb.reloc_context)
3552 intel_context_put(eb.reloc_context);
3556 i915_gem_context_put(eb.gem_context);
3560 if (out_fence_fd != -1)
3561 put_unused_fd(out_fence_fd);
3563 dma_fence_put(in_fence);
3565 put_fence_array(eb.fences, eb.num_fences);
3569 static size_t eb_element_size(void)
3571 return sizeof(struct drm_i915_gem_exec_object2) + sizeof(struct eb_vma);
3574 static bool check_buffer_count(size_t count)
3576 const size_t sz = eb_element_size();
3579 * When using LUT_HANDLE, we impose a limit of INT_MAX for the lookup
3580 * array size (see eb_create()). Otherwise, we can accept an array as
3581 * large as can be addressed (though use large arrays at your peril)!
3584 return !(count < 1 || count > INT_MAX || count > SIZE_MAX / sz - 1);
3588 i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
3589 struct drm_file *file)
3591 struct drm_i915_private *i915 = to_i915(dev);
3592 struct drm_i915_gem_execbuffer2 *args = data;
3593 struct drm_i915_gem_exec_object2 *exec2_list;
3594 const size_t count = args->buffer_count;
3597 if (!check_buffer_count(count)) {
3598 drm_dbg(&i915->drm, "execbuf2 with %zd buffers\n", count);
3602 err = i915_gem_check_execbuffer(args);
3606 /* Allocate extra slots for use by the command parser */
3607 exec2_list = kvmalloc_array(count + 2, eb_element_size(),
3608 __GFP_NOWARN | GFP_KERNEL);
3609 if (exec2_list == NULL) {
3610 drm_dbg(&i915->drm, "Failed to allocate exec list for %zd buffers\n",
3614 if (copy_from_user(exec2_list,
3615 u64_to_user_ptr(args->buffers_ptr),
3616 sizeof(*exec2_list) * count)) {
3617 drm_dbg(&i915->drm, "copy %zd exec entries failed\n", count);
3622 err = i915_gem_do_execbuffer(dev, file, args, exec2_list);
3625 * Now that we have begun execution of the batchbuffer, we ignore
3626 * any new error after this point. Also given that we have already
3627 * updated the associated relocations, we try to write out the current
3628 * object locations irrespective of any error.
3630 if (args->flags & __EXEC_HAS_RELOC) {
3631 struct drm_i915_gem_exec_object2 __user *user_exec_list =
3632 u64_to_user_ptr(args->buffers_ptr);
3635 /* Copy the new buffer offsets back to the user's exec list. */
3637 * Note: count * sizeof(*user_exec_list) does not overflow,
3638 * because we checked 'count' in check_buffer_count().
3640 * And this range already got effectively checked earlier
3641 * when we did the "copy_from_user()" above.
3643 if (!user_write_access_begin(user_exec_list,
3644 count * sizeof(*user_exec_list)))
3647 for (i = 0; i < args->buffer_count; i++) {
3648 if (!(exec2_list[i].offset & UPDATE))
3651 exec2_list[i].offset =
3652 gen8_canonical_addr(exec2_list[i].offset & PIN_OFFSET_MASK);
3653 unsafe_put_user(exec2_list[i].offset,
3654 &user_exec_list[i].offset,
3658 user_write_access_end();
3662 args->flags &= ~__I915_EXEC_UNKNOWN_FLAGS;
3667 #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
3668 #include "selftests/i915_gem_execbuffer.c"