usb: dwc2: Simplify a bitmap declaration
[linux-2.6-microblaze.git] / drivers / gpu / drm / amd / pm / swsmu / smu12 / smu_v12_0.c
1 /*
2  * Copyright 2019 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  */
22
23 #define SWSMU_CODE_LAYER_L3
24
25 #include <linux/firmware.h>
26 #include "amdgpu.h"
27 #include "amdgpu_smu.h"
28 #include "atomfirmware.h"
29 #include "amdgpu_atomfirmware.h"
30 #include "amdgpu_atombios.h"
31 #include "smu_v12_0.h"
32 #include "soc15_common.h"
33 #include "atom.h"
34 #include "smu_cmn.h"
35
36 #include "asic_reg/mp/mp_12_0_0_offset.h"
37 #include "asic_reg/mp/mp_12_0_0_sh_mask.h"
38 #include "asic_reg/smuio/smuio_12_0_0_offset.h"
39 #include "asic_reg/smuio/smuio_12_0_0_sh_mask.h"
40
41 /*
42  * DO NOT use these for err/warn/info/debug messages.
43  * Use dev_err, dev_warn, dev_info and dev_dbg instead.
44  * They are more MGPU friendly.
45  */
46 #undef pr_err
47 #undef pr_warn
48 #undef pr_info
49 #undef pr_debug
50
51 // because some SMU12 based ASICs use older ip offset tables
52 // we should undefine this register from the smuio12 header
53 // to prevent confusion down the road
54 #undef mmPWR_MISC_CNTL_STATUS
55
56 #define smnMP1_FIRMWARE_FLAGS                                0x3010024
57
58 int smu_v12_0_check_fw_status(struct smu_context *smu)
59 {
60         struct amdgpu_device *adev = smu->adev;
61         uint32_t mp1_fw_flags;
62
63         mp1_fw_flags = RREG32_PCIE(MP1_Public |
64                 (smnMP1_FIRMWARE_FLAGS & 0xffffffff));
65
66         if ((mp1_fw_flags & MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK) >>
67                 MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED__SHIFT)
68                 return 0;
69
70         return -EIO;
71 }
72
73 int smu_v12_0_check_fw_version(struct smu_context *smu)
74 {
75         struct amdgpu_device *adev = smu->adev;
76         uint32_t if_version = 0xff, smu_version = 0xff;
77         uint16_t smu_major;
78         uint8_t smu_minor, smu_debug;
79         int ret = 0;
80
81         ret = smu_cmn_get_smc_version(smu, &if_version, &smu_version);
82         if (ret)
83                 return ret;
84
85         smu_major = (smu_version >> 16) & 0xffff;
86         smu_minor = (smu_version >> 8) & 0xff;
87         smu_debug = (smu_version >> 0) & 0xff;
88         if (smu->is_apu)
89                 adev->pm.fw_version = smu_version;
90
91         /*
92          * 1. if_version mismatch is not critical as our fw is designed
93          * to be backward compatible.
94          * 2. New fw usually brings some optimizations. But that's visible
95          * only on the paired driver.
96          * Considering above, we just leave user a warning message instead
97          * of halt driver loading.
98          */
99         if (if_version != smu->smc_driver_if_version) {
100                 dev_info(smu->adev->dev, "smu driver if version = 0x%08x, smu fw if version = 0x%08x, "
101                         "smu fw version = 0x%08x (%d.%d.%d)\n",
102                         smu->smc_driver_if_version, if_version,
103                         smu_version, smu_major, smu_minor, smu_debug);
104                 dev_warn(smu->adev->dev, "SMU driver if version not matched\n");
105         }
106
107         return ret;
108 }
109
110 int smu_v12_0_powergate_sdma(struct smu_context *smu, bool gate)
111 {
112         if (!smu->is_apu)
113                 return 0;
114
115         if (gate)
116                 return smu_cmn_send_smc_msg(smu, SMU_MSG_PowerDownSdma, NULL);
117         else
118                 return smu_cmn_send_smc_msg(smu, SMU_MSG_PowerUpSdma, NULL);
119 }
120
121 int smu_v12_0_set_gfx_cgpg(struct smu_context *smu, bool enable)
122 {
123         if (!(smu->adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
124                 return 0;
125
126         return smu_cmn_send_smc_msg_with_param(smu,
127                 SMU_MSG_SetGfxCGPG,
128                 enable ? 1 : 0,
129                 NULL);
130 }
131
132 /**
133  * smu_v12_0_get_gfxoff_status - get gfxoff status
134  *
135  * @smu: amdgpu_device pointer
136  *
137  * This function will be used to get gfxoff status
138  *
139  * Returns 0=GFXOFF(default).
140  * Returns 1=Transition out of GFX State.
141  * Returns 2=Not in GFXOFF.
142  * Returns 3=Transition into GFXOFF.
143  */
144 uint32_t smu_v12_0_get_gfxoff_status(struct smu_context *smu)
145 {
146         uint32_t reg;
147         uint32_t gfxOff_Status = 0;
148         struct amdgpu_device *adev = smu->adev;
149
150         reg = RREG32_SOC15(SMUIO, 0, mmSMUIO_GFX_MISC_CNTL);
151         gfxOff_Status = (reg & SMUIO_GFX_MISC_CNTL__PWR_GFXOFF_STATUS_MASK)
152                 >> SMUIO_GFX_MISC_CNTL__PWR_GFXOFF_STATUS__SHIFT;
153
154         return gfxOff_Status;
155 }
156
157 int smu_v12_0_gfx_off_control(struct smu_context *smu, bool enable)
158 {
159         int ret = 0, timeout = 500;
160
161         if (enable) {
162                 ret = smu_cmn_send_smc_msg(smu, SMU_MSG_AllowGfxOff, NULL);
163
164         } else {
165                 ret = smu_cmn_send_smc_msg(smu, SMU_MSG_DisallowGfxOff, NULL);
166
167                 /* confirm gfx is back to "on" state, timeout is 0.5 second */
168                 while (!(smu_v12_0_get_gfxoff_status(smu) == 2)) {
169                         msleep(1);
170                         timeout--;
171                         if (timeout == 0) {
172                                 DRM_ERROR("disable gfxoff timeout and failed!\n");
173                                 break;
174                         }
175                 }
176         }
177
178         return ret;
179 }
180
181 int smu_v12_0_fini_smc_tables(struct smu_context *smu)
182 {
183         struct smu_table_context *smu_table = &smu->smu_table;
184
185         kfree(smu_table->clocks_table);
186         smu_table->clocks_table = NULL;
187
188         kfree(smu_table->metrics_table);
189         smu_table->metrics_table = NULL;
190
191         kfree(smu_table->watermarks_table);
192         smu_table->watermarks_table = NULL;
193
194         kfree(smu_table->gpu_metrics_table);
195         smu_table->gpu_metrics_table = NULL;
196
197         return 0;
198 }
199
200 int smu_v12_0_set_default_dpm_tables(struct smu_context *smu)
201 {
202         struct smu_table_context *smu_table = &smu->smu_table;
203
204         return smu_cmn_update_table(smu, SMU_TABLE_DPMCLOCKS, 0, smu_table->clocks_table, false);
205 }
206
207 int smu_v12_0_mode2_reset(struct smu_context *smu){
208         return smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_GfxDeviceDriverReset, SMU_RESET_MODE_2, NULL);
209 }
210
211 int smu_v12_0_set_soft_freq_limited_range(struct smu_context *smu, enum smu_clk_type clk_type,
212                             uint32_t min, uint32_t max)
213 {
214         int ret = 0;
215
216         if (!smu_cmn_clk_dpm_is_enabled(smu, clk_type))
217                 return 0;
218
219         switch (clk_type) {
220         case SMU_GFXCLK:
221         case SMU_SCLK:
222                 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinGfxClk, min, NULL);
223                 if (ret)
224                         return ret;
225
226                 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxGfxClk, max, NULL);
227                 if (ret)
228                         return ret;
229         break;
230         case SMU_FCLK:
231         case SMU_MCLK:
232         case SMU_UCLK:
233                 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinFclkByFreq, min, NULL);
234                 if (ret)
235                         return ret;
236
237                 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxFclkByFreq, max, NULL);
238                 if (ret)
239                         return ret;
240         break;
241         case SMU_SOCCLK:
242                 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinSocclkByFreq, min, NULL);
243                 if (ret)
244                         return ret;
245
246                 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxSocclkByFreq, max, NULL);
247                 if (ret)
248                         return ret;
249         break;
250         case SMU_VCLK:
251                 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetHardMinVcn, min, NULL);
252                 if (ret)
253                         return ret;
254
255                 ret = smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_SetSoftMaxVcn, max, NULL);
256                 if (ret)
257                         return ret;
258         break;
259         default:
260                 return -EINVAL;
261         }
262
263         return ret;
264 }
265
266 int smu_v12_0_set_driver_table_location(struct smu_context *smu)
267 {
268         struct smu_table *driver_table = &smu->smu_table.driver_table;
269         int ret = 0;
270
271         if (driver_table->mc_address) {
272                 ret = smu_cmn_send_smc_msg_with_param(smu,
273                                 SMU_MSG_SetDriverDramAddrHigh,
274                                 upper_32_bits(driver_table->mc_address),
275                                 NULL);
276                 if (!ret)
277                         ret = smu_cmn_send_smc_msg_with_param(smu,
278                                 SMU_MSG_SetDriverDramAddrLow,
279                                 lower_32_bits(driver_table->mc_address),
280                                 NULL);
281         }
282
283         return ret;
284 }
285
286 static int smu_v12_0_atom_get_smu_clockinfo(struct amdgpu_device *adev,
287                                             uint8_t clk_id,
288                                             uint8_t syspll_id,
289                                             uint32_t *clk_freq)
290 {
291         struct atom_get_smu_clock_info_parameters_v3_1 input = {0};
292         struct atom_get_smu_clock_info_output_parameters_v3_1 *output;
293         int ret, index;
294
295         input.clk_id = clk_id;
296         input.syspll_id = syspll_id;
297         input.command = GET_SMU_CLOCK_INFO_V3_1_GET_CLOCK_FREQ;
298         index = get_index_into_master_table(atom_master_list_of_command_functions_v2_1,
299                                             getsmuclockinfo);
300
301         ret = amdgpu_atom_execute_table(adev->mode_info.atom_context, index,
302                                         (uint32_t *)&input);
303         if (ret)
304                 return -EINVAL;
305
306         output = (struct atom_get_smu_clock_info_output_parameters_v3_1 *)&input;
307         *clk_freq = le32_to_cpu(output->atom_smu_outputclkfreq.smu_clock_freq_hz) / 10000;
308
309         return 0;
310 }
311
312 int smu_v12_0_get_vbios_bootup_values(struct smu_context *smu)
313 {
314         int ret, index;
315         uint16_t size;
316         uint8_t frev, crev;
317         struct atom_common_table_header *header;
318         struct atom_firmware_info_v3_1 *v_3_1;
319         struct atom_firmware_info_v3_3 *v_3_3;
320
321         index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
322                                             firmwareinfo);
323
324         ret = amdgpu_atombios_get_data_table(smu->adev, index, &size, &frev, &crev,
325                                       (uint8_t **)&header);
326         if (ret)
327                 return ret;
328
329         if (header->format_revision != 3) {
330                 dev_err(smu->adev->dev, "unknown atom_firmware_info version! for smu12\n");
331                 return -EINVAL;
332         }
333
334         switch (header->content_revision) {
335         case 0:
336         case 1:
337         case 2:
338                 v_3_1 = (struct atom_firmware_info_v3_1 *)header;
339                 smu->smu_table.boot_values.revision = v_3_1->firmware_revision;
340                 smu->smu_table.boot_values.gfxclk = v_3_1->bootup_sclk_in10khz;
341                 smu->smu_table.boot_values.uclk = v_3_1->bootup_mclk_in10khz;
342                 smu->smu_table.boot_values.socclk = 0;
343                 smu->smu_table.boot_values.dcefclk = 0;
344                 smu->smu_table.boot_values.vddc = v_3_1->bootup_vddc_mv;
345                 smu->smu_table.boot_values.vddci = v_3_1->bootup_vddci_mv;
346                 smu->smu_table.boot_values.mvddc = v_3_1->bootup_mvddc_mv;
347                 smu->smu_table.boot_values.vdd_gfx = v_3_1->bootup_vddgfx_mv;
348                 smu->smu_table.boot_values.cooling_id = v_3_1->coolingsolution_id;
349                 smu->smu_table.boot_values.pp_table_id = 0;
350                 smu->smu_table.boot_values.firmware_caps = v_3_1->firmware_capability;
351                 break;
352         case 3:
353         case 4:
354         default:
355                 v_3_3 = (struct atom_firmware_info_v3_3 *)header;
356                 smu->smu_table.boot_values.revision = v_3_3->firmware_revision;
357                 smu->smu_table.boot_values.gfxclk = v_3_3->bootup_sclk_in10khz;
358                 smu->smu_table.boot_values.uclk = v_3_3->bootup_mclk_in10khz;
359                 smu->smu_table.boot_values.socclk = 0;
360                 smu->smu_table.boot_values.dcefclk = 0;
361                 smu->smu_table.boot_values.vddc = v_3_3->bootup_vddc_mv;
362                 smu->smu_table.boot_values.vddci = v_3_3->bootup_vddci_mv;
363                 smu->smu_table.boot_values.mvddc = v_3_3->bootup_mvddc_mv;
364                 smu->smu_table.boot_values.vdd_gfx = v_3_3->bootup_vddgfx_mv;
365                 smu->smu_table.boot_values.cooling_id = v_3_3->coolingsolution_id;
366                 smu->smu_table.boot_values.pp_table_id = v_3_3->pplib_pptable_id;
367                 smu->smu_table.boot_values.firmware_caps = v_3_3->firmware_capability;
368         }
369
370         smu->smu_table.boot_values.format_revision = header->format_revision;
371         smu->smu_table.boot_values.content_revision = header->content_revision;
372
373         smu_v12_0_atom_get_smu_clockinfo(smu->adev,
374                                          (uint8_t)SMU12_SYSPLL0_SOCCLK_ID,
375                                          (uint8_t)SMU12_SYSPLL0_ID,
376                                          &smu->smu_table.boot_values.socclk);
377
378         smu_v12_0_atom_get_smu_clockinfo(smu->adev,
379                                          (uint8_t)SMU12_SYSPLL1_DCFCLK_ID,
380                                          (uint8_t)SMU12_SYSPLL1_ID,
381                                          &smu->smu_table.boot_values.dcefclk);
382
383         smu_v12_0_atom_get_smu_clockinfo(smu->adev,
384                                          (uint8_t)SMU12_SYSPLL0_VCLK_ID,
385                                          (uint8_t)SMU12_SYSPLL0_ID,
386                                          &smu->smu_table.boot_values.vclk);
387
388         smu_v12_0_atom_get_smu_clockinfo(smu->adev,
389                                          (uint8_t)SMU12_SYSPLL0_DCLK_ID,
390                                          (uint8_t)SMU12_SYSPLL0_ID,
391                                          &smu->smu_table.boot_values.dclk);
392
393         if ((smu->smu_table.boot_values.format_revision == 3) &&
394             (smu->smu_table.boot_values.content_revision >= 2))
395                 smu_v12_0_atom_get_smu_clockinfo(smu->adev,
396                                                  (uint8_t)SMU12_SYSPLL3_0_FCLK_ID,
397                                                  (uint8_t)SMU12_SYSPLL3_0_ID,
398                                                  &smu->smu_table.boot_values.fclk);
399
400         smu_v12_0_atom_get_smu_clockinfo(smu->adev,
401                                          (uint8_t)SMU12_SYSPLL0_LCLK_ID,
402                                          (uint8_t)SMU12_SYSPLL0_ID,
403                                          &smu->smu_table.boot_values.lclk);
404
405         return 0;
406 }