Merge tag 'nfs-for-5.6-1' of git://git.linux-nfs.org/projects/anna/linux-nfs
[linux-2.6-microblaze.git] / drivers / gpu / drm / amd / display / dc / dcn10 / dcn10_link_encoder.h
1 /*
2  * Copyright 2012-15 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  *  and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25
26 #ifndef __DC_LINK_ENCODER__DCN10_H__
27 #define __DC_LINK_ENCODER__DCN10_H__
28
29 #include "link_encoder.h"
30
31 #define TO_DCN10_LINK_ENC(link_encoder)\
32         container_of(link_encoder, struct dcn10_link_encoder, base)
33
34
35 #define AUX_REG_LIST(id)\
36         SRI(AUX_CONTROL, DP_AUX, id), \
37         SRI(AUX_DPHY_RX_CONTROL0, DP_AUX, id)
38
39 #define HPD_REG_LIST(id)\
40         SRI(DC_HPD_CONTROL, HPD, id)
41
42 #define LE_DCN_COMMON_REG_LIST(id) \
43         SRI(DIG_BE_CNTL, DIG, id), \
44         SRI(DIG_BE_EN_CNTL, DIG, id), \
45         SRI(TMDS_CTL_BITS, DIG, id), \
46         SRI(DP_CONFIG, DP, id), \
47         SRI(DP_DPHY_CNTL, DP, id), \
48         SRI(DP_DPHY_PRBS_CNTL, DP, id), \
49         SRI(DP_DPHY_SCRAM_CNTL, DP, id),\
50         SRI(DP_DPHY_SYM0, DP, id), \
51         SRI(DP_DPHY_SYM1, DP, id), \
52         SRI(DP_DPHY_SYM2, DP, id), \
53         SRI(DP_DPHY_TRAINING_PATTERN_SEL, DP, id), \
54         SRI(DP_LINK_CNTL, DP, id), \
55         SRI(DP_LINK_FRAMING_CNTL, DP, id), \
56         SRI(DP_MSE_SAT0, DP, id), \
57         SRI(DP_MSE_SAT1, DP, id), \
58         SRI(DP_MSE_SAT2, DP, id), \
59         SRI(DP_MSE_SAT_UPDATE, DP, id), \
60         SRI(DP_SEC_CNTL, DP, id), \
61         SRI(DP_VID_STREAM_CNTL, DP, id), \
62         SRI(DP_DPHY_FAST_TRAINING, DP, id), \
63         SRI(DP_SEC_CNTL1, DP, id), \
64         SRI(DP_DPHY_BS_SR_SWAP_CNTL, DP, id), \
65         SRI(DP_DPHY_INTERNAL_CTRL, DP, id), \
66         SRI(DP_DPHY_HBR2_PATTERN_CONTROL, DP, id)
67
68
69 #define LE_DCN10_REG_LIST(id)\
70         LE_DCN_COMMON_REG_LIST(id)
71
72 struct dcn10_link_enc_aux_registers {
73         uint32_t AUX_CONTROL;
74         uint32_t AUX_DPHY_RX_CONTROL0;
75         uint32_t AUX_DPHY_TX_CONTROL;
76 };
77
78 struct dcn10_link_enc_hpd_registers {
79         uint32_t DC_HPD_CONTROL;
80 };
81
82 struct dcn10_link_enc_registers {
83         uint32_t DIG_BE_CNTL;
84         uint32_t DIG_BE_EN_CNTL;
85         uint32_t DP_CONFIG;
86         uint32_t DP_DPHY_CNTL;
87         uint32_t DP_DPHY_INTERNAL_CTRL;
88         uint32_t DP_DPHY_PRBS_CNTL;
89         uint32_t DP_DPHY_SCRAM_CNTL;
90         uint32_t DP_DPHY_SYM0;
91         uint32_t DP_DPHY_SYM1;
92         uint32_t DP_DPHY_SYM2;
93         uint32_t DP_DPHY_TRAINING_PATTERN_SEL;
94         uint32_t DP_LINK_CNTL;
95         uint32_t DP_LINK_FRAMING_CNTL;
96         uint32_t DP_MSE_SAT0;
97         uint32_t DP_MSE_SAT1;
98         uint32_t DP_MSE_SAT2;
99         uint32_t DP_MSE_SAT_UPDATE;
100         uint32_t DP_SEC_CNTL;
101         uint32_t DP_VID_STREAM_CNTL;
102         uint32_t DP_DPHY_FAST_TRAINING;
103         uint32_t DP_DPHY_BS_SR_SWAP_CNTL;
104         uint32_t DP_DPHY_HBR2_PATTERN_CONTROL;
105         uint32_t DP_SEC_CNTL1;
106         uint32_t TMDS_CTL_BITS;
107         /* DCCG  */
108         uint32_t CLOCK_ENABLE;
109         /* DIG */
110         uint32_t DIG_LANE_ENABLE;
111         /* UNIPHY */
112         uint32_t CHANNEL_XBAR_CNTL;
113         /* DPCS */
114         uint32_t RDPCSTX_PHY_CNTL3;
115         uint32_t RDPCSTX_PHY_CNTL4;
116         uint32_t RDPCSTX_PHY_CNTL5;
117         uint32_t RDPCSTX_PHY_CNTL6;
118         uint32_t RDPCSTX_PHY_CNTL7;
119         uint32_t RDPCSTX_PHY_CNTL8;
120         uint32_t RDPCSTX_PHY_CNTL9;
121         uint32_t RDPCSTX_PHY_CNTL10;
122         uint32_t RDPCSTX_PHY_CNTL11;
123         uint32_t RDPCSTX_PHY_CNTL12;
124         uint32_t RDPCSTX_PHY_CNTL13;
125         uint32_t RDPCSTX_PHY_CNTL14;
126         uint32_t RDPCSTX_PHY_CNTL15;
127         uint32_t RDPCSTX_CNTL;
128         uint32_t RDPCSTX_CLOCK_CNTL;
129         uint32_t RDPCSTX_PHY_CNTL0;
130         uint32_t RDPCSTX_PHY_CNTL2;
131         uint32_t RDPCSTX_PLL_UPDATE_DATA;
132         uint32_t RDPCS_TX_CR_ADDR;
133         uint32_t RDPCS_TX_CR_DATA;
134         uint32_t DPCSTX_TX_CLOCK_CNTL;
135         uint32_t DPCSTX_TX_CNTL;
136         uint32_t RDPCSTX_INTERRUPT_CONTROL;
137         uint32_t RDPCSTX_PHY_FUSE0;
138         uint32_t RDPCSTX_PHY_FUSE1;
139         uint32_t RDPCSTX_PHY_FUSE2;
140         uint32_t RDPCSTX_PHY_FUSE3;
141         uint32_t RDPCSTX_PHY_RX_LD_VAL;
142         uint32_t DPCSTX_DEBUG_CONFIG;
143         uint32_t RDPCSTX_DEBUG_CONFIG;
144         uint32_t RDPCSTX0_RDPCSTX_SCRATCH;
145         uint32_t RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG;
146         uint32_t DCIO_SOFT_RESET;
147         /* indirect registers */
148         uint32_t RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_2;
149         uint32_t RAWLANE0_DIG_PCS_XF_RX_OVRD_IN_3;
150         uint32_t RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_2;
151         uint32_t RAWLANE1_DIG_PCS_XF_RX_OVRD_IN_3;
152         uint32_t RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_2;
153         uint32_t RAWLANE2_DIG_PCS_XF_RX_OVRD_IN_3;
154         uint32_t RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_2;
155         uint32_t RAWLANE3_DIG_PCS_XF_RX_OVRD_IN_3;
156 };
157
158 #define LE_SF(reg_name, field_name, post_fix)\
159         .field_name = reg_name ## __ ## field_name ## post_fix
160
161 #define LINK_ENCODER_MASK_SH_LIST_DCN10(mask_sh)\
162         LE_SF(DIG0_DIG_BE_EN_CNTL, DIG_ENABLE, mask_sh),\
163         LE_SF(DIG0_DIG_BE_CNTL, DIG_HPD_SELECT, mask_sh),\
164         LE_SF(DIG0_DIG_BE_CNTL, DIG_MODE, mask_sh),\
165         LE_SF(DIG0_DIG_BE_CNTL, DIG_FE_SOURCE_SELECT, mask_sh),\
166         LE_SF(DIG0_TMDS_CTL_BITS, TMDS_CTL0, mask_sh), \
167         LE_SF(DP0_DP_DPHY_CNTL, DPHY_BYPASS, mask_sh),\
168         LE_SF(DP0_DP_DPHY_CNTL, DPHY_ATEST_SEL_LANE0, mask_sh),\
169         LE_SF(DP0_DP_DPHY_CNTL, DPHY_ATEST_SEL_LANE1, mask_sh),\
170         LE_SF(DP0_DP_DPHY_CNTL, DPHY_ATEST_SEL_LANE2, mask_sh),\
171         LE_SF(DP0_DP_DPHY_CNTL, DPHY_ATEST_SEL_LANE3, mask_sh),\
172         LE_SF(DP0_DP_DPHY_PRBS_CNTL, DPHY_PRBS_EN, mask_sh),\
173         LE_SF(DP0_DP_DPHY_PRBS_CNTL, DPHY_PRBS_SEL, mask_sh),\
174         LE_SF(DP0_DP_DPHY_SYM0, DPHY_SYM1, mask_sh),\
175         LE_SF(DP0_DP_DPHY_SYM0, DPHY_SYM2, mask_sh),\
176         LE_SF(DP0_DP_DPHY_SYM0, DPHY_SYM3, mask_sh),\
177         LE_SF(DP0_DP_DPHY_SYM1, DPHY_SYM4, mask_sh),\
178         LE_SF(DP0_DP_DPHY_SYM1, DPHY_SYM5, mask_sh),\
179         LE_SF(DP0_DP_DPHY_SYM1, DPHY_SYM6, mask_sh),\
180         LE_SF(DP0_DP_DPHY_SYM2, DPHY_SYM7, mask_sh),\
181         LE_SF(DP0_DP_DPHY_SYM2, DPHY_SYM8, mask_sh),\
182         LE_SF(DP0_DP_DPHY_SCRAM_CNTL, DPHY_SCRAMBLER_BS_COUNT, mask_sh),\
183         LE_SF(DP0_DP_DPHY_SCRAM_CNTL, DPHY_SCRAMBLER_ADVANCE, mask_sh),\
184         LE_SF(DP0_DP_DPHY_FAST_TRAINING, DPHY_RX_FAST_TRAINING_CAPABLE, mask_sh),\
185         LE_SF(DP0_DP_DPHY_BS_SR_SWAP_CNTL, DPHY_LOAD_BS_COUNT, mask_sh),\
186         LE_SF(DP0_DP_DPHY_TRAINING_PATTERN_SEL, DPHY_TRAINING_PATTERN_SEL, mask_sh),\
187         LE_SF(DP0_DP_DPHY_HBR2_PATTERN_CONTROL, DP_DPHY_HBR2_PATTERN_CONTROL, mask_sh),\
188         LE_SF(DP0_DP_LINK_CNTL, DP_LINK_TRAINING_COMPLETE, mask_sh),\
189         LE_SF(DP0_DP_LINK_FRAMING_CNTL, DP_IDLE_BS_INTERVAL, mask_sh),\
190         LE_SF(DP0_DP_LINK_FRAMING_CNTL, DP_VBID_DISABLE, mask_sh),\
191         LE_SF(DP0_DP_LINK_FRAMING_CNTL, DP_VID_ENHANCED_FRAME_MODE, mask_sh),\
192         LE_SF(DP0_DP_VID_STREAM_CNTL, DP_VID_STREAM_ENABLE, mask_sh),\
193         LE_SF(DP0_DP_CONFIG, DP_UDI_LANES, mask_sh),\
194         LE_SF(DP0_DP_SEC_CNTL1, DP_SEC_GSP0_LINE_NUM, mask_sh),\
195         LE_SF(DP0_DP_SEC_CNTL1, DP_SEC_GSP0_PRIORITY, mask_sh),\
196         LE_SF(DP0_DP_MSE_SAT0, DP_MSE_SAT_SRC0, mask_sh),\
197         LE_SF(DP0_DP_MSE_SAT0, DP_MSE_SAT_SRC1, mask_sh),\
198         LE_SF(DP0_DP_MSE_SAT0, DP_MSE_SAT_SLOT_COUNT0, mask_sh),\
199         LE_SF(DP0_DP_MSE_SAT0, DP_MSE_SAT_SLOT_COUNT1, mask_sh),\
200         LE_SF(DP0_DP_MSE_SAT1, DP_MSE_SAT_SRC2, mask_sh),\
201         LE_SF(DP0_DP_MSE_SAT1, DP_MSE_SAT_SRC3, mask_sh),\
202         LE_SF(DP0_DP_MSE_SAT1, DP_MSE_SAT_SLOT_COUNT2, mask_sh),\
203         LE_SF(DP0_DP_MSE_SAT1, DP_MSE_SAT_SLOT_COUNT3, mask_sh),\
204         LE_SF(DP0_DP_MSE_SAT_UPDATE, DP_MSE_SAT_UPDATE, mask_sh),\
205         LE_SF(DP0_DP_MSE_SAT_UPDATE, DP_MSE_16_MTP_KEEPOUT, mask_sh),\
206         LE_SF(DP_AUX0_AUX_CONTROL, AUX_HPD_SEL, mask_sh),\
207         LE_SF(DP_AUX0_AUX_CONTROL, AUX_LS_READ_EN, mask_sh),\
208         LE_SF(DP_AUX0_AUX_DPHY_RX_CONTROL0, AUX_RX_RECEIVE_WINDOW, mask_sh),\
209         LE_SF(HPD0_DC_HPD_CONTROL, DC_HPD_EN, mask_sh)
210
211 #define DCN_LINK_ENCODER_REG_FIELD_LIST(type) \
212         type DIG_ENABLE;\
213         type DIG_HPD_SELECT;\
214         type DIG_MODE;\
215         type DIG_FE_SOURCE_SELECT;\
216         type DPHY_BYPASS;\
217         type DPHY_ATEST_SEL_LANE0;\
218         type DPHY_ATEST_SEL_LANE1;\
219         type DPHY_ATEST_SEL_LANE2;\
220         type DPHY_ATEST_SEL_LANE3;\
221         type DPHY_PRBS_EN;\
222         type DPHY_PRBS_SEL;\
223         type DPHY_SYM1;\
224         type DPHY_SYM2;\
225         type DPHY_SYM3;\
226         type DPHY_SYM4;\
227         type DPHY_SYM5;\
228         type DPHY_SYM6;\
229         type DPHY_SYM7;\
230         type DPHY_SYM8;\
231         type DPHY_SCRAMBLER_BS_COUNT;\
232         type DPHY_SCRAMBLER_ADVANCE;\
233         type DPHY_RX_FAST_TRAINING_CAPABLE;\
234         type DPHY_LOAD_BS_COUNT;\
235         type DPHY_TRAINING_PATTERN_SEL;\
236         type DP_DPHY_HBR2_PATTERN_CONTROL;\
237         type DP_LINK_TRAINING_COMPLETE;\
238         type DP_IDLE_BS_INTERVAL;\
239         type DP_VBID_DISABLE;\
240         type DP_VID_ENHANCED_FRAME_MODE;\
241         type DP_VID_STREAM_ENABLE;\
242         type DP_UDI_LANES;\
243         type DP_SEC_GSP0_LINE_NUM;\
244         type DP_SEC_GSP0_PRIORITY;\
245         type DP_MSE_SAT_SRC0;\
246         type DP_MSE_SAT_SRC1;\
247         type DP_MSE_SAT_SRC2;\
248         type DP_MSE_SAT_SRC3;\
249         type DP_MSE_SAT_SLOT_COUNT0;\
250         type DP_MSE_SAT_SLOT_COUNT1;\
251         type DP_MSE_SAT_SLOT_COUNT2;\
252         type DP_MSE_SAT_SLOT_COUNT3;\
253         type DP_MSE_SAT_UPDATE;\
254         type DP_MSE_16_MTP_KEEPOUT;\
255         type DC_HPD_EN;\
256         type TMDS_CTL0;\
257         type AUX_HPD_SEL;\
258         type AUX_LS_READ_EN;\
259         type AUX_RX_RECEIVE_WINDOW
260
261
262 #define DCN20_LINK_ENCODER_DPCS_REG_FIELD_LIST(type) \
263                 type RDPCS_PHY_DP_TX0_DATA_EN;\
264                 type RDPCS_PHY_DP_TX1_DATA_EN;\
265                 type RDPCS_PHY_DP_TX2_DATA_EN;\
266                 type RDPCS_PHY_DP_TX3_DATA_EN;\
267                 type RDPCS_PHY_DP_TX0_PSTATE;\
268                 type RDPCS_PHY_DP_TX1_PSTATE;\
269                 type RDPCS_PHY_DP_TX2_PSTATE;\
270                 type RDPCS_PHY_DP_TX3_PSTATE;\
271                 type RDPCS_PHY_DP_TX0_MPLL_EN;\
272                 type RDPCS_PHY_DP_TX1_MPLL_EN;\
273                 type RDPCS_PHY_DP_TX2_MPLL_EN;\
274                 type RDPCS_PHY_DP_TX3_MPLL_EN;\
275                 type RDPCS_TX_FIFO_LANE0_EN;\
276                 type RDPCS_TX_FIFO_LANE1_EN;\
277                 type RDPCS_TX_FIFO_LANE2_EN;\
278                 type RDPCS_TX_FIFO_LANE3_EN;\
279                 type RDPCS_EXT_REFCLK_EN;\
280                 type RDPCS_TX_FIFO_EN;\
281                 type UNIPHY_LINK_ENABLE;\
282                 type UNIPHY_CHANNEL0_XBAR_SOURCE;\
283                 type UNIPHY_CHANNEL1_XBAR_SOURCE;\
284                 type UNIPHY_CHANNEL2_XBAR_SOURCE;\
285                 type UNIPHY_CHANNEL3_XBAR_SOURCE;\
286                 type UNIPHY_CHANNEL0_INVERT;\
287                 type UNIPHY_CHANNEL1_INVERT;\
288                 type UNIPHY_CHANNEL2_INVERT;\
289                 type UNIPHY_CHANNEL3_INVERT;\
290                 type UNIPHY_LINK_ENABLE_HPD_MASK;\
291                 type UNIPHY_LANE_STAGGER_DELAY;\
292                 type RDPCS_SRAMCLK_BYPASS;\
293                 type RDPCS_SRAMCLK_EN;\
294                 type RDPCS_SRAMCLK_CLOCK_ON;\
295                 type DPCS_TX_FIFO_EN;\
296                 type RDPCS_PHY_DP_TX0_DISABLE;\
297                 type RDPCS_PHY_DP_TX1_DISABLE;\
298                 type RDPCS_PHY_DP_TX2_DISABLE;\
299                 type RDPCS_PHY_DP_TX3_DISABLE;\
300                 type RDPCS_PHY_DP_TX0_CLK_RDY;\
301                 type RDPCS_PHY_DP_TX1_CLK_RDY;\
302                 type RDPCS_PHY_DP_TX2_CLK_RDY;\
303                 type RDPCS_PHY_DP_TX3_CLK_RDY;\
304                 type RDPCS_PHY_DP_TX0_REQ;\
305                 type RDPCS_PHY_DP_TX1_REQ;\
306                 type RDPCS_PHY_DP_TX2_REQ;\
307                 type RDPCS_PHY_DP_TX3_REQ;\
308                 type RDPCS_PHY_DP_TX0_ACK;\
309                 type RDPCS_PHY_DP_TX1_ACK;\
310                 type RDPCS_PHY_DP_TX2_ACK;\
311                 type RDPCS_PHY_DP_TX3_ACK;\
312                 type RDPCS_PHY_DP_TX0_RESET;\
313                 type RDPCS_PHY_DP_TX1_RESET;\
314                 type RDPCS_PHY_DP_TX2_RESET;\
315                 type RDPCS_PHY_DP_TX3_RESET;\
316                 type RDPCS_PHY_RESET;\
317                 type RDPCS_PHY_CR_MUX_SEL;\
318                 type RDPCS_PHY_REF_RANGE;\
319                 type RDPCS_PHY_DP4_POR;\
320                 type RDPCS_SRAM_BYPASS;\
321                 type RDPCS_SRAM_EXT_LD_DONE;\
322                 type RDPCS_PHY_DP_TX0_TERM_CTRL;\
323                 type RDPCS_PHY_DP_TX1_TERM_CTRL;\
324                 type RDPCS_PHY_DP_TX2_TERM_CTRL;\
325                 type RDPCS_PHY_DP_TX3_TERM_CTRL;\
326                 type RDPCS_PHY_DP_REF_CLK_MPLLB_DIV;\
327                 type RDPCS_PHY_DP_MPLLB_MULTIPLIER;\
328                 type RDPCS_PHY_DP_MPLLB_SSC_EN;\
329                 type RDPCS_PHY_DP_MPLLB_DIV5_CLK_EN;\
330                 type RDPCS_PHY_DP_MPLLB_TX_CLK_DIV;\
331                 type RDPCS_PHY_DP_MPLLB_WORD_DIV2_EN;\
332                 type RDPCS_PHY_DP_MPLLB_FRACN_EN;\
333                 type RDPCS_PHY_DP_MPLLB_PMIX_EN;\
334                 type RDPCS_PHY_DP_MPLLB_FRACN_QUOT;\
335                 type RDPCS_PHY_DP_MPLLB_FRACN_DEN;\
336                 type RDPCS_PHY_DP_MPLLB_FRACN_REM;\
337                 type RDPCS_PHY_DP_MPLLB_SSC_UP_SPREAD;\
338                 type RDPCS_PHY_DP_MPLLB_SSC_STEPSIZE;\
339                 type RDPCS_PHY_DP_MPLLB_SSC_PEAK;\
340                 type RDPCS_PHY_DP_MPLLB_DIV_CLK_EN;\
341                 type RDPCS_PHY_DP_MPLLB_DIV_MULTIPLIER;\
342                 type RDPCS_PHY_TX_VBOOST_LVL;\
343                 type RDPCS_PHY_HDMIMODE_ENABLE;\
344                 type RDPCS_PHY_DP_REF_CLK_EN;\
345                 type RDPCS_PLL_UPDATE_DATA;\
346                 type RDPCS_SRAM_INIT_DONE;\
347                 type RDPCS_TX_CR_ADDR;\
348                 type RDPCS_TX_CR_DATA;\
349                 type RDPCS_PHY_HDMI_MPLLB_HDMI_DIV;\
350                 type RDPCS_PHY_DP_MPLLB_STATE;\
351                 type RDPCS_PHY_DP_TX0_WIDTH;\
352                 type RDPCS_PHY_DP_TX0_RATE;\
353                 type RDPCS_PHY_DP_TX1_WIDTH;\
354                 type RDPCS_PHY_DP_TX1_RATE;\
355                 type RDPCS_PHY_DP_TX2_WIDTH;\
356                 type RDPCS_PHY_DP_TX2_RATE;\
357                 type RDPCS_PHY_DP_TX3_WIDTH;\
358                 type RDPCS_PHY_DP_TX3_RATE;\
359                 type DPCS_SYMCLK_CLOCK_ON;\
360                 type DPCS_SYMCLK_GATE_DIS;\
361                 type DPCS_SYMCLK_EN;\
362                 type RDPCS_SYMCLK_DIV2_CLOCK_ON;\
363                 type RDPCS_SYMCLK_DIV2_GATE_DIS;\
364                 type RDPCS_SYMCLK_DIV2_EN;\
365                 type DPCS_TX_DATA_SWAP;\
366                 type DPCS_TX_DATA_ORDER_INVERT;\
367                 type DPCS_TX_FIFO_RD_START_DELAY;\
368                 type RDPCS_TX_FIFO_RD_START_DELAY;\
369                 type RDPCS_REG_FIFO_ERROR_MASK;\
370                 type RDPCS_TX_FIFO_ERROR_MASK;\
371                 type RDPCS_DPALT_DISABLE_TOGGLE_MASK;\
372                 type RDPCS_DPALT_4LANE_TOGGLE_MASK;\
373                 type RDPCS_PHY_DPALT_DP4;\
374                 type RDPCS_PHY_DPALT_DISABLE;\
375                 type RDPCS_PHY_DPALT_DISABLE_ACK;\
376                 type RDPCS_PHY_DP_MPLLB_V2I;\
377                 type RDPCS_PHY_DP_MPLLB_FREQ_VCO;\
378                 type RDPCS_PHY_DP_MPLLB_CP_INT_GS;\
379                 type RDPCS_PHY_RX_VREF_CTRL;\
380                 type RDPCS_PHY_DP_MPLLB_CP_INT;\
381                 type RDPCS_PHY_DP_MPLLB_CP_PROP;\
382                 type RDPCS_PHY_RX_REF_LD_VAL;\
383                 type RDPCS_PHY_RX_VCO_LD_VAL;\
384                 type DPCSTX_DEBUG_CONFIG; \
385                 type RDPCSTX_DEBUG_CONFIG; \
386                 type RDPCS_PHY_DP_TX0_EQ_MAIN;\
387                 type RDPCS_PHY_DP_TX0_EQ_PRE;\
388                 type RDPCS_PHY_DP_TX0_EQ_POST;\
389                 type RDPCS_PHY_DP_TX1_EQ_MAIN;\
390                 type RDPCS_PHY_DP_TX1_EQ_PRE;\
391                 type RDPCS_PHY_DP_TX1_EQ_POST;\
392                 type RDPCS_PHY_DP_TX2_EQ_MAIN;\
393                 type RDPCS_PHY_DP_MPLLB_CP_PROP_GS;\
394                 type RDPCS_PHY_DP_TX2_EQ_PRE;\
395                 type RDPCS_PHY_DP_TX2_EQ_POST;\
396                 type RDPCS_PHY_DP_TX3_EQ_MAIN;\
397                 type RDPCS_PHY_DCO_RANGE;\
398                 type RDPCS_PHY_DCO_FINETUNE;\
399                 type RDPCS_PHY_DP_TX3_EQ_PRE;\
400                 type RDPCS_PHY_DP_TX3_EQ_POST;\
401                 type RDPCS_PHY_SUP_PRE_HP;\
402                 type RDPCS_PHY_DP_TX0_VREGDRV_BYP;\
403                 type RDPCS_PHY_DP_TX1_VREGDRV_BYP;\
404                 type RDPCS_PHY_DP_TX2_VREGDRV_BYP;\
405                 type RDPCS_PHY_DP_TX3_VREGDRV_BYP;\
406                 type RDPCS_DMCU_DPALT_DIS_BLOCK_REG;\
407                 type UNIPHYA_SOFT_RESET;\
408                 type UNIPHYB_SOFT_RESET;\
409                 type UNIPHYC_SOFT_RESET;\
410                 type UNIPHYD_SOFT_RESET;\
411                 type UNIPHYE_SOFT_RESET;\
412                 type UNIPHYF_SOFT_RESET
413
414 #define DCN20_LINK_ENCODER_REG_FIELD_LIST(type) \
415         type DIG_LANE0EN;\
416         type DIG_LANE1EN;\
417         type DIG_LANE2EN;\
418         type DIG_LANE3EN;\
419         type DIG_CLK_EN;\
420         type SYMCLKA_CLOCK_ENABLE;\
421         type DPHY_FEC_EN;\
422         type DPHY_FEC_READY_SHADOW;\
423         type DPHY_FEC_ACTIVE_STATUS;\
424         DCN20_LINK_ENCODER_DPCS_REG_FIELD_LIST(type);\
425         type VCO_LD_VAL_OVRD;\
426         type VCO_LD_VAL_OVRD_EN;\
427         type REF_LD_VAL_OVRD;\
428         type REF_LD_VAL_OVRD_EN;\
429         type AUX_RX_START_WINDOW; \
430         type AUX_RX_HALF_SYM_DETECT_LEN; \
431         type AUX_RX_TRANSITION_FILTER_EN; \
432         type AUX_RX_ALLOW_BELOW_THRESHOLD_PHASE_DETECT; \
433         type AUX_RX_ALLOW_BELOW_THRESHOLD_START; \
434         type AUX_RX_ALLOW_BELOW_THRESHOLD_STOP; \
435         type AUX_RX_PHASE_DETECT_LEN; \
436         type AUX_RX_DETECTION_THRESHOLD; \
437         type AUX_TX_PRECHARGE_LEN; \
438         type AUX_TX_PRECHARGE_SYMBOLS; \
439         type AUX_MODE_DET_CHECK_DELAY;\
440         type DPCS_DBG_CBUS_DIS
441
442 struct dcn10_link_enc_shift {
443         DCN_LINK_ENCODER_REG_FIELD_LIST(uint8_t);
444         DCN20_LINK_ENCODER_REG_FIELD_LIST(uint8_t);
445 };
446
447 struct dcn10_link_enc_mask {
448         DCN_LINK_ENCODER_REG_FIELD_LIST(uint32_t);
449         DCN20_LINK_ENCODER_REG_FIELD_LIST(uint32_t);
450 };
451
452 struct dcn10_link_encoder {
453         struct link_encoder base;
454         const struct dcn10_link_enc_registers *link_regs;
455         const struct dcn10_link_enc_aux_registers *aux_regs;
456         const struct dcn10_link_enc_hpd_registers *hpd_regs;
457         const struct dcn10_link_enc_shift *link_shift;
458         const struct dcn10_link_enc_mask *link_mask;
459 };
460
461
462 void dcn10_link_encoder_construct(
463         struct dcn10_link_encoder *enc10,
464         const struct encoder_init_data *init_data,
465         const struct encoder_feature_support *enc_features,
466         const struct dcn10_link_enc_registers *link_regs,
467         const struct dcn10_link_enc_aux_registers *aux_regs,
468         const struct dcn10_link_enc_hpd_registers *hpd_regs,
469         const struct dcn10_link_enc_shift *link_shift,
470         const struct dcn10_link_enc_mask *link_mask);
471
472 bool dcn10_link_encoder_validate_dvi_output(
473         const struct dcn10_link_encoder *enc10,
474         enum signal_type connector_signal,
475         enum signal_type signal,
476         const struct dc_crtc_timing *crtc_timing);
477
478 bool dcn10_link_encoder_validate_rgb_output(
479         const struct dcn10_link_encoder *enc10,
480         const struct dc_crtc_timing *crtc_timing);
481
482 bool dcn10_link_encoder_validate_dp_output(
483         const struct dcn10_link_encoder *enc10,
484         const struct dc_crtc_timing *crtc_timing);
485
486 bool dcn10_link_encoder_validate_wireless_output(
487         const struct dcn10_link_encoder *enc10,
488         const struct dc_crtc_timing *crtc_timing);
489
490 bool dcn10_link_encoder_validate_output_with_stream(
491         struct link_encoder *enc,
492         const struct dc_stream_state *stream);
493
494 /****************** HW programming ************************/
495
496 /* initialize HW */  /* why do we initialze aux in here? */
497 void dcn10_link_encoder_hw_init(struct link_encoder *enc);
498
499 void dcn10_link_encoder_destroy(struct link_encoder **enc);
500
501 /* program DIG_MODE in DIG_BE */
502 /* TODO can this be combined with enable_output? */
503 void dcn10_link_encoder_setup(
504         struct link_encoder *enc,
505         enum signal_type signal);
506
507 void enc1_configure_encoder(
508         struct dcn10_link_encoder *enc10,
509         const struct dc_link_settings *link_settings);
510
511 /* enables TMDS PHY output */
512 /* TODO: still need depth or just pass in adjusted pixel clock? */
513 void dcn10_link_encoder_enable_tmds_output(
514         struct link_encoder *enc,
515         enum clock_source_id clock_source,
516         enum dc_color_depth color_depth,
517         enum signal_type signal,
518         uint32_t pixel_clock);
519
520 /* enables DP PHY output */
521 void dcn10_link_encoder_enable_dp_output(
522         struct link_encoder *enc,
523         const struct dc_link_settings *link_settings,
524         enum clock_source_id clock_source);
525
526 /* enables DP PHY output in MST mode */
527 void dcn10_link_encoder_enable_dp_mst_output(
528         struct link_encoder *enc,
529         const struct dc_link_settings *link_settings,
530         enum clock_source_id clock_source);
531
532 /* disable PHY output */
533 void dcn10_link_encoder_disable_output(
534         struct link_encoder *enc,
535         enum signal_type signal);
536
537 /* set DP lane settings */
538 void dcn10_link_encoder_dp_set_lane_settings(
539         struct link_encoder *enc,
540         const struct link_training_settings *link_settings);
541
542 void dcn10_link_encoder_dp_set_phy_pattern(
543         struct link_encoder *enc,
544         const struct encoder_set_dp_phy_pattern_param *param);
545
546 /* programs DP MST VC payload allocation */
547 void dcn10_link_encoder_update_mst_stream_allocation_table(
548         struct link_encoder *enc,
549         const struct link_mst_stream_allocation_table *table);
550
551 void dcn10_link_encoder_connect_dig_be_to_fe(
552         struct link_encoder *enc,
553         enum engine_id engine,
554         bool connect);
555
556 void dcn10_link_encoder_set_dp_phy_pattern_training_pattern(
557         struct link_encoder *enc,
558         uint32_t index);
559
560 void dcn10_link_encoder_enable_hpd(struct link_encoder *enc);
561
562 void dcn10_link_encoder_disable_hpd(struct link_encoder *enc);
563
564 void dcn10_psr_program_dp_dphy_fast_training(struct link_encoder *enc,
565                         bool exit_link_training_required);
566
567 void dcn10_psr_program_secondary_packet(struct link_encoder *enc,
568                         unsigned int sdp_transmit_line_num_deadline);
569
570 bool dcn10_is_dig_enabled(struct link_encoder *enc);
571
572 unsigned int dcn10_get_dig_frontend(struct link_encoder *enc);
573
574 void dcn10_aux_initialize(struct dcn10_link_encoder *enc10);
575
576 enum signal_type dcn10_get_dig_mode(
577         struct link_encoder *enc);
578 #endif /* __DC_LINK_ENCODER__DCN10_H__ */