8bf6a7c056bc11d10d48f2987f434d79b960b460
[linux-2.6-microblaze.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_ras.c
1 /*
2  * Copyright 2018 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  *
23  */
24 #include <linux/debugfs.h>
25 #include <linux/list.h>
26 #include <linux/module.h>
27 #include <linux/uaccess.h>
28 #include <linux/reboot.h>
29 #include <linux/syscalls.h>
30
31 #include "amdgpu.h"
32 #include "amdgpu_ras.h"
33 #include "amdgpu_atomfirmware.h"
34 #include "amdgpu_xgmi.h"
35 #include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
36
37 static const char *RAS_FS_NAME = "ras";
38
39 const char *ras_error_string[] = {
40         "none",
41         "parity",
42         "single_correctable",
43         "multi_uncorrectable",
44         "poison",
45 };
46
47 const char *ras_block_string[] = {
48         "umc",
49         "sdma",
50         "gfx",
51         "mmhub",
52         "athub",
53         "pcie_bif",
54         "hdp",
55         "xgmi_wafl",
56         "df",
57         "smn",
58         "sem",
59         "mp0",
60         "mp1",
61         "fuse",
62 };
63
64 #define ras_err_str(i) (ras_error_string[ffs(i)])
65 #define ras_block_str(i) (ras_block_string[i])
66
67 #define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)
68
69 /* inject address is 52 bits */
70 #define RAS_UMC_INJECT_ADDR_LIMIT       (0x1ULL << 52)
71
72 /* typical ECC bad page rate(1 bad page per 100MB VRAM) */
73 #define RAS_BAD_PAGE_RATE               (100 * 1024 * 1024ULL)
74
75 enum amdgpu_ras_retire_page_reservation {
76         AMDGPU_RAS_RETIRE_PAGE_RESERVED,
77         AMDGPU_RAS_RETIRE_PAGE_PENDING,
78         AMDGPU_RAS_RETIRE_PAGE_FAULT,
79 };
80
81 atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);
82
83 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
84                                 uint64_t addr);
85
86 void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
87 {
88         if (adev && amdgpu_ras_get_context(adev))
89                 amdgpu_ras_get_context(adev)->error_query_ready = ready;
90 }
91
92 static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
93 {
94         if (adev && amdgpu_ras_get_context(adev))
95                 return amdgpu_ras_get_context(adev)->error_query_ready;
96
97         return false;
98 }
99
100 static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
101                                         size_t size, loff_t *pos)
102 {
103         struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
104         struct ras_query_if info = {
105                 .head = obj->head,
106         };
107         ssize_t s;
108         char val[128];
109
110         if (amdgpu_ras_error_query(obj->adev, &info))
111                 return -EINVAL;
112
113         s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
114                         "ue", info.ue_count,
115                         "ce", info.ce_count);
116         if (*pos >= s)
117                 return 0;
118
119         s -= *pos;
120         s = min_t(u64, s, size);
121
122
123         if (copy_to_user(buf, &val[*pos], s))
124                 return -EINVAL;
125
126         *pos += s;
127
128         return s;
129 }
130
131 static const struct file_operations amdgpu_ras_debugfs_ops = {
132         .owner = THIS_MODULE,
133         .read = amdgpu_ras_debugfs_read,
134         .write = NULL,
135         .llseek = default_llseek
136 };
137
138 static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
139 {
140         int i;
141
142         for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
143                 *block_id = i;
144                 if (strcmp(name, ras_block_str(i)) == 0)
145                         return 0;
146         }
147         return -EINVAL;
148 }
149
150 static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
151                 const char __user *buf, size_t size,
152                 loff_t *pos, struct ras_debug_if *data)
153 {
154         ssize_t s = min_t(u64, 64, size);
155         char str[65];
156         char block_name[33];
157         char err[9] = "ue";
158         int op = -1;
159         int block_id;
160         uint32_t sub_block;
161         u64 address, value;
162
163         if (*pos)
164                 return -EINVAL;
165         *pos = size;
166
167         memset(str, 0, sizeof(str));
168         memset(data, 0, sizeof(*data));
169
170         if (copy_from_user(str, buf, s))
171                 return -EINVAL;
172
173         if (sscanf(str, "disable %32s", block_name) == 1)
174                 op = 0;
175         else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
176                 op = 1;
177         else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
178                 op = 2;
179         else if (str[0] && str[1] && str[2] && str[3])
180                 /* ascii string, but commands are not matched. */
181                 return -EINVAL;
182
183         if (op != -1) {
184                 if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
185                         return -EINVAL;
186
187                 data->head.block = block_id;
188                 /* only ue and ce errors are supported */
189                 if (!memcmp("ue", err, 2))
190                         data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
191                 else if (!memcmp("ce", err, 2))
192                         data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
193                 else
194                         return -EINVAL;
195
196                 data->op = op;
197
198                 if (op == 2) {
199                         if (sscanf(str, "%*s %*s %*s %u %llu %llu",
200                                                 &sub_block, &address, &value) != 3)
201                                 if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
202                                                         &sub_block, &address, &value) != 3)
203                                         return -EINVAL;
204                         data->head.sub_block_index = sub_block;
205                         data->inject.address = address;
206                         data->inject.value = value;
207                 }
208         } else {
209                 if (size < sizeof(*data))
210                         return -EINVAL;
211
212                 if (copy_from_user(data, buf, sizeof(*data)))
213                         return -EINVAL;
214         }
215
216         return 0;
217 }
218
219 /**
220  * DOC: AMDGPU RAS debugfs control interface
221  *
222  * It accepts struct ras_debug_if who has two members.
223  *
224  * First member: ras_debug_if::head or ras_debug_if::inject.
225  *
226  * head is used to indicate which IP block will be under control.
227  *
228  * head has four members, they are block, type, sub_block_index, name.
229  * block: which IP will be under control.
230  * type: what kind of error will be enabled/disabled/injected.
231  * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
232  * name: the name of IP.
233  *
234  * inject has two more members than head, they are address, value.
235  * As their names indicate, inject operation will write the
236  * value to the address.
237  *
238  * The second member: struct ras_debug_if::op.
239  * It has three kinds of operations.
240  *
241  * - 0: disable RAS on the block. Take ::head as its data.
242  * - 1: enable RAS on the block. Take ::head as its data.
243  * - 2: inject errors on the block. Take ::inject as its data.
244  *
245  * How to use the interface?
246  *
247  * Programs
248  *
249  * Copy the struct ras_debug_if in your codes and initialize it.
250  * Write the struct to the control node.
251  *
252  * Shells
253  *
254  * .. code-block:: bash
255  *
256  *      echo op block [error [sub_block address value]] > .../ras/ras_ctrl
257  *
258  * Parameters:
259  *
260  * op: disable, enable, inject
261  *      disable: only block is needed
262  *      enable: block and error are needed
263  *      inject: error, address, value are needed
264  * block: umc, sdma, gfx, .........
265  *      see ras_block_string[] for details
266  * error: ue, ce
267  *      ue: multi_uncorrectable
268  *      ce: single_correctable
269  * sub_block:
270  *      sub block index, pass 0 if there is no sub block
271  *
272  * here are some examples for bash commands:
273  *
274  * .. code-block:: bash
275  *
276  *      echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
277  *      echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
278  *      echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
279  *
280  * How to check the result?
281  *
282  * For disable/enable, please check ras features at
283  * /sys/class/drm/card[0/1/2...]/device/ras/features
284  *
285  * For inject, please check corresponding err count at
286  * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
287  *
288  * .. note::
289  *      Operations are only allowed on blocks which are supported.
290  *      Please check ras mask at /sys/module/amdgpu/parameters/ras_mask
291  *      to see which blocks support RAS on a particular asic.
292  *
293  */
294 static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f, const char __user *buf,
295                 size_t size, loff_t *pos)
296 {
297         struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
298         struct ras_debug_if data;
299         int ret = 0;
300
301         if (!amdgpu_ras_get_error_query_ready(adev)) {
302                 dev_warn(adev->dev, "RAS WARN: error injection "
303                                 "currently inaccessible\n");
304                 return size;
305         }
306
307         ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
308         if (ret)
309                 return -EINVAL;
310
311         if (!amdgpu_ras_is_supported(adev, data.head.block))
312                 return -EINVAL;
313
314         switch (data.op) {
315         case 0:
316                 ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
317                 break;
318         case 1:
319                 ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
320                 break;
321         case 2:
322                 if ((data.inject.address >= adev->gmc.mc_vram_size) ||
323                     (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
324                         dev_warn(adev->dev, "RAS WARN: input address "
325                                         "0x%llx is invalid.",
326                                         data.inject.address);
327                         ret = -EINVAL;
328                         break;
329                 }
330
331                 /* umc ce/ue error injection for a bad page is not allowed */
332                 if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
333                     amdgpu_ras_check_bad_page(adev, data.inject.address)) {
334                         dev_warn(adev->dev, "RAS WARN: 0x%llx has been marked "
335                                         "as bad before error injection!\n",
336                                         data.inject.address);
337                         break;
338                 }
339
340                 /* data.inject.address is offset instead of absolute gpu address */
341                 ret = amdgpu_ras_error_inject(adev, &data.inject);
342                 break;
343         default:
344                 ret = -EINVAL;
345                 break;
346         }
347
348         if (ret)
349                 return -EINVAL;
350
351         return size;
352 }
353
354 /**
355  * DOC: AMDGPU RAS debugfs EEPROM table reset interface
356  *
357  * Some boards contain an EEPROM which is used to persistently store a list of
358  * bad pages which experiences ECC errors in vram.  This interface provides
359  * a way to reset the EEPROM, e.g., after testing error injection.
360  *
361  * Usage:
362  *
363  * .. code-block:: bash
364  *
365  *      echo 1 > ../ras/ras_eeprom_reset
366  *
367  * will reset EEPROM table to 0 entries.
368  *
369  */
370 static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f, const char __user *buf,
371                 size_t size, loff_t *pos)
372 {
373         struct amdgpu_device *adev =
374                 (struct amdgpu_device *)file_inode(f)->i_private;
375         int ret;
376
377         ret = amdgpu_ras_eeprom_reset_table(
378                         &(amdgpu_ras_get_context(adev)->eeprom_control));
379
380         if (ret == 1) {
381                 amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
382                 return size;
383         } else {
384                 return -EIO;
385         }
386 }
387
388 static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
389         .owner = THIS_MODULE,
390         .read = NULL,
391         .write = amdgpu_ras_debugfs_ctrl_write,
392         .llseek = default_llseek
393 };
394
395 static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
396         .owner = THIS_MODULE,
397         .read = NULL,
398         .write = amdgpu_ras_debugfs_eeprom_write,
399         .llseek = default_llseek
400 };
401
402 /**
403  * DOC: AMDGPU RAS sysfs Error Count Interface
404  *
405  * It allows the user to read the error count for each IP block on the gpu through
406  * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
407  *
408  * It outputs the multiple lines which report the uncorrected (ue) and corrected
409  * (ce) error counts.
410  *
411  * The format of one line is below,
412  *
413  * [ce|ue]: count
414  *
415  * Example:
416  *
417  * .. code-block:: bash
418  *
419  *      ue: 0
420  *      ce: 1
421  *
422  */
423 static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
424                 struct device_attribute *attr, char *buf)
425 {
426         struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
427         struct ras_query_if info = {
428                 .head = obj->head,
429         };
430
431         if (!amdgpu_ras_get_error_query_ready(obj->adev))
432                 return snprintf(buf, PAGE_SIZE,
433                                 "Query currently inaccessible\n");
434
435         if (amdgpu_ras_error_query(obj->adev, &info))
436                 return -EINVAL;
437
438         return snprintf(buf, PAGE_SIZE, "%s: %lu\n%s: %lu\n",
439                         "ue", info.ue_count,
440                         "ce", info.ce_count);
441 }
442
443 /* obj begin */
444
445 #define get_obj(obj) do { (obj)->use++; } while (0)
446 #define alive_obj(obj) ((obj)->use)
447
448 static inline void put_obj(struct ras_manager *obj)
449 {
450         if (obj && --obj->use == 0)
451                 list_del(&obj->node);
452         if (obj && obj->use < 0) {
453                  DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", obj->head.name);
454         }
455 }
456
457 /* make one obj and return it. */
458 static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
459                 struct ras_common_if *head)
460 {
461         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
462         struct ras_manager *obj;
463
464         if (!con)
465                 return NULL;
466
467         if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
468                 return NULL;
469
470         obj = &con->objs[head->block];
471         /* already exist. return obj? */
472         if (alive_obj(obj))
473                 return NULL;
474
475         obj->head = *head;
476         obj->adev = adev;
477         list_add(&obj->node, &con->head);
478         get_obj(obj);
479
480         return obj;
481 }
482
483 /* return an obj equal to head, or the first when head is NULL */
484 struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
485                 struct ras_common_if *head)
486 {
487         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
488         struct ras_manager *obj;
489         int i;
490
491         if (!con)
492                 return NULL;
493
494         if (head) {
495                 if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
496                         return NULL;
497
498                 obj = &con->objs[head->block];
499
500                 if (alive_obj(obj)) {
501                         WARN_ON(head->block != obj->head.block);
502                         return obj;
503                 }
504         } else {
505                 for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
506                         obj = &con->objs[i];
507                         if (alive_obj(obj)) {
508                                 WARN_ON(i != obj->head.block);
509                                 return obj;
510                         }
511                 }
512         }
513
514         return NULL;
515 }
516 /* obj end */
517
518 static void amdgpu_ras_parse_status_code(struct amdgpu_device *adev,
519                                   const char*           invoke_type,
520                                   const char*           block_name,
521                                   enum ta_ras_status    ret)
522 {
523         switch (ret) {
524         case TA_RAS_STATUS__SUCCESS:
525                 return;
526         case TA_RAS_STATUS__ERROR_RAS_NOT_AVAILABLE:
527                 dev_warn(adev->dev,
528                         "RAS WARN: %s %s currently unavailable\n",
529                         invoke_type,
530                         block_name);
531                 break;
532         default:
533                 dev_err(adev->dev,
534                         "RAS ERROR: %s %s error failed ret 0x%X\n",
535                         invoke_type,
536                         block_name,
537                         ret);
538         }
539 }
540
541 /* feature ctl begin */
542 static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
543                 struct ras_common_if *head)
544 {
545         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
546
547         return con->hw_supported & BIT(head->block);
548 }
549
550 static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
551                 struct ras_common_if *head)
552 {
553         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
554
555         return con->features & BIT(head->block);
556 }
557
558 /*
559  * if obj is not created, then create one.
560  * set feature enable flag.
561  */
562 static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
563                 struct ras_common_if *head, int enable)
564 {
565         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
566         struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
567
568         /* If hardware does not support ras, then do not create obj.
569          * But if hardware support ras, we can create the obj.
570          * Ras framework checks con->hw_supported to see if it need do
571          * corresponding initialization.
572          * IP checks con->support to see if it need disable ras.
573          */
574         if (!amdgpu_ras_is_feature_allowed(adev, head))
575                 return 0;
576         if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head)))
577                 return 0;
578
579         if (enable) {
580                 if (!obj) {
581                         obj = amdgpu_ras_create_obj(adev, head);
582                         if (!obj)
583                                 return -EINVAL;
584                 } else {
585                         /* In case we create obj somewhere else */
586                         get_obj(obj);
587                 }
588                 con->features |= BIT(head->block);
589         } else {
590                 if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
591                         con->features &= ~BIT(head->block);
592                         put_obj(obj);
593                 }
594         }
595
596         return 0;
597 }
598
599 /* wrapper of psp_ras_enable_features */
600 int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
601                 struct ras_common_if *head, bool enable)
602 {
603         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
604         union ta_ras_cmd_input *info;
605         int ret;
606
607         if (!con)
608                 return -EINVAL;
609
610         info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
611         if (!info)
612                 return -ENOMEM;
613
614         if (!enable) {
615                 info->disable_features = (struct ta_ras_disable_features_input) {
616                         .block_id =  amdgpu_ras_block_to_ta(head->block),
617                         .error_type = amdgpu_ras_error_to_ta(head->type),
618                 };
619         } else {
620                 info->enable_features = (struct ta_ras_enable_features_input) {
621                         .block_id =  amdgpu_ras_block_to_ta(head->block),
622                         .error_type = amdgpu_ras_error_to_ta(head->type),
623                 };
624         }
625
626         /* Do not enable if it is not allowed. */
627         WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head));
628         /* Are we alerady in that state we are going to set? */
629         if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head))) {
630                 ret = 0;
631                 goto out;
632         }
633
634         if (!amdgpu_ras_intr_triggered()) {
635                 ret = psp_ras_enable_features(&adev->psp, info, enable);
636                 if (ret) {
637                         amdgpu_ras_parse_status_code(adev,
638                                                      enable ? "enable":"disable",
639                                                      ras_block_str(head->block),
640                                                     (enum ta_ras_status)ret);
641                         if (ret == TA_RAS_STATUS__RESET_NEEDED)
642                                 ret = -EAGAIN;
643                         else
644                                 ret = -EINVAL;
645
646                         goto out;
647                 }
648         }
649
650         /* setup the obj */
651         __amdgpu_ras_feature_enable(adev, head, enable);
652         ret = 0;
653 out:
654         kfree(info);
655         return ret;
656 }
657
658 /* Only used in device probe stage and called only once. */
659 int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
660                 struct ras_common_if *head, bool enable)
661 {
662         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
663         int ret;
664
665         if (!con)
666                 return -EINVAL;
667
668         if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
669                 if (enable) {
670                         /* There is no harm to issue a ras TA cmd regardless of
671                          * the currecnt ras state.
672                          * If current state == target state, it will do nothing
673                          * But sometimes it requests driver to reset and repost
674                          * with error code -EAGAIN.
675                          */
676                         ret = amdgpu_ras_feature_enable(adev, head, 1);
677                         /* With old ras TA, we might fail to enable ras.
678                          * Log it and just setup the object.
679                          * TODO need remove this WA in the future.
680                          */
681                         if (ret == -EINVAL) {
682                                 ret = __amdgpu_ras_feature_enable(adev, head, 1);
683                                 if (!ret)
684                                         dev_info(adev->dev,
685                                                 "RAS INFO: %s setup object\n",
686                                                 ras_block_str(head->block));
687                         }
688                 } else {
689                         /* setup the object then issue a ras TA disable cmd.*/
690                         ret = __amdgpu_ras_feature_enable(adev, head, 1);
691                         if (ret)
692                                 return ret;
693
694                         ret = amdgpu_ras_feature_enable(adev, head, 0);
695                 }
696         } else
697                 ret = amdgpu_ras_feature_enable(adev, head, enable);
698
699         return ret;
700 }
701
702 static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
703                 bool bypass)
704 {
705         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
706         struct ras_manager *obj, *tmp;
707
708         list_for_each_entry_safe(obj, tmp, &con->head, node) {
709                 /* bypass psp.
710                  * aka just release the obj and corresponding flags
711                  */
712                 if (bypass) {
713                         if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
714                                 break;
715                 } else {
716                         if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
717                                 break;
718                 }
719         }
720
721         return con->features;
722 }
723
724 static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
725                 bool bypass)
726 {
727         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
728         int ras_block_count = AMDGPU_RAS_BLOCK_COUNT;
729         int i;
730         const enum amdgpu_ras_error_type default_ras_type =
731                 AMDGPU_RAS_ERROR__NONE;
732
733         for (i = 0; i < ras_block_count; i++) {
734                 struct ras_common_if head = {
735                         .block = i,
736                         .type = default_ras_type,
737                         .sub_block_index = 0,
738                 };
739                 strcpy(head.name, ras_block_str(i));
740                 if (bypass) {
741                         /*
742                          * bypass psp. vbios enable ras for us.
743                          * so just create the obj
744                          */
745                         if (__amdgpu_ras_feature_enable(adev, &head, 1))
746                                 break;
747                 } else {
748                         if (amdgpu_ras_feature_enable(adev, &head, 1))
749                                 break;
750                 }
751         }
752
753         return con->features;
754 }
755 /* feature ctl end */
756
757 /* query/inject/cure begin */
758 int amdgpu_ras_error_query(struct amdgpu_device *adev,
759                 struct ras_query_if *info)
760 {
761         struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
762         struct ras_err_data err_data = {0, 0, 0, NULL};
763         int i;
764
765         if (!obj)
766                 return -EINVAL;
767
768         switch (info->head.block) {
769         case AMDGPU_RAS_BLOCK__UMC:
770                 if (adev->umc.funcs->query_ras_error_count)
771                         adev->umc.funcs->query_ras_error_count(adev, &err_data);
772                 /* umc query_ras_error_address is also responsible for clearing
773                  * error status
774                  */
775                 if (adev->umc.funcs->query_ras_error_address)
776                         adev->umc.funcs->query_ras_error_address(adev, &err_data);
777                 break;
778         case AMDGPU_RAS_BLOCK__SDMA:
779                 if (adev->sdma.funcs->query_ras_error_count) {
780                         for (i = 0; i < adev->sdma.num_instances; i++)
781                                 adev->sdma.funcs->query_ras_error_count(adev, i,
782                                                                         &err_data);
783                 }
784                 break;
785         case AMDGPU_RAS_BLOCK__GFX:
786                 if (adev->gfx.funcs->query_ras_error_count)
787                         adev->gfx.funcs->query_ras_error_count(adev, &err_data);
788                 break;
789         case AMDGPU_RAS_BLOCK__MMHUB:
790                 if (adev->mmhub.funcs->query_ras_error_count)
791                         adev->mmhub.funcs->query_ras_error_count(adev, &err_data);
792                 break;
793         case AMDGPU_RAS_BLOCK__PCIE_BIF:
794                 if (adev->nbio.funcs->query_ras_error_count)
795                         adev->nbio.funcs->query_ras_error_count(adev, &err_data);
796                 break;
797         case AMDGPU_RAS_BLOCK__XGMI_WAFL:
798                 amdgpu_xgmi_query_ras_error_count(adev, &err_data);
799                 break;
800         default:
801                 break;
802         }
803
804         obj->err_data.ue_count += err_data.ue_count;
805         obj->err_data.ce_count += err_data.ce_count;
806
807         info->ue_count = obj->err_data.ue_count;
808         info->ce_count = obj->err_data.ce_count;
809
810         if (err_data.ce_count) {
811                 dev_info(adev->dev, "%ld correctable hardware errors "
812                                         "detected in %s block, no user "
813                                         "action is needed.\n",
814                                         obj->err_data.ce_count,
815                                         ras_block_str(info->head.block));
816         }
817         if (err_data.ue_count) {
818                 dev_info(adev->dev, "%ld uncorrectable hardware errors "
819                                         "detected in %s block\n",
820                                         obj->err_data.ue_count,
821                                         ras_block_str(info->head.block));
822         }
823
824         return 0;
825 }
826
827 /* Trigger XGMI/WAFL error */
828 static int amdgpu_ras_error_inject_xgmi(struct amdgpu_device *adev,
829                                  struct ta_ras_trigger_error_input *block_info)
830 {
831         int ret;
832
833         if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
834                 dev_warn(adev->dev, "Failed to disallow df cstate");
835
836         if (amdgpu_dpm_allow_xgmi_power_down(adev, false))
837                 dev_warn(adev->dev, "Failed to disallow XGMI power down");
838
839         ret = psp_ras_trigger_error(&adev->psp, block_info);
840
841         if (amdgpu_ras_intr_triggered())
842                 return ret;
843
844         if (amdgpu_dpm_allow_xgmi_power_down(adev, true))
845                 dev_warn(adev->dev, "Failed to allow XGMI power down");
846
847         if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
848                 dev_warn(adev->dev, "Failed to allow df cstate");
849
850         return ret;
851 }
852
853 /* wrapper of psp_ras_trigger_error */
854 int amdgpu_ras_error_inject(struct amdgpu_device *adev,
855                 struct ras_inject_if *info)
856 {
857         struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
858         struct ta_ras_trigger_error_input block_info = {
859                 .block_id =  amdgpu_ras_block_to_ta(info->head.block),
860                 .inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
861                 .sub_block_index = info->head.sub_block_index,
862                 .address = info->address,
863                 .value = info->value,
864         };
865         int ret = 0;
866
867         if (!obj)
868                 return -EINVAL;
869
870         /* Calculate XGMI relative offset */
871         if (adev->gmc.xgmi.num_physical_nodes > 1) {
872                 block_info.address =
873                         amdgpu_xgmi_get_relative_phy_addr(adev,
874                                                           block_info.address);
875         }
876
877         switch (info->head.block) {
878         case AMDGPU_RAS_BLOCK__GFX:
879                 if (adev->gfx.funcs->ras_error_inject)
880                         ret = adev->gfx.funcs->ras_error_inject(adev, info);
881                 else
882                         ret = -EINVAL;
883                 break;
884         case AMDGPU_RAS_BLOCK__UMC:
885         case AMDGPU_RAS_BLOCK__MMHUB:
886         case AMDGPU_RAS_BLOCK__PCIE_BIF:
887                 ret = psp_ras_trigger_error(&adev->psp, &block_info);
888                 break;
889         case AMDGPU_RAS_BLOCK__XGMI_WAFL:
890                 ret = amdgpu_ras_error_inject_xgmi(adev, &block_info);
891                 break;
892         default:
893                 dev_info(adev->dev, "%s error injection is not supported yet\n",
894                          ras_block_str(info->head.block));
895                 ret = -EINVAL;
896         }
897
898         amdgpu_ras_parse_status_code(adev,
899                                      "inject",
900                                      ras_block_str(info->head.block),
901                                      (enum ta_ras_status)ret);
902
903         return ret;
904 }
905
906 int amdgpu_ras_error_cure(struct amdgpu_device *adev,
907                 struct ras_cure_if *info)
908 {
909         /* psp fw has no cure interface for now. */
910         return 0;
911 }
912
913 /* get the total error counts on all IPs */
914 unsigned long amdgpu_ras_query_error_count(struct amdgpu_device *adev,
915                 bool is_ce)
916 {
917         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
918         struct ras_manager *obj;
919         struct ras_err_data data = {0, 0};
920
921         if (!con)
922                 return 0;
923
924         list_for_each_entry(obj, &con->head, node) {
925                 struct ras_query_if info = {
926                         .head = obj->head,
927                 };
928
929                 if (amdgpu_ras_error_query(adev, &info))
930                         return 0;
931
932                 data.ce_count += info.ce_count;
933                 data.ue_count += info.ue_count;
934         }
935
936         return is_ce ? data.ce_count : data.ue_count;
937 }
938 /* query/inject/cure end */
939
940
941 /* sysfs begin */
942
943 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
944                 struct ras_badpage **bps, unsigned int *count);
945
946 static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
947 {
948         switch (flags) {
949         case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
950                 return "R";
951         case AMDGPU_RAS_RETIRE_PAGE_PENDING:
952                 return "P";
953         case AMDGPU_RAS_RETIRE_PAGE_FAULT:
954         default:
955                 return "F";
956         };
957 }
958
959 /**
960  * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
961  *
962  * It allows user to read the bad pages of vram on the gpu through
963  * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
964  *
965  * It outputs multiple lines, and each line stands for one gpu page.
966  *
967  * The format of one line is below,
968  * gpu pfn : gpu page size : flags
969  *
970  * gpu pfn and gpu page size are printed in hex format.
971  * flags can be one of below character,
972  *
973  * R: reserved, this gpu page is reserved and not able to use.
974  *
975  * P: pending for reserve, this gpu page is marked as bad, will be reserved
976  * in next window of page_reserve.
977  *
978  * F: unable to reserve. this gpu page can't be reserved due to some reasons.
979  *
980  * Examples:
981  *
982  * .. code-block:: bash
983  *
984  *      0x00000001 : 0x00001000 : R
985  *      0x00000002 : 0x00001000 : P
986  *
987  */
988
989 static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
990                 struct kobject *kobj, struct bin_attribute *attr,
991                 char *buf, loff_t ppos, size_t count)
992 {
993         struct amdgpu_ras *con =
994                 container_of(attr, struct amdgpu_ras, badpages_attr);
995         struct amdgpu_device *adev = con->adev;
996         const unsigned int element_size =
997                 sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
998         unsigned int start = div64_ul(ppos + element_size - 1, element_size);
999         unsigned int end = div64_ul(ppos + count - 1, element_size);
1000         ssize_t s = 0;
1001         struct ras_badpage *bps = NULL;
1002         unsigned int bps_count = 0;
1003
1004         memset(buf, 0, count);
1005
1006         if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
1007                 return 0;
1008
1009         for (; start < end && start < bps_count; start++)
1010                 s += scnprintf(&buf[s], element_size + 1,
1011                                 "0x%08x : 0x%08x : %1s\n",
1012                                 bps[start].bp,
1013                                 bps[start].size,
1014                                 amdgpu_ras_badpage_flags_str(bps[start].flags));
1015
1016         kfree(bps);
1017
1018         return s;
1019 }
1020
1021 static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
1022                 struct device_attribute *attr, char *buf)
1023 {
1024         struct amdgpu_ras *con =
1025                 container_of(attr, struct amdgpu_ras, features_attr);
1026
1027         return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features);
1028 }
1029
1030 static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
1031 {
1032         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1033
1034         sysfs_remove_file_from_group(&adev->dev->kobj,
1035                                 &con->badpages_attr.attr,
1036                                 RAS_FS_NAME);
1037 }
1038
1039 static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev)
1040 {
1041         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1042         struct attribute *attrs[] = {
1043                 &con->features_attr.attr,
1044                 NULL
1045         };
1046         struct attribute_group group = {
1047                 .name = RAS_FS_NAME,
1048                 .attrs = attrs,
1049         };
1050
1051         sysfs_remove_group(&adev->dev->kobj, &group);
1052
1053         return 0;
1054 }
1055
1056 int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
1057                 struct ras_fs_if *head)
1058 {
1059         struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);
1060
1061         if (!obj || obj->attr_inuse)
1062                 return -EINVAL;
1063
1064         get_obj(obj);
1065
1066         memcpy(obj->fs_data.sysfs_name,
1067                         head->sysfs_name,
1068                         sizeof(obj->fs_data.sysfs_name));
1069
1070         obj->sysfs_attr = (struct device_attribute){
1071                 .attr = {
1072                         .name = obj->fs_data.sysfs_name,
1073                         .mode = S_IRUGO,
1074                 },
1075                         .show = amdgpu_ras_sysfs_read,
1076         };
1077         sysfs_attr_init(&obj->sysfs_attr.attr);
1078
1079         if (sysfs_add_file_to_group(&adev->dev->kobj,
1080                                 &obj->sysfs_attr.attr,
1081                                 RAS_FS_NAME)) {
1082                 put_obj(obj);
1083                 return -EINVAL;
1084         }
1085
1086         obj->attr_inuse = 1;
1087
1088         return 0;
1089 }
1090
1091 int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
1092                 struct ras_common_if *head)
1093 {
1094         struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1095
1096         if (!obj || !obj->attr_inuse)
1097                 return -EINVAL;
1098
1099         sysfs_remove_file_from_group(&adev->dev->kobj,
1100                                 &obj->sysfs_attr.attr,
1101                                 RAS_FS_NAME);
1102         obj->attr_inuse = 0;
1103         put_obj(obj);
1104
1105         return 0;
1106 }
1107
1108 static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
1109 {
1110         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1111         struct ras_manager *obj, *tmp;
1112
1113         list_for_each_entry_safe(obj, tmp, &con->head, node) {
1114                 amdgpu_ras_sysfs_remove(adev, &obj->head);
1115         }
1116
1117         if (amdgpu_bad_page_threshold != 0)
1118                 amdgpu_ras_sysfs_remove_bad_page_node(adev);
1119
1120         amdgpu_ras_sysfs_remove_feature_node(adev);
1121
1122         return 0;
1123 }
1124 /* sysfs end */
1125
1126 /**
1127  * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
1128  *
1129  * Normally when there is an uncorrectable error, the driver will reset
1130  * the GPU to recover.  However, in the event of an unrecoverable error,
1131  * the driver provides an interface to reboot the system automatically
1132  * in that event.
1133  *
1134  * The following file in debugfs provides that interface:
1135  * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
1136  *
1137  * Usage:
1138  *
1139  * .. code-block:: bash
1140  *
1141  *      echo true > .../ras/auto_reboot
1142  *
1143  */
1144 /* debugfs begin */
1145 static void amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
1146 {
1147         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1148         struct drm_minor *minor = adev_to_drm(adev)->primary;
1149
1150         con->dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
1151         debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, con->dir,
1152                                 adev, &amdgpu_ras_debugfs_ctrl_ops);
1153         debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, con->dir,
1154                                 adev, &amdgpu_ras_debugfs_eeprom_ops);
1155
1156         /*
1157          * After one uncorrectable error happens, usually GPU recovery will
1158          * be scheduled. But due to the known problem in GPU recovery failing
1159          * to bring GPU back, below interface provides one direct way to
1160          * user to reboot system automatically in such case within
1161          * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
1162          * will never be called.
1163          */
1164         debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, con->dir,
1165                                 &con->reboot);
1166
1167         /*
1168          * User could set this not to clean up hardware's error count register
1169          * of RAS IPs during ras recovery.
1170          */
1171         debugfs_create_bool("disable_ras_err_cnt_harvest", 0644,
1172                         con->dir, &con->disable_ras_err_cnt_harvest);
1173 }
1174
1175 void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1176                 struct ras_fs_if *head)
1177 {
1178         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1179         struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);
1180
1181         if (!obj || obj->ent)
1182                 return;
1183
1184         get_obj(obj);
1185
1186         memcpy(obj->fs_data.debugfs_name,
1187                         head->debugfs_name,
1188                         sizeof(obj->fs_data.debugfs_name));
1189
1190         obj->ent = debugfs_create_file(obj->fs_data.debugfs_name,
1191                                        S_IWUGO | S_IRUGO, con->dir, obj,
1192                                        &amdgpu_ras_debugfs_ops);
1193 }
1194
1195 void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
1196 {
1197 #if defined(CONFIG_DEBUG_FS)
1198         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1199         struct ras_manager *obj;
1200         struct ras_fs_if fs_info;
1201
1202         /*
1203          * it won't be called in resume path, no need to check
1204          * suspend and gpu reset status
1205          */
1206         if (!con)
1207                 return;
1208
1209         amdgpu_ras_debugfs_create_ctrl_node(adev);
1210
1211         list_for_each_entry(obj, &con->head, node) {
1212                 if (amdgpu_ras_is_supported(adev, obj->head.block) &&
1213                         (obj->attr_inuse == 1)) {
1214                         sprintf(fs_info.debugfs_name, "%s_err_inject",
1215                                         ras_block_str(obj->head.block));
1216                         fs_info.head = obj->head;
1217                         amdgpu_ras_debugfs_create(adev, &fs_info);
1218                 }
1219         }
1220 #endif
1221 }
1222
1223 void amdgpu_ras_debugfs_remove(struct amdgpu_device *adev,
1224                 struct ras_common_if *head)
1225 {
1226         struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1227
1228         if (!obj || !obj->ent)
1229                 return;
1230
1231         obj->ent = NULL;
1232         put_obj(obj);
1233 }
1234
1235 static void amdgpu_ras_debugfs_remove_all(struct amdgpu_device *adev)
1236 {
1237 #if defined(CONFIG_DEBUG_FS)
1238         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1239         struct ras_manager *obj, *tmp;
1240
1241         list_for_each_entry_safe(obj, tmp, &con->head, node) {
1242                 amdgpu_ras_debugfs_remove(adev, &obj->head);
1243         }
1244
1245         con->dir = NULL;
1246 #endif
1247 }
1248 /* debugfs end */
1249
1250 /* ras fs */
1251 static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
1252                 amdgpu_ras_sysfs_badpages_read, NULL, 0);
1253 static DEVICE_ATTR(features, S_IRUGO,
1254                 amdgpu_ras_sysfs_features_read, NULL);
1255 static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
1256 {
1257         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1258         struct attribute_group group = {
1259                 .name = RAS_FS_NAME,
1260         };
1261         struct attribute *attrs[] = {
1262                 &con->features_attr.attr,
1263                 NULL
1264         };
1265         struct bin_attribute *bin_attrs[] = {
1266                 NULL,
1267                 NULL,
1268         };
1269         int r;
1270
1271         /* add features entry */
1272         con->features_attr = dev_attr_features;
1273         group.attrs = attrs;
1274         sysfs_attr_init(attrs[0]);
1275
1276         if (amdgpu_bad_page_threshold != 0) {
1277                 /* add bad_page_features entry */
1278                 bin_attr_gpu_vram_bad_pages.private = NULL;
1279                 con->badpages_attr = bin_attr_gpu_vram_bad_pages;
1280                 bin_attrs[0] = &con->badpages_attr;
1281                 group.bin_attrs = bin_attrs;
1282                 sysfs_bin_attr_init(bin_attrs[0]);
1283         }
1284
1285         r = sysfs_create_group(&adev->dev->kobj, &group);
1286         if (r)
1287                 dev_err(adev->dev, "Failed to create RAS sysfs group!");
1288
1289         return 0;
1290 }
1291
1292 static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
1293 {
1294         amdgpu_ras_debugfs_remove_all(adev);
1295         amdgpu_ras_sysfs_remove_all(adev);
1296         return 0;
1297 }
1298 /* ras fs end */
1299
1300 /* ih begin */
1301 static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
1302 {
1303         struct ras_ih_data *data = &obj->ih_data;
1304         struct amdgpu_iv_entry entry;
1305         int ret;
1306         struct ras_err_data err_data = {0, 0, 0, NULL};
1307
1308         while (data->rptr != data->wptr) {
1309                 rmb();
1310                 memcpy(&entry, &data->ring[data->rptr],
1311                                 data->element_size);
1312
1313                 wmb();
1314                 data->rptr = (data->aligned_element_size +
1315                                 data->rptr) % data->ring_size;
1316
1317                 /* Let IP handle its data, maybe we need get the output
1318                  * from the callback to udpate the error type/count, etc
1319                  */
1320                 if (data->cb) {
1321                         ret = data->cb(obj->adev, &err_data, &entry);
1322                         /* ue will trigger an interrupt, and in that case
1323                          * we need do a reset to recovery the whole system.
1324                          * But leave IP do that recovery, here we just dispatch
1325                          * the error.
1326                          */
1327                         if (ret == AMDGPU_RAS_SUCCESS) {
1328                                 /* these counts could be left as 0 if
1329                                  * some blocks do not count error number
1330                                  */
1331                                 obj->err_data.ue_count += err_data.ue_count;
1332                                 obj->err_data.ce_count += err_data.ce_count;
1333                         }
1334                 }
1335         }
1336 }
1337
1338 static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
1339 {
1340         struct ras_ih_data *data =
1341                 container_of(work, struct ras_ih_data, ih_work);
1342         struct ras_manager *obj =
1343                 container_of(data, struct ras_manager, ih_data);
1344
1345         amdgpu_ras_interrupt_handler(obj);
1346 }
1347
1348 int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
1349                 struct ras_dispatch_if *info)
1350 {
1351         struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1352         struct ras_ih_data *data = &obj->ih_data;
1353
1354         if (!obj)
1355                 return -EINVAL;
1356
1357         if (data->inuse == 0)
1358                 return 0;
1359
1360         /* Might be overflow... */
1361         memcpy(&data->ring[data->wptr], info->entry,
1362                         data->element_size);
1363
1364         wmb();
1365         data->wptr = (data->aligned_element_size +
1366                         data->wptr) % data->ring_size;
1367
1368         schedule_work(&data->ih_work);
1369
1370         return 0;
1371 }
1372
1373 int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
1374                 struct ras_ih_if *info)
1375 {
1376         struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1377         struct ras_ih_data *data;
1378
1379         if (!obj)
1380                 return -EINVAL;
1381
1382         data = &obj->ih_data;
1383         if (data->inuse == 0)
1384                 return 0;
1385
1386         cancel_work_sync(&data->ih_work);
1387
1388         kfree(data->ring);
1389         memset(data, 0, sizeof(*data));
1390         put_obj(obj);
1391
1392         return 0;
1393 }
1394
1395 int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
1396                 struct ras_ih_if *info)
1397 {
1398         struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1399         struct ras_ih_data *data;
1400
1401         if (!obj) {
1402                 /* in case we registe the IH before enable ras feature */
1403                 obj = amdgpu_ras_create_obj(adev, &info->head);
1404                 if (!obj)
1405                         return -EINVAL;
1406         } else
1407                 get_obj(obj);
1408
1409         data = &obj->ih_data;
1410         /* add the callback.etc */
1411         *data = (struct ras_ih_data) {
1412                 .inuse = 0,
1413                 .cb = info->cb,
1414                 .element_size = sizeof(struct amdgpu_iv_entry),
1415                 .rptr = 0,
1416                 .wptr = 0,
1417         };
1418
1419         INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);
1420
1421         data->aligned_element_size = ALIGN(data->element_size, 8);
1422         /* the ring can store 64 iv entries. */
1423         data->ring_size = 64 * data->aligned_element_size;
1424         data->ring = kmalloc(data->ring_size, GFP_KERNEL);
1425         if (!data->ring) {
1426                 put_obj(obj);
1427                 return -ENOMEM;
1428         }
1429
1430         /* IH is ready */
1431         data->inuse = 1;
1432
1433         return 0;
1434 }
1435
1436 static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
1437 {
1438         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1439         struct ras_manager *obj, *tmp;
1440
1441         list_for_each_entry_safe(obj, tmp, &con->head, node) {
1442                 struct ras_ih_if info = {
1443                         .head = obj->head,
1444                 };
1445                 amdgpu_ras_interrupt_remove_handler(adev, &info);
1446         }
1447
1448         return 0;
1449 }
1450 /* ih end */
1451
1452 /* traversal all IPs except NBIO to query error counter */
1453 static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
1454 {
1455         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1456         struct ras_manager *obj;
1457
1458         if (!con)
1459                 return;
1460
1461         list_for_each_entry(obj, &con->head, node) {
1462                 struct ras_query_if info = {
1463                         .head = obj->head,
1464                 };
1465
1466                 /*
1467                  * PCIE_BIF IP has one different isr by ras controller
1468                  * interrupt, the specific ras counter query will be
1469                  * done in that isr. So skip such block from common
1470                  * sync flood interrupt isr calling.
1471                  */
1472                 if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
1473                         continue;
1474
1475                 amdgpu_ras_error_query(adev, &info);
1476         }
1477 }
1478
1479 /* Parse RdRspStatus and WrRspStatus */
1480 void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
1481                 struct ras_query_if *info)
1482 {
1483         /*
1484          * Only two block need to query read/write
1485          * RspStatus at current state
1486          */
1487         switch (info->head.block) {
1488         case AMDGPU_RAS_BLOCK__GFX:
1489                 if (adev->gfx.funcs->query_ras_error_status)
1490                         adev->gfx.funcs->query_ras_error_status(adev);
1491                 break;
1492         case AMDGPU_RAS_BLOCK__MMHUB:
1493                 if (adev->mmhub.funcs->query_ras_error_status)
1494                         adev->mmhub.funcs->query_ras_error_status(adev);
1495                 break;
1496         default:
1497                 break;
1498         }
1499 }
1500
1501 static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
1502 {
1503         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1504         struct ras_manager *obj;
1505
1506         if (!con)
1507                 return;
1508
1509         list_for_each_entry(obj, &con->head, node) {
1510                 struct ras_query_if info = {
1511                         .head = obj->head,
1512                 };
1513
1514                 amdgpu_ras_error_status_query(adev, &info);
1515         }
1516 }
1517
1518 /* recovery begin */
1519
1520 /* return 0 on success.
1521  * caller need free bps.
1522  */
1523 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
1524                 struct ras_badpage **bps, unsigned int *count)
1525 {
1526         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1527         struct ras_err_handler_data *data;
1528         int i = 0;
1529         int ret = 0;
1530
1531         if (!con || !con->eh_data || !bps || !count)
1532                 return -EINVAL;
1533
1534         mutex_lock(&con->recovery_lock);
1535         data = con->eh_data;
1536         if (!data || data->count == 0) {
1537                 *bps = NULL;
1538                 ret = -EINVAL;
1539                 goto out;
1540         }
1541
1542         *bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
1543         if (!*bps) {
1544                 ret = -ENOMEM;
1545                 goto out;
1546         }
1547
1548         for (; i < data->count; i++) {
1549                 (*bps)[i] = (struct ras_badpage){
1550                         .bp = data->bps[i].retired_page,
1551                         .size = AMDGPU_GPU_PAGE_SIZE,
1552                         .flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
1553                 };
1554
1555                 if (data->last_reserved <= i)
1556                         (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
1557                 else if (data->bps_bo[i] == NULL)
1558                         (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
1559         }
1560
1561         *count = data->count;
1562 out:
1563         mutex_unlock(&con->recovery_lock);
1564         return ret;
1565 }
1566
1567 static void amdgpu_ras_do_recovery(struct work_struct *work)
1568 {
1569         struct amdgpu_ras *ras =
1570                 container_of(work, struct amdgpu_ras, recovery_work);
1571         struct amdgpu_device *remote_adev = NULL;
1572         struct amdgpu_device *adev = ras->adev;
1573         struct list_head device_list, *device_list_handle =  NULL;
1574
1575         if (!ras->disable_ras_err_cnt_harvest) {
1576                 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
1577
1578                 /* Build list of devices to query RAS related errors */
1579                 if  (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
1580                         device_list_handle = &hive->device_list;
1581                 } else {
1582                         INIT_LIST_HEAD(&device_list);
1583                         list_add_tail(&adev->gmc.xgmi.head, &device_list);
1584                         device_list_handle = &device_list;
1585                 }
1586
1587                 list_for_each_entry(remote_adev,
1588                                 device_list_handle, gmc.xgmi.head) {
1589                         amdgpu_ras_query_err_status(remote_adev);
1590                         amdgpu_ras_log_on_err_counter(remote_adev);
1591                 }
1592
1593                 amdgpu_put_xgmi_hive(hive);
1594         }
1595
1596         if (amdgpu_device_should_recover_gpu(ras->adev))
1597                 amdgpu_device_gpu_recover(ras->adev, NULL);
1598         atomic_set(&ras->in_recovery, 0);
1599 }
1600
1601 /* alloc/realloc bps array */
1602 static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
1603                 struct ras_err_handler_data *data, int pages)
1604 {
1605         unsigned int old_space = data->count + data->space_left;
1606         unsigned int new_space = old_space + pages;
1607         unsigned int align_space = ALIGN(new_space, 512);
1608         void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);
1609         struct amdgpu_bo **bps_bo =
1610                         kmalloc(align_space * sizeof(*data->bps_bo), GFP_KERNEL);
1611
1612         if (!bps || !bps_bo) {
1613                 kfree(bps);
1614                 kfree(bps_bo);
1615                 return -ENOMEM;
1616         }
1617
1618         if (data->bps) {
1619                 memcpy(bps, data->bps,
1620                                 data->count * sizeof(*data->bps));
1621                 kfree(data->bps);
1622         }
1623         if (data->bps_bo) {
1624                 memcpy(bps_bo, data->bps_bo,
1625                                 data->count * sizeof(*data->bps_bo));
1626                 kfree(data->bps_bo);
1627         }
1628
1629         data->bps = bps;
1630         data->bps_bo = bps_bo;
1631         data->space_left += align_space - old_space;
1632         return 0;
1633 }
1634
1635 /* it deal with vram only. */
1636 int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
1637                 struct eeprom_table_record *bps, int pages)
1638 {
1639         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1640         struct ras_err_handler_data *data;
1641         int ret = 0;
1642
1643         if (!con || !con->eh_data || !bps || pages <= 0)
1644                 return 0;
1645
1646         mutex_lock(&con->recovery_lock);
1647         data = con->eh_data;
1648         if (!data)
1649                 goto out;
1650
1651         if (data->space_left <= pages)
1652                 if (amdgpu_ras_realloc_eh_data_space(adev, data, pages)) {
1653                         ret = -ENOMEM;
1654                         goto out;
1655                 }
1656
1657         memcpy(&data->bps[data->count], bps, pages * sizeof(*data->bps));
1658         data->count += pages;
1659         data->space_left -= pages;
1660
1661 out:
1662         mutex_unlock(&con->recovery_lock);
1663
1664         return ret;
1665 }
1666
1667 /*
1668  * write error record array to eeprom, the function should be
1669  * protected by recovery_lock
1670  */
1671 static int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev)
1672 {
1673         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1674         struct ras_err_handler_data *data;
1675         struct amdgpu_ras_eeprom_control *control;
1676         int save_count;
1677
1678         if (!con || !con->eh_data)
1679                 return 0;
1680
1681         control = &con->eeprom_control;
1682         data = con->eh_data;
1683         save_count = data->count - control->num_recs;
1684         /* only new entries are saved */
1685         if (save_count > 0) {
1686                 if (amdgpu_ras_eeprom_process_recods(control,
1687                                                         &data->bps[control->num_recs],
1688                                                         true,
1689                                                         save_count)) {
1690                         dev_err(adev->dev, "Failed to save EEPROM table data!");
1691                         return -EIO;
1692                 }
1693
1694                 dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
1695         }
1696
1697         return 0;
1698 }
1699
1700 /*
1701  * read error record array in eeprom and reserve enough space for
1702  * storing new bad pages
1703  */
1704 static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
1705 {
1706         struct amdgpu_ras_eeprom_control *control =
1707                                         &adev->psp.ras.ras->eeprom_control;
1708         struct eeprom_table_record *bps = NULL;
1709         int ret = 0;
1710
1711         /* no bad page record, skip eeprom access */
1712         if (!control->num_recs || (amdgpu_bad_page_threshold == 0))
1713                 return ret;
1714
1715         bps = kcalloc(control->num_recs, sizeof(*bps), GFP_KERNEL);
1716         if (!bps)
1717                 return -ENOMEM;
1718
1719         if (amdgpu_ras_eeprom_process_recods(control, bps, false,
1720                 control->num_recs)) {
1721                 dev_err(adev->dev, "Failed to load EEPROM table records!");
1722                 ret = -EIO;
1723                 goto out;
1724         }
1725
1726         ret = amdgpu_ras_add_bad_pages(adev, bps, control->num_recs);
1727
1728 out:
1729         kfree(bps);
1730         return ret;
1731 }
1732
1733 /*
1734  * check if an address belongs to bad page
1735  *
1736  * Note: this check is only for umc block
1737  */
1738 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
1739                                 uint64_t addr)
1740 {
1741         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1742         struct ras_err_handler_data *data;
1743         int i;
1744         bool ret = false;
1745
1746         if (!con || !con->eh_data)
1747                 return ret;
1748
1749         mutex_lock(&con->recovery_lock);
1750         data = con->eh_data;
1751         if (!data)
1752                 goto out;
1753
1754         addr >>= AMDGPU_GPU_PAGE_SHIFT;
1755         for (i = 0; i < data->count; i++)
1756                 if (addr == data->bps[i].retired_page) {
1757                         ret = true;
1758                         goto out;
1759                 }
1760
1761 out:
1762         mutex_unlock(&con->recovery_lock);
1763         return ret;
1764 }
1765
1766 static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
1767                                         uint32_t max_length)
1768 {
1769         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1770         int tmp_threshold = amdgpu_bad_page_threshold;
1771         u64 val;
1772
1773         /*
1774          * Justification of value bad_page_cnt_threshold in ras structure
1775          *
1776          * Generally, -1 <= amdgpu_bad_page_threshold <= max record length
1777          * in eeprom, and introduce two scenarios accordingly.
1778          *
1779          * Bad page retirement enablement:
1780          *    - If amdgpu_bad_page_threshold = -1,
1781          *      bad_page_cnt_threshold = typical value by formula.
1782          *
1783          *    - When the value from user is 0 < amdgpu_bad_page_threshold <
1784          *      max record length in eeprom, use it directly.
1785          *
1786          * Bad page retirement disablement:
1787          *    - If amdgpu_bad_page_threshold = 0, bad page retirement
1788          *      functionality is disabled, and bad_page_cnt_threshold will
1789          *      take no effect.
1790          */
1791
1792         if (tmp_threshold < -1)
1793                 tmp_threshold = -1;
1794         else if (tmp_threshold > max_length)
1795                 tmp_threshold = max_length;
1796
1797         if (tmp_threshold == -1) {
1798                 val = adev->gmc.mc_vram_size;
1799                 do_div(val, RAS_BAD_PAGE_RATE);
1800                 con->bad_page_cnt_threshold = min(lower_32_bits(val),
1801                                                 max_length);
1802         } else {
1803                 con->bad_page_cnt_threshold = tmp_threshold;
1804         }
1805 }
1806
1807 /* called in gpu recovery/init */
1808 int amdgpu_ras_reserve_bad_pages(struct amdgpu_device *adev)
1809 {
1810         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1811         struct ras_err_handler_data *data;
1812         uint64_t bp;
1813         struct amdgpu_bo *bo = NULL;
1814         int i, ret = 0;
1815
1816         /* Not reserve bad page when amdgpu_bad_page_threshold == 0. */
1817         if (!con || !con->eh_data || (amdgpu_bad_page_threshold == 0))
1818                 return 0;
1819
1820         mutex_lock(&con->recovery_lock);
1821         data = con->eh_data;
1822         if (!data)
1823                 goto out;
1824         /* reserve vram at driver post stage. */
1825         for (i = data->last_reserved; i < data->count; i++) {
1826                 bp = data->bps[i].retired_page;
1827
1828                 /* There are two cases of reserve error should be ignored:
1829                  * 1) a ras bad page has been allocated (used by someone);
1830                  * 2) a ras bad page has been reserved (duplicate error injection
1831                  *    for one page);
1832                  */
1833                 if (amdgpu_bo_create_kernel_at(adev, bp << AMDGPU_GPU_PAGE_SHIFT,
1834                                                AMDGPU_GPU_PAGE_SIZE,
1835                                                AMDGPU_GEM_DOMAIN_VRAM,
1836                                                &bo, NULL))
1837                         dev_warn(adev->dev, "RAS WARN: reserve vram for "
1838                                         "retired page %llx fail\n", bp);
1839
1840                 data->bps_bo[i] = bo;
1841                 data->last_reserved = i + 1;
1842                 bo = NULL;
1843         }
1844
1845         /* continue to save bad pages to eeprom even reesrve_vram fails */
1846         ret = amdgpu_ras_save_bad_pages(adev);
1847 out:
1848         mutex_unlock(&con->recovery_lock);
1849         return ret;
1850 }
1851
1852 /* called when driver unload */
1853 static int amdgpu_ras_release_bad_pages(struct amdgpu_device *adev)
1854 {
1855         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1856         struct ras_err_handler_data *data;
1857         struct amdgpu_bo *bo;
1858         int i;
1859
1860         if (!con || !con->eh_data)
1861                 return 0;
1862
1863         mutex_lock(&con->recovery_lock);
1864         data = con->eh_data;
1865         if (!data)
1866                 goto out;
1867
1868         for (i = data->last_reserved - 1; i >= 0; i--) {
1869                 bo = data->bps_bo[i];
1870
1871                 amdgpu_bo_free_kernel(&bo, NULL, NULL);
1872
1873                 data->bps_bo[i] = bo;
1874                 data->last_reserved = i;
1875         }
1876 out:
1877         mutex_unlock(&con->recovery_lock);
1878         return 0;
1879 }
1880
1881 int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
1882 {
1883         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1884         struct ras_err_handler_data **data;
1885         uint32_t max_eeprom_records_len = 0;
1886         bool exc_err_limit = false;
1887         int ret;
1888
1889         if (con)
1890                 data = &con->eh_data;
1891         else
1892                 return 0;
1893
1894         *data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO);
1895         if (!*data) {
1896                 ret = -ENOMEM;
1897                 goto out;
1898         }
1899
1900         mutex_init(&con->recovery_lock);
1901         INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
1902         atomic_set(&con->in_recovery, 0);
1903         con->adev = adev;
1904
1905         max_eeprom_records_len = amdgpu_ras_eeprom_get_record_max_length();
1906         amdgpu_ras_validate_threshold(adev, max_eeprom_records_len);
1907
1908         ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
1909         /*
1910          * This calling fails when exc_err_limit is true or
1911          * ret != 0.
1912          */
1913         if (exc_err_limit || ret)
1914                 goto free;
1915
1916         if (con->eeprom_control.num_recs) {
1917                 ret = amdgpu_ras_load_bad_pages(adev);
1918                 if (ret)
1919                         goto free;
1920                 ret = amdgpu_ras_reserve_bad_pages(adev);
1921                 if (ret)
1922                         goto release;
1923         }
1924
1925         return 0;
1926
1927 release:
1928         amdgpu_ras_release_bad_pages(adev);
1929 free:
1930         kfree((*data)->bps);
1931         kfree((*data)->bps_bo);
1932         kfree(*data);
1933         con->eh_data = NULL;
1934 out:
1935         dev_warn(adev->dev, "Failed to initialize ras recovery!\n");
1936
1937         /*
1938          * Except error threshold exceeding case, other failure cases in this
1939          * function would not fail amdgpu driver init.
1940          */
1941         if (!exc_err_limit)
1942                 ret = 0;
1943         else
1944                 ret = -EINVAL;
1945
1946         return ret;
1947 }
1948
1949 static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
1950 {
1951         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1952         struct ras_err_handler_data *data = con->eh_data;
1953
1954         /* recovery_init failed to init it, fini is useless */
1955         if (!data)
1956                 return 0;
1957
1958         cancel_work_sync(&con->recovery_work);
1959         amdgpu_ras_release_bad_pages(adev);
1960
1961         mutex_lock(&con->recovery_lock);
1962         con->eh_data = NULL;
1963         kfree(data->bps);
1964         kfree(data->bps_bo);
1965         kfree(data);
1966         mutex_unlock(&con->recovery_lock);
1967
1968         return 0;
1969 }
1970 /* recovery end */
1971
1972 /* return 0 if ras will reset gpu and repost.*/
1973 int amdgpu_ras_request_reset_on_boot(struct amdgpu_device *adev,
1974                 unsigned int block)
1975 {
1976         struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
1977
1978         if (!ras)
1979                 return -EINVAL;
1980
1981         ras->flags |= AMDGPU_RAS_FLAG_INIT_NEED_RESET;
1982         return 0;
1983 }
1984
1985 static int amdgpu_ras_check_asic_type(struct amdgpu_device *adev)
1986 {
1987         if (adev->asic_type != CHIP_VEGA10 &&
1988                 adev->asic_type != CHIP_VEGA20 &&
1989                 adev->asic_type != CHIP_ARCTURUS)
1990                 return 1;
1991         else
1992                 return 0;
1993 }
1994
1995 /*
1996  * check hardware's ras ability which will be saved in hw_supported.
1997  * if hardware does not support ras, we can skip some ras initializtion and
1998  * forbid some ras operations from IP.
1999  * if software itself, say boot parameter, limit the ras ability. We still
2000  * need allow IP do some limited operations, like disable. In such case,
2001  * we have to initialize ras as normal. but need check if operation is
2002  * allowed or not in each function.
2003  */
2004 static void amdgpu_ras_check_supported(struct amdgpu_device *adev,
2005                 uint32_t *hw_supported, uint32_t *supported)
2006 {
2007         *hw_supported = 0;
2008         *supported = 0;
2009
2010         if (amdgpu_sriov_vf(adev) || !adev->is_atom_fw ||
2011                 amdgpu_ras_check_asic_type(adev))
2012                 return;
2013
2014         if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
2015                 dev_info(adev->dev, "HBM ECC is active.\n");
2016                 *hw_supported |= (1 << AMDGPU_RAS_BLOCK__UMC |
2017                                 1 << AMDGPU_RAS_BLOCK__DF);
2018         } else
2019                 dev_info(adev->dev, "HBM ECC is not presented.\n");
2020
2021         if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
2022                 dev_info(adev->dev, "SRAM ECC is active.\n");
2023                 *hw_supported |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
2024                                 1 << AMDGPU_RAS_BLOCK__DF);
2025         } else
2026                 dev_info(adev->dev, "SRAM ECC is not presented.\n");
2027
2028         /* hw_supported needs to be aligned with RAS block mask. */
2029         *hw_supported &= AMDGPU_RAS_BLOCK_MASK;
2030
2031         *supported = amdgpu_ras_enable == 0 ?
2032                         0 : *hw_supported & amdgpu_ras_mask;
2033
2034         adev->ras_features = *supported;
2035 }
2036
2037 int amdgpu_ras_init(struct amdgpu_device *adev)
2038 {
2039         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2040         int r;
2041
2042         if (con)
2043                 return 0;
2044
2045         con = kmalloc(sizeof(struct amdgpu_ras) +
2046                         sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT,
2047                         GFP_KERNEL|__GFP_ZERO);
2048         if (!con)
2049                 return -ENOMEM;
2050
2051         con->objs = (struct ras_manager *)(con + 1);
2052
2053         amdgpu_ras_set_context(adev, con);
2054
2055         amdgpu_ras_check_supported(adev, &con->hw_supported,
2056                         &con->supported);
2057         if (!con->hw_supported || (adev->asic_type == CHIP_VEGA10)) {
2058                 r = 0;
2059                 goto release_con;
2060         }
2061
2062         con->features = 0;
2063         INIT_LIST_HEAD(&con->head);
2064         /* Might need get this flag from vbios. */
2065         con->flags = RAS_DEFAULT_FLAGS;
2066
2067         if (adev->nbio.funcs->init_ras_controller_interrupt) {
2068                 r = adev->nbio.funcs->init_ras_controller_interrupt(adev);
2069                 if (r)
2070                         goto release_con;
2071         }
2072
2073         if (adev->nbio.funcs->init_ras_err_event_athub_interrupt) {
2074                 r = adev->nbio.funcs->init_ras_err_event_athub_interrupt(adev);
2075                 if (r)
2076                         goto release_con;
2077         }
2078
2079         if (amdgpu_ras_fs_init(adev)) {
2080                 r = -EINVAL;
2081                 goto release_con;
2082         }
2083
2084         dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
2085                         "hardware ability[%x] ras_mask[%x]\n",
2086                         con->hw_supported, con->supported);
2087         return 0;
2088 release_con:
2089         amdgpu_ras_set_context(adev, NULL);
2090         kfree(con);
2091
2092         return r;
2093 }
2094
2095 /* helper function to handle common stuff in ip late init phase */
2096 int amdgpu_ras_late_init(struct amdgpu_device *adev,
2097                          struct ras_common_if *ras_block,
2098                          struct ras_fs_if *fs_info,
2099                          struct ras_ih_if *ih_info)
2100 {
2101         int r;
2102
2103         /* disable RAS feature per IP block if it is not supported */
2104         if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
2105                 amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
2106                 return 0;
2107         }
2108
2109         r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
2110         if (r) {
2111                 if (r == -EAGAIN) {
2112                         /* request gpu reset. will run again */
2113                         amdgpu_ras_request_reset_on_boot(adev,
2114                                         ras_block->block);
2115                         return 0;
2116                 } else if (adev->in_suspend || amdgpu_in_reset(adev)) {
2117                         /* in resume phase, if fail to enable ras,
2118                          * clean up all ras fs nodes, and disable ras */
2119                         goto cleanup;
2120                 } else
2121                         return r;
2122         }
2123
2124         /* in resume phase, no need to create ras fs node */
2125         if (adev->in_suspend || amdgpu_in_reset(adev))
2126                 return 0;
2127
2128         if (ih_info->cb) {
2129                 r = amdgpu_ras_interrupt_add_handler(adev, ih_info);
2130                 if (r)
2131                         goto interrupt;
2132         }
2133
2134         r = amdgpu_ras_sysfs_create(adev, fs_info);
2135         if (r)
2136                 goto sysfs;
2137
2138         return 0;
2139 cleanup:
2140         amdgpu_ras_sysfs_remove(adev, ras_block);
2141 sysfs:
2142         if (ih_info->cb)
2143                 amdgpu_ras_interrupt_remove_handler(adev, ih_info);
2144 interrupt:
2145         amdgpu_ras_feature_enable(adev, ras_block, 0);
2146         return r;
2147 }
2148
2149 /* helper function to remove ras fs node and interrupt handler */
2150 void amdgpu_ras_late_fini(struct amdgpu_device *adev,
2151                           struct ras_common_if *ras_block,
2152                           struct ras_ih_if *ih_info)
2153 {
2154         if (!ras_block || !ih_info)
2155                 return;
2156
2157         amdgpu_ras_sysfs_remove(adev, ras_block);
2158         if (ih_info->cb)
2159                 amdgpu_ras_interrupt_remove_handler(adev, ih_info);
2160         amdgpu_ras_feature_enable(adev, ras_block, 0);
2161 }
2162
2163 /* do some init work after IP late init as dependence.
2164  * and it runs in resume/gpu reset/booting up cases.
2165  */
2166 void amdgpu_ras_resume(struct amdgpu_device *adev)
2167 {
2168         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2169         struct ras_manager *obj, *tmp;
2170
2171         if (!con)
2172                 return;
2173
2174         if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
2175                 /* Set up all other IPs which are not implemented. There is a
2176                  * tricky thing that IP's actual ras error type should be
2177                  * MULTI_UNCORRECTABLE, but as driver does not handle it, so
2178                  * ERROR_NONE make sense anyway.
2179                  */
2180                 amdgpu_ras_enable_all_features(adev, 1);
2181
2182                 /* We enable ras on all hw_supported block, but as boot
2183                  * parameter might disable some of them and one or more IP has
2184                  * not implemented yet. So we disable them on behalf.
2185                  */
2186                 list_for_each_entry_safe(obj, tmp, &con->head, node) {
2187                         if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
2188                                 amdgpu_ras_feature_enable(adev, &obj->head, 0);
2189                                 /* there should be no any reference. */
2190                                 WARN_ON(alive_obj(obj));
2191                         }
2192                 }
2193         }
2194
2195         if (con->flags & AMDGPU_RAS_FLAG_INIT_NEED_RESET) {
2196                 con->flags &= ~AMDGPU_RAS_FLAG_INIT_NEED_RESET;
2197                 /* setup ras obj state as disabled.
2198                  * for init_by_vbios case.
2199                  * if we want to enable ras, just enable it in a normal way.
2200                  * If we want do disable it, need setup ras obj as enabled,
2201                  * then issue another TA disable cmd.
2202                  * See feature_enable_on_boot
2203                  */
2204                 amdgpu_ras_disable_all_features(adev, 1);
2205                 amdgpu_ras_reset_gpu(adev);
2206         }
2207 }
2208
2209 void amdgpu_ras_suspend(struct amdgpu_device *adev)
2210 {
2211         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2212
2213         if (!con)
2214                 return;
2215
2216         amdgpu_ras_disable_all_features(adev, 0);
2217         /* Make sure all ras objects are disabled. */
2218         if (con->features)
2219                 amdgpu_ras_disable_all_features(adev, 1);
2220 }
2221
2222 /* do some fini work before IP fini as dependence */
2223 int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
2224 {
2225         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2226
2227         if (!con)
2228                 return 0;
2229
2230         /* Need disable ras on all IPs here before ip [hw/sw]fini */
2231         amdgpu_ras_disable_all_features(adev, 0);
2232         amdgpu_ras_recovery_fini(adev);
2233         return 0;
2234 }
2235
2236 int amdgpu_ras_fini(struct amdgpu_device *adev)
2237 {
2238         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2239
2240         if (!con)
2241                 return 0;
2242
2243         amdgpu_ras_fs_fini(adev);
2244         amdgpu_ras_interrupt_remove_all(adev);
2245
2246         WARN(con->features, "Feature mask is not cleared");
2247
2248         if (con->features)
2249                 amdgpu_ras_disable_all_features(adev, 1);
2250
2251         amdgpu_ras_set_context(adev, NULL);
2252         kfree(con);
2253
2254         return 0;
2255 }
2256
2257 void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
2258 {
2259         uint32_t hw_supported, supported;
2260
2261         amdgpu_ras_check_supported(adev, &hw_supported, &supported);
2262         if (!hw_supported)
2263                 return;
2264
2265         if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
2266                 dev_info(adev->dev, "uncorrectable hardware error"
2267                         "(ERREVENT_ATHUB_INTERRUPT) detected!\n");
2268
2269                 amdgpu_ras_reset_gpu(adev);
2270         }
2271 }
2272
2273 bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
2274 {
2275         if (adev->asic_type == CHIP_VEGA20 &&
2276             adev->pm.fw_version <= 0x283400) {
2277                 return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
2278                                 amdgpu_ras_intr_triggered();
2279         }
2280
2281         return false;
2282 }
2283
2284 bool amdgpu_ras_check_err_threshold(struct amdgpu_device *adev)
2285 {
2286         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2287         bool exc_err_limit = false;
2288
2289         if (con && (amdgpu_bad_page_threshold != 0))
2290                 amdgpu_ras_eeprom_check_err_threshold(&con->eeprom_control,
2291                                                 &exc_err_limit);
2292
2293         /*
2294          * We are only interested in variable exc_err_limit,
2295          * as it says if GPU is in bad state or not.
2296          */
2297         return exc_err_limit;
2298 }