Merge tag '5.13-rc-smb3-part2' of git://git.samba.org/sfrench/cifs-2.6
[linux-2.6-microblaze.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_ids.c
1 /*
2  * Copyright 2017 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 #include "amdgpu_ids.h"
24
25 #include <linux/idr.h>
26 #include <linux/dma-fence-array.h>
27
28
29 #include "amdgpu.h"
30 #include "amdgpu_trace.h"
31
32 /*
33  * PASID manager
34  *
35  * PASIDs are global address space identifiers that can be shared
36  * between the GPU, an IOMMU and the driver. VMs on different devices
37  * may use the same PASID if they share the same address
38  * space. Therefore PASIDs are allocated using a global IDA. VMs are
39  * looked up from the PASID per amdgpu_device.
40  */
41 static DEFINE_IDA(amdgpu_pasid_ida);
42
43 /* Helper to free pasid from a fence callback */
44 struct amdgpu_pasid_cb {
45         struct dma_fence_cb cb;
46         u32 pasid;
47 };
48
49 /**
50  * amdgpu_pasid_alloc - Allocate a PASID
51  * @bits: Maximum width of the PASID in bits, must be at least 1
52  *
53  * Allocates a PASID of the given width while keeping smaller PASIDs
54  * available if possible.
55  *
56  * Returns a positive integer on success. Returns %-EINVAL if bits==0.
57  * Returns %-ENOSPC if no PASID was available. Returns %-ENOMEM on
58  * memory allocation failure.
59  */
60 int amdgpu_pasid_alloc(unsigned int bits)
61 {
62         int pasid = -EINVAL;
63
64         for (bits = min(bits, 31U); bits > 0; bits--) {
65                 pasid = ida_simple_get(&amdgpu_pasid_ida,
66                                        1U << (bits - 1), 1U << bits,
67                                        GFP_KERNEL);
68                 if (pasid != -ENOSPC)
69                         break;
70         }
71
72         if (pasid >= 0)
73                 trace_amdgpu_pasid_allocated(pasid);
74
75         return pasid;
76 }
77
78 /**
79  * amdgpu_pasid_free - Free a PASID
80  * @pasid: PASID to free
81  */
82 void amdgpu_pasid_free(u32 pasid)
83 {
84         trace_amdgpu_pasid_freed(pasid);
85         ida_simple_remove(&amdgpu_pasid_ida, pasid);
86 }
87
88 static void amdgpu_pasid_free_cb(struct dma_fence *fence,
89                                  struct dma_fence_cb *_cb)
90 {
91         struct amdgpu_pasid_cb *cb =
92                 container_of(_cb, struct amdgpu_pasid_cb, cb);
93
94         amdgpu_pasid_free(cb->pasid);
95         dma_fence_put(fence);
96         kfree(cb);
97 }
98
99 /**
100  * amdgpu_pasid_free_delayed - free pasid when fences signal
101  *
102  * @resv: reservation object with the fences to wait for
103  * @pasid: pasid to free
104  *
105  * Free the pasid only after all the fences in resv are signaled.
106  */
107 void amdgpu_pasid_free_delayed(struct dma_resv *resv,
108                                u32 pasid)
109 {
110         struct dma_fence *fence, **fences;
111         struct amdgpu_pasid_cb *cb;
112         unsigned count;
113         int r;
114
115         r = dma_resv_get_fences_rcu(resv, NULL, &count, &fences);
116         if (r)
117                 goto fallback;
118
119         if (count == 0) {
120                 amdgpu_pasid_free(pasid);
121                 return;
122         }
123
124         if (count == 1) {
125                 fence = fences[0];
126                 kfree(fences);
127         } else {
128                 uint64_t context = dma_fence_context_alloc(1);
129                 struct dma_fence_array *array;
130
131                 array = dma_fence_array_create(count, fences, context,
132                                                1, false);
133                 if (!array) {
134                         kfree(fences);
135                         goto fallback;
136                 }
137                 fence = &array->base;
138         }
139
140         cb = kmalloc(sizeof(*cb), GFP_KERNEL);
141         if (!cb) {
142                 /* Last resort when we are OOM */
143                 dma_fence_wait(fence, false);
144                 dma_fence_put(fence);
145                 amdgpu_pasid_free(pasid);
146         } else {
147                 cb->pasid = pasid;
148                 if (dma_fence_add_callback(fence, &cb->cb,
149                                            amdgpu_pasid_free_cb))
150                         amdgpu_pasid_free_cb(fence, &cb->cb);
151         }
152
153         return;
154
155 fallback:
156         /* Not enough memory for the delayed delete, as last resort
157          * block for all the fences to complete.
158          */
159         dma_resv_wait_timeout_rcu(resv, true, false,
160                                             MAX_SCHEDULE_TIMEOUT);
161         amdgpu_pasid_free(pasid);
162 }
163
164 /*
165  * VMID manager
166  *
167  * VMIDs are a per VMHUB identifier for page tables handling.
168  */
169
170 /**
171  * amdgpu_vmid_had_gpu_reset - check if reset occured since last use
172  *
173  * @adev: amdgpu_device pointer
174  * @id: VMID structure
175  *
176  * Check if GPU reset occured since last use of the VMID.
177  */
178 bool amdgpu_vmid_had_gpu_reset(struct amdgpu_device *adev,
179                                struct amdgpu_vmid *id)
180 {
181         return id->current_gpu_reset_count !=
182                 atomic_read(&adev->gpu_reset_counter);
183 }
184
185 /**
186  * amdgpu_vm_grab_idle - grab idle VMID
187  *
188  * @vm: vm to allocate id for
189  * @ring: ring we want to submit job to
190  * @sync: sync object where we add dependencies
191  * @idle: resulting idle VMID
192  *
193  * Try to find an idle VMID, if none is idle add a fence to wait to the sync
194  * object. Returns -ENOMEM when we are out of memory.
195  */
196 static int amdgpu_vmid_grab_idle(struct amdgpu_vm *vm,
197                                  struct amdgpu_ring *ring,
198                                  struct amdgpu_sync *sync,
199                                  struct amdgpu_vmid **idle)
200 {
201         struct amdgpu_device *adev = ring->adev;
202         unsigned vmhub = ring->funcs->vmhub;
203         struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
204         struct dma_fence **fences;
205         unsigned i;
206         int r;
207
208         if (ring->vmid_wait && !dma_fence_is_signaled(ring->vmid_wait))
209                 return amdgpu_sync_fence(sync, ring->vmid_wait);
210
211         fences = kmalloc_array(id_mgr->num_ids, sizeof(void *), GFP_KERNEL);
212         if (!fences)
213                 return -ENOMEM;
214
215         /* Check if we have an idle VMID */
216         i = 0;
217         list_for_each_entry((*idle), &id_mgr->ids_lru, list) {
218                 fences[i] = amdgpu_sync_peek_fence(&(*idle)->active, ring);
219                 if (!fences[i])
220                         break;
221                 ++i;
222         }
223
224         /* If we can't find a idle VMID to use, wait till one becomes available */
225         if (&(*idle)->list == &id_mgr->ids_lru) {
226                 u64 fence_context = adev->vm_manager.fence_context + ring->idx;
227                 unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
228                 struct dma_fence_array *array;
229                 unsigned j;
230
231                 *idle = NULL;
232                 for (j = 0; j < i; ++j)
233                         dma_fence_get(fences[j]);
234
235                 array = dma_fence_array_create(i, fences, fence_context,
236                                                seqno, true);
237                 if (!array) {
238                         for (j = 0; j < i; ++j)
239                                 dma_fence_put(fences[j]);
240                         kfree(fences);
241                         return -ENOMEM;
242                 }
243
244                 r = amdgpu_sync_fence(sync, &array->base);
245                 dma_fence_put(ring->vmid_wait);
246                 ring->vmid_wait = &array->base;
247                 return r;
248         }
249         kfree(fences);
250
251         return 0;
252 }
253
254 /**
255  * amdgpu_vm_grab_reserved - try to assign reserved VMID
256  *
257  * @vm: vm to allocate id for
258  * @ring: ring we want to submit job to
259  * @sync: sync object where we add dependencies
260  * @fence: fence protecting ID from reuse
261  * @job: job who wants to use the VMID
262  * @id: resulting VMID
263  *
264  * Try to assign a reserved VMID.
265  */
266 static int amdgpu_vmid_grab_reserved(struct amdgpu_vm *vm,
267                                      struct amdgpu_ring *ring,
268                                      struct amdgpu_sync *sync,
269                                      struct dma_fence *fence,
270                                      struct amdgpu_job *job,
271                                      struct amdgpu_vmid **id)
272 {
273         struct amdgpu_device *adev = ring->adev;
274         unsigned vmhub = ring->funcs->vmhub;
275         uint64_t fence_context = adev->fence_context + ring->idx;
276         struct dma_fence *updates = sync->last_vm_update;
277         bool needs_flush = vm->use_cpu_for_update;
278         int r = 0;
279
280         *id = vm->reserved_vmid[vmhub];
281         if (updates && (*id)->flushed_updates &&
282             updates->context == (*id)->flushed_updates->context &&
283             !dma_fence_is_later(updates, (*id)->flushed_updates))
284             updates = NULL;
285
286         if ((*id)->owner != vm->immediate.fence_context ||
287             job->vm_pd_addr != (*id)->pd_gpu_addr ||
288             updates || !(*id)->last_flush ||
289             ((*id)->last_flush->context != fence_context &&
290              !dma_fence_is_signaled((*id)->last_flush))) {
291                 struct dma_fence *tmp;
292
293                 /* to prevent one context starved by another context */
294                 (*id)->pd_gpu_addr = 0;
295                 tmp = amdgpu_sync_peek_fence(&(*id)->active, ring);
296                 if (tmp) {
297                         *id = NULL;
298                         r = amdgpu_sync_fence(sync, tmp);
299                         return r;
300                 }
301                 needs_flush = true;
302         }
303
304         /* Good we can use this VMID. Remember this submission as
305         * user of the VMID.
306         */
307         r = amdgpu_sync_fence(&(*id)->active, fence);
308         if (r)
309                 return r;
310
311         if (updates) {
312                 dma_fence_put((*id)->flushed_updates);
313                 (*id)->flushed_updates = dma_fence_get(updates);
314         }
315         job->vm_needs_flush = needs_flush;
316         return 0;
317 }
318
319 /**
320  * amdgpu_vm_grab_used - try to reuse a VMID
321  *
322  * @vm: vm to allocate id for
323  * @ring: ring we want to submit job to
324  * @sync: sync object where we add dependencies
325  * @fence: fence protecting ID from reuse
326  * @job: job who wants to use the VMID
327  * @id: resulting VMID
328  *
329  * Try to reuse a VMID for this submission.
330  */
331 static int amdgpu_vmid_grab_used(struct amdgpu_vm *vm,
332                                  struct amdgpu_ring *ring,
333                                  struct amdgpu_sync *sync,
334                                  struct dma_fence *fence,
335                                  struct amdgpu_job *job,
336                                  struct amdgpu_vmid **id)
337 {
338         struct amdgpu_device *adev = ring->adev;
339         unsigned vmhub = ring->funcs->vmhub;
340         struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
341         uint64_t fence_context = adev->fence_context + ring->idx;
342         struct dma_fence *updates = sync->last_vm_update;
343         int r;
344
345         job->vm_needs_flush = vm->use_cpu_for_update;
346
347         /* Check if we can use a VMID already assigned to this VM */
348         list_for_each_entry_reverse((*id), &id_mgr->ids_lru, list) {
349                 bool needs_flush = vm->use_cpu_for_update;
350                 struct dma_fence *flushed;
351
352                 /* Check all the prerequisites to using this VMID */
353                 if ((*id)->owner != vm->immediate.fence_context)
354                         continue;
355
356                 if ((*id)->pd_gpu_addr != job->vm_pd_addr)
357                         continue;
358
359                 if (!(*id)->last_flush ||
360                     ((*id)->last_flush->context != fence_context &&
361                      !dma_fence_is_signaled((*id)->last_flush)))
362                         needs_flush = true;
363
364                 flushed  = (*id)->flushed_updates;
365                 if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
366                         needs_flush = true;
367
368                 /* Concurrent flushes are only possible starting with Vega10 and
369                  * are broken on Navi10 and Navi14.
370                  */
371                 if (needs_flush && (adev->asic_type < CHIP_VEGA10 ||
372                                     adev->asic_type == CHIP_NAVI10 ||
373                                     adev->asic_type == CHIP_NAVI14))
374                         continue;
375
376                 /* Good, we can use this VMID. Remember this submission as
377                  * user of the VMID.
378                  */
379                 r = amdgpu_sync_fence(&(*id)->active, fence);
380                 if (r)
381                         return r;
382
383                 if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
384                         dma_fence_put((*id)->flushed_updates);
385                         (*id)->flushed_updates = dma_fence_get(updates);
386                 }
387
388                 job->vm_needs_flush |= needs_flush;
389                 return 0;
390         }
391
392         *id = NULL;
393         return 0;
394 }
395
396 /**
397  * amdgpu_vm_grab_id - allocate the next free VMID
398  *
399  * @vm: vm to allocate id for
400  * @ring: ring we want to submit job to
401  * @sync: sync object where we add dependencies
402  * @fence: fence protecting ID from reuse
403  * @job: job who wants to use the VMID
404  *
405  * Allocate an id for the vm, adding fences to the sync obj as necessary.
406  */
407 int amdgpu_vmid_grab(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
408                      struct amdgpu_sync *sync, struct dma_fence *fence,
409                      struct amdgpu_job *job)
410 {
411         struct amdgpu_device *adev = ring->adev;
412         unsigned vmhub = ring->funcs->vmhub;
413         struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
414         struct amdgpu_vmid *idle = NULL;
415         struct amdgpu_vmid *id = NULL;
416         int r = 0;
417
418         mutex_lock(&id_mgr->lock);
419         r = amdgpu_vmid_grab_idle(vm, ring, sync, &idle);
420         if (r || !idle)
421                 goto error;
422
423         if (vm->reserved_vmid[vmhub]) {
424                 r = amdgpu_vmid_grab_reserved(vm, ring, sync, fence, job, &id);
425                 if (r || !id)
426                         goto error;
427         } else {
428                 r = amdgpu_vmid_grab_used(vm, ring, sync, fence, job, &id);
429                 if (r)
430                         goto error;
431
432                 if (!id) {
433                         struct dma_fence *updates = sync->last_vm_update;
434
435                         /* Still no ID to use? Then use the idle one found earlier */
436                         id = idle;
437
438                         /* Remember this submission as user of the VMID */
439                         r = amdgpu_sync_fence(&id->active, fence);
440                         if (r)
441                                 goto error;
442
443                         dma_fence_put(id->flushed_updates);
444                         id->flushed_updates = dma_fence_get(updates);
445                         job->vm_needs_flush = true;
446                 }
447
448                 list_move_tail(&id->list, &id_mgr->ids_lru);
449         }
450
451         id->pd_gpu_addr = job->vm_pd_addr;
452         id->owner = vm->immediate.fence_context;
453
454         if (job->vm_needs_flush) {
455                 dma_fence_put(id->last_flush);
456                 id->last_flush = NULL;
457         }
458         job->vmid = id - id_mgr->ids;
459         job->pasid = vm->pasid;
460         trace_amdgpu_vm_grab_id(vm, ring, job);
461
462 error:
463         mutex_unlock(&id_mgr->lock);
464         return r;
465 }
466
467 int amdgpu_vmid_alloc_reserved(struct amdgpu_device *adev,
468                                struct amdgpu_vm *vm,
469                                unsigned vmhub)
470 {
471         struct amdgpu_vmid_mgr *id_mgr;
472         struct amdgpu_vmid *idle;
473         int r = 0;
474
475         id_mgr = &adev->vm_manager.id_mgr[vmhub];
476         mutex_lock(&id_mgr->lock);
477         if (vm->reserved_vmid[vmhub])
478                 goto unlock;
479         if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
480             AMDGPU_VM_MAX_RESERVED_VMID) {
481                 DRM_ERROR("Over limitation of reserved vmid\n");
482                 atomic_dec(&id_mgr->reserved_vmid_num);
483                 r = -EINVAL;
484                 goto unlock;
485         }
486         /* Select the first entry VMID */
487         idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vmid, list);
488         list_del_init(&idle->list);
489         vm->reserved_vmid[vmhub] = idle;
490         mutex_unlock(&id_mgr->lock);
491
492         return 0;
493 unlock:
494         mutex_unlock(&id_mgr->lock);
495         return r;
496 }
497
498 void amdgpu_vmid_free_reserved(struct amdgpu_device *adev,
499                                struct amdgpu_vm *vm,
500                                unsigned vmhub)
501 {
502         struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
503
504         mutex_lock(&id_mgr->lock);
505         if (vm->reserved_vmid[vmhub]) {
506                 list_add(&vm->reserved_vmid[vmhub]->list,
507                         &id_mgr->ids_lru);
508                 vm->reserved_vmid[vmhub] = NULL;
509                 atomic_dec(&id_mgr->reserved_vmid_num);
510         }
511         mutex_unlock(&id_mgr->lock);
512 }
513
514 /**
515  * amdgpu_vmid_reset - reset VMID to zero
516  *
517  * @adev: amdgpu device structure
518  * @vmhub: vmhub type
519  * @vmid: vmid number to use
520  *
521  * Reset saved GDW, GWS and OA to force switch on next flush.
522  */
523 void amdgpu_vmid_reset(struct amdgpu_device *adev, unsigned vmhub,
524                        unsigned vmid)
525 {
526         struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
527         struct amdgpu_vmid *id = &id_mgr->ids[vmid];
528
529         mutex_lock(&id_mgr->lock);
530         id->owner = 0;
531         id->gds_base = 0;
532         id->gds_size = 0;
533         id->gws_base = 0;
534         id->gws_size = 0;
535         id->oa_base = 0;
536         id->oa_size = 0;
537         mutex_unlock(&id_mgr->lock);
538 }
539
540 /**
541  * amdgpu_vmid_reset_all - reset VMID to zero
542  *
543  * @adev: amdgpu device structure
544  *
545  * Reset VMID to force flush on next use
546  */
547 void amdgpu_vmid_reset_all(struct amdgpu_device *adev)
548 {
549         unsigned i, j;
550
551         for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
552                 struct amdgpu_vmid_mgr *id_mgr =
553                         &adev->vm_manager.id_mgr[i];
554
555                 for (j = 1; j < id_mgr->num_ids; ++j)
556                         amdgpu_vmid_reset(adev, i, j);
557         }
558 }
559
560 /**
561  * amdgpu_vmid_mgr_init - init the VMID manager
562  *
563  * @adev: amdgpu_device pointer
564  *
565  * Initialize the VM manager structures
566  */
567 void amdgpu_vmid_mgr_init(struct amdgpu_device *adev)
568 {
569         unsigned i, j;
570
571         for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
572                 struct amdgpu_vmid_mgr *id_mgr =
573                         &adev->vm_manager.id_mgr[i];
574
575                 mutex_init(&id_mgr->lock);
576                 INIT_LIST_HEAD(&id_mgr->ids_lru);
577                 atomic_set(&id_mgr->reserved_vmid_num, 0);
578
579                 /* manage only VMIDs not used by KFD */
580                 id_mgr->num_ids = adev->vm_manager.first_kfd_vmid;
581
582                 /* skip over VMID 0, since it is the system VM */
583                 for (j = 1; j < id_mgr->num_ids; ++j) {
584                         amdgpu_vmid_reset(adev, i, j);
585                         amdgpu_sync_create(&id_mgr->ids[j].active);
586                         list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
587                 }
588         }
589 }
590
591 /**
592  * amdgpu_vmid_mgr_fini - cleanup VM manager
593  *
594  * @adev: amdgpu_device pointer
595  *
596  * Cleanup the VM manager and free resources.
597  */
598 void amdgpu_vmid_mgr_fini(struct amdgpu_device *adev)
599 {
600         unsigned i, j;
601
602         for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
603                 struct amdgpu_vmid_mgr *id_mgr =
604                         &adev->vm_manager.id_mgr[i];
605
606                 mutex_destroy(&id_mgr->lock);
607                 for (j = 0; j < AMDGPU_NUM_VMID; ++j) {
608                         struct amdgpu_vmid *id = &id_mgr->ids[j];
609
610                         amdgpu_sync_free(&id->active);
611                         dma_fence_put(id->flushed_updates);
612                         dma_fence_put(id->last_flush);
613                         dma_fence_put(id->pasid_mapping);
614                 }
615         }
616 }