2 * GPIO driver for Marvell SoCs
4 * Copyright (C) 2012 Marvell
6 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7 * Andrew Lunn <andrew@lunn.ch>
8 * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without any
12 * warranty of any kind, whether express or implied.
14 * This driver is a fairly straightforward GPIO driver for the
15 * complete family of Marvell EBU SoC platforms (Orion, Dove,
16 * Kirkwood, Discovery, Armada 370/XP). The only complexity of this
17 * driver is the different register layout that exists between the
18 * non-SMP platforms (Orion, Dove, Kirkwood, Armada 370) and the SMP
19 * platforms (MV78200 from the Discovery family and the Armada
20 * XP). Therefore, this driver handles three variants of the GPIO
22 * - the basic variant, called "orion-gpio", with the simplest
23 * register set. Used on Orion, Dove, Kirkwoord, Armada 370 and
24 * non-SMP Discovery systems
25 * - the mv78200 variant for MV78200 Discovery systems. This variant
26 * turns the edge mask and level mask registers into CPU0 edge
27 * mask/level mask registers, and adds CPU1 edge mask/level mask
29 * - the armadaxp variant for Armada XP systems. This variant keeps
30 * the normal cause/edge mask/level mask registers when the global
31 * interrupts are used, but adds per-CPU cause/edge mask/level mask
32 * registers n a separate memory area for the per-CPU GPIO
36 #include <linux/bitops.h>
37 #include <linux/clk.h>
38 #include <linux/err.h>
39 #include <linux/gpio/driver.h>
40 #include <linux/gpio/consumer.h>
41 #include <linux/gpio/machine.h>
42 #include <linux/init.h>
44 #include <linux/irq.h>
45 #include <linux/irqchip/chained_irq.h>
46 #include <linux/irqdomain.h>
47 #include <linux/mfd/syscon.h>
48 #include <linux/of_device.h>
49 #include <linux/pinctrl/consumer.h>
50 #include <linux/platform_device.h>
51 #include <linux/pwm.h>
52 #include <linux/regmap.h>
53 #include <linux/slab.h>
56 * GPIO unit register offsets.
58 #define GPIO_OUT_OFF 0x0000
59 #define GPIO_IO_CONF_OFF 0x0004
60 #define GPIO_BLINK_EN_OFF 0x0008
61 #define GPIO_IN_POL_OFF 0x000c
62 #define GPIO_DATA_IN_OFF 0x0010
63 #define GPIO_EDGE_CAUSE_OFF 0x0014
64 #define GPIO_EDGE_MASK_OFF 0x0018
65 #define GPIO_LEVEL_MASK_OFF 0x001c
66 #define GPIO_BLINK_CNT_SELECT_OFF 0x0020
69 * PWM register offsets.
71 #define PWM_BLINK_ON_DURATION_OFF 0x0
72 #define PWM_BLINK_OFF_DURATION_OFF 0x4
75 /* The MV78200 has per-CPU registers for edge mask and level mask */
76 #define GPIO_EDGE_MASK_MV78200_OFF(cpu) ((cpu) ? 0x30 : 0x18)
77 #define GPIO_LEVEL_MASK_MV78200_OFF(cpu) ((cpu) ? 0x34 : 0x1C)
80 * The Armada XP has per-CPU registers for interrupt cause, interrupt
81 * mask and interrupt level mask. Those are relative to the
84 #define GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu) ((cpu) * 0x4)
85 #define GPIO_EDGE_MASK_ARMADAXP_OFF(cpu) (0x10 + (cpu) * 0x4)
86 #define GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu) (0x20 + (cpu) * 0x4)
88 #define MVEBU_GPIO_SOC_VARIANT_ORION 0x1
89 #define MVEBU_GPIO_SOC_VARIANT_MV78200 0x2
90 #define MVEBU_GPIO_SOC_VARIANT_ARMADAXP 0x3
91 #define MVEBU_GPIO_SOC_VARIANT_A8K 0x4
93 #define MVEBU_MAX_GPIO_PER_BANK 32
96 void __iomem *membase;
97 unsigned long clk_rate;
98 struct gpio_desc *gpiod;
101 struct mvebu_gpio_chip *mvchip;
103 /* Used to preserve GPIO/PWM registers across suspend/resume */
105 u32 blink_on_duration;
106 u32 blink_off_duration;
109 struct mvebu_gpio_chip {
110 struct gpio_chip chip;
113 struct regmap *percpu_regs;
115 struct irq_domain *domain;
118 /* Used for PWM support */
120 struct mvebu_pwm *mvpwm;
122 /* Used to preserve GPIO registers across suspend/resume */
127 u32 edge_mask_regs[4];
128 u32 level_mask_regs[4];
132 * Functions returning addresses of individual registers for a given
136 static void mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip *mvchip,
137 struct regmap **map, unsigned int *offset)
141 switch (mvchip->soc_variant) {
142 case MVEBU_GPIO_SOC_VARIANT_ORION:
143 case MVEBU_GPIO_SOC_VARIANT_MV78200:
144 case MVEBU_GPIO_SOC_VARIANT_A8K:
146 *offset = GPIO_EDGE_CAUSE_OFF + mvchip->offset;
148 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
149 cpu = smp_processor_id();
150 *map = mvchip->percpu_regs;
151 *offset = GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu);
159 mvebu_gpio_read_edge_cause(struct mvebu_gpio_chip *mvchip)
165 mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
166 regmap_read(map, offset, &val);
172 mvebu_gpio_write_edge_cause(struct mvebu_gpio_chip *mvchip, u32 val)
177 mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
178 regmap_write(map, offset, val);
182 mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip *mvchip,
183 struct regmap **map, unsigned int *offset)
187 switch (mvchip->soc_variant) {
188 case MVEBU_GPIO_SOC_VARIANT_ORION:
189 case MVEBU_GPIO_SOC_VARIANT_A8K:
191 *offset = GPIO_EDGE_MASK_OFF + mvchip->offset;
193 case MVEBU_GPIO_SOC_VARIANT_MV78200:
194 cpu = smp_processor_id();
196 *offset = GPIO_EDGE_MASK_MV78200_OFF(cpu);
198 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
199 cpu = smp_processor_id();
200 *map = mvchip->percpu_regs;
201 *offset = GPIO_EDGE_MASK_ARMADAXP_OFF(cpu);
209 mvebu_gpio_read_edge_mask(struct mvebu_gpio_chip *mvchip)
215 mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
216 regmap_read(map, offset, &val);
222 mvebu_gpio_write_edge_mask(struct mvebu_gpio_chip *mvchip, u32 val)
227 mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
228 regmap_write(map, offset, val);
232 mvebu_gpioreg_level_mask(struct mvebu_gpio_chip *mvchip,
233 struct regmap **map, unsigned int *offset)
237 switch (mvchip->soc_variant) {
238 case MVEBU_GPIO_SOC_VARIANT_ORION:
239 case MVEBU_GPIO_SOC_VARIANT_A8K:
241 *offset = GPIO_LEVEL_MASK_OFF + mvchip->offset;
243 case MVEBU_GPIO_SOC_VARIANT_MV78200:
244 cpu = smp_processor_id();
246 *offset = GPIO_LEVEL_MASK_MV78200_OFF(cpu);
248 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
249 cpu = smp_processor_id();
250 *map = mvchip->percpu_regs;
251 *offset = GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu);
259 mvebu_gpio_read_level_mask(struct mvebu_gpio_chip *mvchip)
265 mvebu_gpioreg_level_mask(mvchip, &map, &offset);
266 regmap_read(map, offset, &val);
272 mvebu_gpio_write_level_mask(struct mvebu_gpio_chip *mvchip, u32 val)
277 mvebu_gpioreg_level_mask(mvchip, &map, &offset);
278 regmap_write(map, offset, val);
282 * Functions returning addresses of individual registers for a given
285 static void __iomem *mvebu_pwmreg_blink_on_duration(struct mvebu_pwm *mvpwm)
287 return mvpwm->membase + PWM_BLINK_ON_DURATION_OFF;
290 static void __iomem *mvebu_pwmreg_blink_off_duration(struct mvebu_pwm *mvpwm)
292 return mvpwm->membase + PWM_BLINK_OFF_DURATION_OFF;
296 * Functions implementing the gpio_chip methods
298 static void mvebu_gpio_set(struct gpio_chip *chip, unsigned int pin, int value)
300 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
302 regmap_update_bits(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
303 BIT(pin), value ? BIT(pin) : 0);
306 static int mvebu_gpio_get(struct gpio_chip *chip, unsigned int pin)
308 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
311 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
316 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset,
318 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
320 u = data_in ^ in_pol;
322 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &u);
325 return (u >> pin) & 1;
328 static void mvebu_gpio_blink(struct gpio_chip *chip, unsigned int pin,
331 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
333 regmap_update_bits(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
334 BIT(pin), value ? BIT(pin) : 0);
337 static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned int pin)
339 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
343 * Check with the pinctrl driver whether this pin is usable as
346 ret = pinctrl_gpio_direction_input(chip->base + pin);
350 regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
356 static int mvebu_gpio_direction_output(struct gpio_chip *chip, unsigned int pin,
359 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
363 * Check with the pinctrl driver whether this pin is usable as
366 ret = pinctrl_gpio_direction_output(chip->base + pin);
370 mvebu_gpio_blink(chip, pin, 0);
371 mvebu_gpio_set(chip, pin, value);
373 regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
379 static int mvebu_gpio_get_direction(struct gpio_chip *chip, unsigned int pin)
381 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
384 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
387 return GPIO_LINE_DIRECTION_IN;
389 return GPIO_LINE_DIRECTION_OUT;
392 static int mvebu_gpio_to_irq(struct gpio_chip *chip, unsigned int pin)
394 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
396 return irq_create_mapping(mvchip->domain, pin);
400 * Functions implementing the irq_chip methods
402 static void mvebu_gpio_irq_ack(struct irq_data *d)
404 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
405 struct mvebu_gpio_chip *mvchip = gc->private;
409 mvebu_gpio_write_edge_cause(mvchip, ~mask);
413 static void mvebu_gpio_edge_irq_mask(struct irq_data *d)
415 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
416 struct mvebu_gpio_chip *mvchip = gc->private;
417 struct irq_chip_type *ct = irq_data_get_chip_type(d);
421 ct->mask_cache_priv &= ~mask;
422 mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
426 static void mvebu_gpio_edge_irq_unmask(struct irq_data *d)
428 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
429 struct mvebu_gpio_chip *mvchip = gc->private;
430 struct irq_chip_type *ct = irq_data_get_chip_type(d);
434 mvebu_gpio_write_edge_cause(mvchip, ~mask);
435 ct->mask_cache_priv |= mask;
436 mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
440 static void mvebu_gpio_level_irq_mask(struct irq_data *d)
442 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
443 struct mvebu_gpio_chip *mvchip = gc->private;
444 struct irq_chip_type *ct = irq_data_get_chip_type(d);
448 ct->mask_cache_priv &= ~mask;
449 mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
453 static void mvebu_gpio_level_irq_unmask(struct irq_data *d)
455 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
456 struct mvebu_gpio_chip *mvchip = gc->private;
457 struct irq_chip_type *ct = irq_data_get_chip_type(d);
461 ct->mask_cache_priv |= mask;
462 mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
466 /*****************************************************************************
469 * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
470 * value of the line or the opposite value.
472 * Level IRQ handlers: DATA_IN is used directly as cause register.
473 * Interrupt are masked by LEVEL_MASK registers.
474 * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
475 * Interrupt are masked by EDGE_MASK registers.
476 * Both-edge handlers: Similar to regular Edge handlers, but also swaps
477 * the polarity to catch the next line transaction.
478 * This is a race condition that might not perfectly
479 * work on some use cases.
481 * Every eight GPIO lines are grouped (OR'ed) before going up to main
485 * data-in /--------| |-----| |----\
486 * -----| |----- ---- to main cause reg
487 * X \----------------| |----/
488 * polarity LEVEL mask
490 ****************************************************************************/
492 static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type)
494 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
495 struct irq_chip_type *ct = irq_data_get_chip_type(d);
496 struct mvebu_gpio_chip *mvchip = gc->private;
502 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
503 if ((u & BIT(pin)) == 0)
506 type &= IRQ_TYPE_SENSE_MASK;
507 if (type == IRQ_TYPE_NONE)
510 /* Check if we need to change chip and handler */
511 if (!(ct->type & type))
512 if (irq_setup_alt_chip(d, type))
516 * Configure interrupt polarity.
519 case IRQ_TYPE_EDGE_RISING:
520 case IRQ_TYPE_LEVEL_HIGH:
521 regmap_update_bits(mvchip->regs,
522 GPIO_IN_POL_OFF + mvchip->offset,
525 case IRQ_TYPE_EDGE_FALLING:
526 case IRQ_TYPE_LEVEL_LOW:
527 regmap_update_bits(mvchip->regs,
528 GPIO_IN_POL_OFF + mvchip->offset,
531 case IRQ_TYPE_EDGE_BOTH: {
532 u32 data_in, in_pol, val;
534 regmap_read(mvchip->regs,
535 GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
536 regmap_read(mvchip->regs,
537 GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
540 * set initial polarity based on current input level
542 if ((data_in ^ in_pol) & BIT(pin))
543 val = BIT(pin); /* falling */
545 val = 0; /* raising */
547 regmap_update_bits(mvchip->regs,
548 GPIO_IN_POL_OFF + mvchip->offset,
556 static void mvebu_gpio_irq_handler(struct irq_desc *desc)
558 struct mvebu_gpio_chip *mvchip = irq_desc_get_handler_data(desc);
559 struct irq_chip *chip = irq_desc_get_chip(desc);
560 u32 cause, type, data_in, level_mask, edge_cause, edge_mask;
566 chained_irq_enter(chip, desc);
568 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
569 level_mask = mvebu_gpio_read_level_mask(mvchip);
570 edge_cause = mvebu_gpio_read_edge_cause(mvchip);
571 edge_mask = mvebu_gpio_read_edge_mask(mvchip);
573 cause = (data_in & level_mask) | (edge_cause & edge_mask);
575 for (i = 0; i < mvchip->chip.ngpio; i++) {
578 irq = irq_find_mapping(mvchip->domain, i);
580 if (!(cause & BIT(i)))
583 type = irq_get_trigger_type(irq);
584 if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
585 /* Swap polarity (race with GPIO line) */
588 regmap_read(mvchip->regs,
589 GPIO_IN_POL_OFF + mvchip->offset,
592 regmap_write(mvchip->regs,
593 GPIO_IN_POL_OFF + mvchip->offset,
597 generic_handle_irq(irq);
600 chained_irq_exit(chip, desc);
604 * Functions implementing the pwm_chip methods
606 static struct mvebu_pwm *to_mvebu_pwm(struct pwm_chip *chip)
608 return container_of(chip, struct mvebu_pwm, chip);
611 static int mvebu_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
613 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
614 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
615 struct gpio_desc *desc;
619 spin_lock_irqsave(&mvpwm->lock, flags);
624 desc = gpiochip_request_own_desc(&mvchip->chip,
625 pwm->hwpwm, "mvebu-pwm",
636 spin_unlock_irqrestore(&mvpwm->lock, flags);
640 static void mvebu_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
642 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
645 spin_lock_irqsave(&mvpwm->lock, flags);
646 gpiochip_free_own_desc(mvpwm->gpiod);
648 spin_unlock_irqrestore(&mvpwm->lock, flags);
651 static void mvebu_pwm_get_state(struct pwm_chip *chip,
652 struct pwm_device *pwm,
653 struct pwm_state *state) {
655 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
656 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
657 unsigned long long val;
661 spin_lock_irqsave(&mvpwm->lock, flags);
663 val = (unsigned long long)
664 readl_relaxed(mvebu_pwmreg_blink_on_duration(mvpwm));
666 do_div(val, mvpwm->clk_rate);
668 state->duty_cycle = UINT_MAX;
670 state->duty_cycle = val;
672 state->duty_cycle = 1;
674 val = (unsigned long long)
675 readl_relaxed(mvebu_pwmreg_blink_off_duration(mvpwm));
677 do_div(val, mvpwm->clk_rate);
678 if (val < state->duty_cycle) {
681 val -= state->duty_cycle;
683 state->period = UINT_MAX;
690 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &u);
692 state->enabled = true;
694 state->enabled = false;
696 spin_unlock_irqrestore(&mvpwm->lock, flags);
699 static int mvebu_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
700 const struct pwm_state *state)
702 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
703 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
704 unsigned long long val;
706 unsigned int on, off;
708 val = (unsigned long long) mvpwm->clk_rate * state->duty_cycle;
709 do_div(val, NSEC_PER_SEC);
717 val = (unsigned long long) mvpwm->clk_rate *
718 (state->period - state->duty_cycle);
719 do_div(val, NSEC_PER_SEC);
727 spin_lock_irqsave(&mvpwm->lock, flags);
729 writel_relaxed(on, mvebu_pwmreg_blink_on_duration(mvpwm));
730 writel_relaxed(off, mvebu_pwmreg_blink_off_duration(mvpwm));
732 mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 1);
734 mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 0);
736 spin_unlock_irqrestore(&mvpwm->lock, flags);
741 static const struct pwm_ops mvebu_pwm_ops = {
742 .request = mvebu_pwm_request,
743 .free = mvebu_pwm_free,
744 .get_state = mvebu_pwm_get_state,
745 .apply = mvebu_pwm_apply,
746 .owner = THIS_MODULE,
749 static void __maybe_unused mvebu_pwm_suspend(struct mvebu_gpio_chip *mvchip)
751 struct mvebu_pwm *mvpwm = mvchip->mvpwm;
753 regmap_read(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
754 &mvpwm->blink_select);
755 mvpwm->blink_on_duration =
756 readl_relaxed(mvebu_pwmreg_blink_on_duration(mvpwm));
757 mvpwm->blink_off_duration =
758 readl_relaxed(mvebu_pwmreg_blink_off_duration(mvpwm));
761 static void __maybe_unused mvebu_pwm_resume(struct mvebu_gpio_chip *mvchip)
763 struct mvebu_pwm *mvpwm = mvchip->mvpwm;
765 regmap_write(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
766 mvpwm->blink_select);
767 writel_relaxed(mvpwm->blink_on_duration,
768 mvebu_pwmreg_blink_on_duration(mvpwm));
769 writel_relaxed(mvpwm->blink_off_duration,
770 mvebu_pwmreg_blink_off_duration(mvpwm));
773 static int mvebu_pwm_probe(struct platform_device *pdev,
774 struct mvebu_gpio_chip *mvchip,
777 struct device *dev = &pdev->dev;
778 struct mvebu_pwm *mvpwm;
781 if (!of_device_is_compatible(mvchip->chip.of_node,
782 "marvell,armada-370-gpio"))
785 if (IS_ERR(mvchip->clk))
786 return PTR_ERR(mvchip->clk);
789 * Use set A for lines of GPIO chip with id 0, B for GPIO chip
790 * with id 1. Don't allow further GPIO chips to be used for PWM.
798 regmap_write(mvchip->regs,
799 GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset, set);
801 mvpwm = devm_kzalloc(dev, sizeof(struct mvebu_pwm), GFP_KERNEL);
804 mvchip->mvpwm = mvpwm;
805 mvpwm->mvchip = mvchip;
808 * There are only two sets of PWM configuration registers for
809 * all the GPIO lines on those SoCs which this driver reserves
810 * for the first two GPIO chips. So if the resource is missing
811 * we can't treat it as an error.
813 mvpwm->membase = devm_platform_ioremap_resource_byname(pdev, "pwm");
814 if (IS_ERR(mvpwm->membase))
815 return PTR_ERR(mvpwm->membase);
817 mvpwm->clk_rate = clk_get_rate(mvchip->clk);
818 if (!mvpwm->clk_rate) {
819 dev_err(dev, "failed to get clock rate\n");
823 mvpwm->chip.dev = dev;
824 mvpwm->chip.ops = &mvebu_pwm_ops;
825 mvpwm->chip.npwm = mvchip->chip.ngpio;
827 * There may already be some PWM allocated, so we can't force
828 * mvpwm->chip.base to a fixed point like mvchip->chip.base.
829 * So, we let pwmchip_add() do the numbering and take the next free
832 mvpwm->chip.base = -1;
834 spin_lock_init(&mvpwm->lock);
836 return pwmchip_add(&mvpwm->chip);
839 #ifdef CONFIG_DEBUG_FS
840 #include <linux/seq_file.h>
842 static void mvebu_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
844 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
845 u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk;
848 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &out);
849 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &io_conf);
850 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &blink);
851 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
852 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
853 cause = mvebu_gpio_read_edge_cause(mvchip);
854 edg_msk = mvebu_gpio_read_edge_mask(mvchip);
855 lvl_msk = mvebu_gpio_read_level_mask(mvchip);
857 for (i = 0; i < chip->ngpio; i++) {
862 label = gpiochip_is_requested(chip, i);
867 is_out = !(io_conf & msk);
869 seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label);
872 seq_printf(s, " out %s %s\n",
873 out & msk ? "hi" : "lo",
874 blink & msk ? "(blink )" : "");
878 seq_printf(s, " in %s (act %s) - IRQ",
879 (data_in ^ in_pol) & msk ? "hi" : "lo",
880 in_pol & msk ? "lo" : "hi");
881 if (!((edg_msk | lvl_msk) & msk)) {
882 seq_puts(s, " disabled\n");
886 seq_puts(s, " edge ");
888 seq_puts(s, " level");
889 seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear ");
893 #define mvebu_gpio_dbg_show NULL
896 static const struct of_device_id mvebu_gpio_of_match[] = {
898 .compatible = "marvell,orion-gpio",
899 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
902 .compatible = "marvell,mv78200-gpio",
903 .data = (void *) MVEBU_GPIO_SOC_VARIANT_MV78200,
906 .compatible = "marvell,armadaxp-gpio",
907 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ARMADAXP,
910 .compatible = "marvell,armada-370-gpio",
911 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
914 .compatible = "marvell,armada-8k-gpio",
915 .data = (void *) MVEBU_GPIO_SOC_VARIANT_A8K,
922 static int mvebu_gpio_suspend(struct platform_device *pdev, pm_message_t state)
924 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
927 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
929 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
930 &mvchip->io_conf_reg);
931 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
932 &mvchip->blink_en_reg);
933 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
934 &mvchip->in_pol_reg);
936 switch (mvchip->soc_variant) {
937 case MVEBU_GPIO_SOC_VARIANT_ORION:
938 case MVEBU_GPIO_SOC_VARIANT_A8K:
939 regmap_read(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
940 &mvchip->edge_mask_regs[0]);
941 regmap_read(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
942 &mvchip->level_mask_regs[0]);
944 case MVEBU_GPIO_SOC_VARIANT_MV78200:
945 for (i = 0; i < 2; i++) {
946 regmap_read(mvchip->regs,
947 GPIO_EDGE_MASK_MV78200_OFF(i),
948 &mvchip->edge_mask_regs[i]);
949 regmap_read(mvchip->regs,
950 GPIO_LEVEL_MASK_MV78200_OFF(i),
951 &mvchip->level_mask_regs[i]);
954 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
955 for (i = 0; i < 4; i++) {
956 regmap_read(mvchip->regs,
957 GPIO_EDGE_MASK_ARMADAXP_OFF(i),
958 &mvchip->edge_mask_regs[i]);
959 regmap_read(mvchip->regs,
960 GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
961 &mvchip->level_mask_regs[i]);
968 if (IS_ENABLED(CONFIG_PWM))
969 mvebu_pwm_suspend(mvchip);
974 static int mvebu_gpio_resume(struct platform_device *pdev)
976 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
979 regmap_write(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
981 regmap_write(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
982 mvchip->io_conf_reg);
983 regmap_write(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
984 mvchip->blink_en_reg);
985 regmap_write(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
988 switch (mvchip->soc_variant) {
989 case MVEBU_GPIO_SOC_VARIANT_ORION:
990 case MVEBU_GPIO_SOC_VARIANT_A8K:
991 regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
992 mvchip->edge_mask_regs[0]);
993 regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
994 mvchip->level_mask_regs[0]);
996 case MVEBU_GPIO_SOC_VARIANT_MV78200:
997 for (i = 0; i < 2; i++) {
998 regmap_write(mvchip->regs,
999 GPIO_EDGE_MASK_MV78200_OFF(i),
1000 mvchip->edge_mask_regs[i]);
1001 regmap_write(mvchip->regs,
1002 GPIO_LEVEL_MASK_MV78200_OFF(i),
1003 mvchip->level_mask_regs[i]);
1006 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
1007 for (i = 0; i < 4; i++) {
1008 regmap_write(mvchip->regs,
1009 GPIO_EDGE_MASK_ARMADAXP_OFF(i),
1010 mvchip->edge_mask_regs[i]);
1011 regmap_write(mvchip->regs,
1012 GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
1013 mvchip->level_mask_regs[i]);
1020 if (IS_ENABLED(CONFIG_PWM))
1021 mvebu_pwm_resume(mvchip);
1026 static const struct regmap_config mvebu_gpio_regmap_config = {
1033 static int mvebu_gpio_probe_raw(struct platform_device *pdev,
1034 struct mvebu_gpio_chip *mvchip)
1038 base = devm_platform_ioremap_resource(pdev, 0);
1040 return PTR_ERR(base);
1042 mvchip->regs = devm_regmap_init_mmio(&pdev->dev, base,
1043 &mvebu_gpio_regmap_config);
1044 if (IS_ERR(mvchip->regs))
1045 return PTR_ERR(mvchip->regs);
1048 * For the legacy SoCs, the regmap directly maps to the GPIO
1049 * registers, so no offset is needed.
1054 * The Armada XP has a second range of registers for the
1057 if (mvchip->soc_variant == MVEBU_GPIO_SOC_VARIANT_ARMADAXP) {
1058 base = devm_platform_ioremap_resource(pdev, 1);
1060 return PTR_ERR(base);
1062 mvchip->percpu_regs =
1063 devm_regmap_init_mmio(&pdev->dev, base,
1064 &mvebu_gpio_regmap_config);
1065 if (IS_ERR(mvchip->percpu_regs))
1066 return PTR_ERR(mvchip->percpu_regs);
1072 static int mvebu_gpio_probe_syscon(struct platform_device *pdev,
1073 struct mvebu_gpio_chip *mvchip)
1075 mvchip->regs = syscon_node_to_regmap(pdev->dev.parent->of_node);
1076 if (IS_ERR(mvchip->regs))
1077 return PTR_ERR(mvchip->regs);
1079 if (of_property_read_u32(pdev->dev.of_node, "offset", &mvchip->offset))
1085 static int mvebu_gpio_probe(struct platform_device *pdev)
1087 struct mvebu_gpio_chip *mvchip;
1088 const struct of_device_id *match;
1089 struct device_node *np = pdev->dev.of_node;
1090 struct irq_chip_generic *gc;
1091 struct irq_chip_type *ct;
1092 unsigned int ngpios;
1098 match = of_match_device(mvebu_gpio_of_match, &pdev->dev);
1100 soc_variant = (unsigned long) match->data;
1102 soc_variant = MVEBU_GPIO_SOC_VARIANT_ORION;
1104 /* Some gpio controllers do not provide irq support */
1105 err = platform_irq_count(pdev);
1109 have_irqs = err != 0;
1111 mvchip = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_gpio_chip),
1116 platform_set_drvdata(pdev, mvchip);
1118 if (of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpios)) {
1119 dev_err(&pdev->dev, "Missing ngpios OF property\n");
1123 id = of_alias_get_id(pdev->dev.of_node, "gpio");
1125 dev_err(&pdev->dev, "Couldn't get OF id\n");
1129 mvchip->clk = devm_clk_get(&pdev->dev, NULL);
1130 /* Not all SoCs require a clock.*/
1131 if (!IS_ERR(mvchip->clk))
1132 clk_prepare_enable(mvchip->clk);
1134 mvchip->soc_variant = soc_variant;
1135 mvchip->chip.label = dev_name(&pdev->dev);
1136 mvchip->chip.parent = &pdev->dev;
1137 mvchip->chip.request = gpiochip_generic_request;
1138 mvchip->chip.free = gpiochip_generic_free;
1139 mvchip->chip.get_direction = mvebu_gpio_get_direction;
1140 mvchip->chip.direction_input = mvebu_gpio_direction_input;
1141 mvchip->chip.get = mvebu_gpio_get;
1142 mvchip->chip.direction_output = mvebu_gpio_direction_output;
1143 mvchip->chip.set = mvebu_gpio_set;
1145 mvchip->chip.to_irq = mvebu_gpio_to_irq;
1146 mvchip->chip.base = id * MVEBU_MAX_GPIO_PER_BANK;
1147 mvchip->chip.ngpio = ngpios;
1148 mvchip->chip.can_sleep = false;
1149 mvchip->chip.of_node = np;
1150 mvchip->chip.dbg_show = mvebu_gpio_dbg_show;
1152 if (soc_variant == MVEBU_GPIO_SOC_VARIANT_A8K)
1153 err = mvebu_gpio_probe_syscon(pdev, mvchip);
1155 err = mvebu_gpio_probe_raw(pdev, mvchip);
1161 * Mask and clear GPIO interrupts.
1163 switch (soc_variant) {
1164 case MVEBU_GPIO_SOC_VARIANT_ORION:
1165 case MVEBU_GPIO_SOC_VARIANT_A8K:
1166 regmap_write(mvchip->regs,
1167 GPIO_EDGE_CAUSE_OFF + mvchip->offset, 0);
1168 regmap_write(mvchip->regs,
1169 GPIO_EDGE_MASK_OFF + mvchip->offset, 0);
1170 regmap_write(mvchip->regs,
1171 GPIO_LEVEL_MASK_OFF + mvchip->offset, 0);
1173 case MVEBU_GPIO_SOC_VARIANT_MV78200:
1174 regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
1175 for (cpu = 0; cpu < 2; cpu++) {
1176 regmap_write(mvchip->regs,
1177 GPIO_EDGE_MASK_MV78200_OFF(cpu), 0);
1178 regmap_write(mvchip->regs,
1179 GPIO_LEVEL_MASK_MV78200_OFF(cpu), 0);
1182 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
1183 regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
1184 regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF, 0);
1185 regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF, 0);
1186 for (cpu = 0; cpu < 4; cpu++) {
1187 regmap_write(mvchip->percpu_regs,
1188 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu), 0);
1189 regmap_write(mvchip->percpu_regs,
1190 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu), 0);
1191 regmap_write(mvchip->percpu_regs,
1192 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu), 0);
1199 devm_gpiochip_add_data(&pdev->dev, &mvchip->chip, mvchip);
1201 /* Some gpio controllers do not provide irq support */
1206 irq_domain_add_linear(np, ngpios, &irq_generic_chip_ops, NULL);
1207 if (!mvchip->domain) {
1208 dev_err(&pdev->dev, "couldn't allocate irq domain %s (DT).\n",
1209 mvchip->chip.label);
1213 err = irq_alloc_domain_generic_chips(
1214 mvchip->domain, ngpios, 2, np->name, handle_level_irq,
1215 IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_LEVEL, 0, 0);
1217 dev_err(&pdev->dev, "couldn't allocate irq chips %s (DT).\n",
1218 mvchip->chip.label);
1223 * NOTE: The common accessors cannot be used because of the percpu
1224 * access to the mask registers
1226 gc = irq_get_domain_generic_chip(mvchip->domain, 0);
1227 gc->private = mvchip;
1228 ct = &gc->chip_types[0];
1229 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
1230 ct->chip.irq_mask = mvebu_gpio_level_irq_mask;
1231 ct->chip.irq_unmask = mvebu_gpio_level_irq_unmask;
1232 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1233 ct->chip.name = mvchip->chip.label;
1235 ct = &gc->chip_types[1];
1236 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
1237 ct->chip.irq_ack = mvebu_gpio_irq_ack;
1238 ct->chip.irq_mask = mvebu_gpio_edge_irq_mask;
1239 ct->chip.irq_unmask = mvebu_gpio_edge_irq_unmask;
1240 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1241 ct->handler = handle_edge_irq;
1242 ct->chip.name = mvchip->chip.label;
1245 * Setup the interrupt handlers. Each chip can have up to 4
1246 * interrupt handlers, with each handler dealing with 8 GPIO
1249 for (i = 0; i < 4; i++) {
1250 int irq = platform_get_irq_optional(pdev, i);
1254 irq_set_chained_handler_and_data(irq, mvebu_gpio_irq_handler,
1258 /* Some MVEBU SoCs have simple PWM support for GPIO lines */
1259 if (IS_ENABLED(CONFIG_PWM))
1260 return mvebu_pwm_probe(pdev, mvchip, id);
1265 irq_domain_remove(mvchip->domain);
1270 static struct platform_driver mvebu_gpio_driver = {
1272 .name = "mvebu-gpio",
1273 .of_match_table = mvebu_gpio_of_match,
1275 .probe = mvebu_gpio_probe,
1276 .suspend = mvebu_gpio_suspend,
1277 .resume = mvebu_gpio_resume,
1279 builtin_platform_driver(mvebu_gpio_driver);