3 # Copyright (c) 2008 Doug Thompson www.softwarebitmaker.com
4 # Licensed and distributed under the GPL
6 config EDAC_ATOMIC_SCRUB
13 tristate "EDAC (Error Detection And Correction) reporting"
14 depends on HAS_IOMEM && EDAC_SUPPORT && RAS
16 EDAC is a subsystem along with hardware-specific drivers designed to
17 report hardware errors. These are low-level errors that are reported
18 in the CPU or supporting chipset or other subsystems:
19 memory errors, cache errors, PCI errors, thermal throttling, etc..
20 If unsure, select 'Y'.
22 The mailing list for the EDAC project is linux-edac@vger.kernel.org.
26 config EDAC_LEGACY_SYSFS
27 bool "EDAC legacy sysfs"
30 Enable the compatibility sysfs nodes.
31 Use 'Y' if your edac utilities aren't ported to work with the newer
38 This turns on debugging information for the entire EDAC subsystem.
39 You do so by inserting edac_module with "edac_debug_level=x." Valid
40 levels are 0-4 (from low to high) and by default it is set to 2.
41 Usually you should select 'N' here.
43 config EDAC_DECODE_MCE
44 tristate "Decode MCEs in human-readable form (only on AMD for now)"
45 depends on CPU_SUP_AMD && X86_MCE_AMD
48 Enable this option if you want to decode Machine Check Exceptions
49 occurring on your machine in human-readable form.
51 You should definitely say Y here in case you want to decode MCEs
52 which occur really early upon boot, before the module infrastructure
56 bool "Output ACPI APEI/GHES BIOS detected errors via EDAC"
57 depends on ACPI_APEI_GHES && (EDAC=y)
59 Not all machines support hardware-driven error report. Some of those
60 provide a BIOS-driven error report mechanism via ACPI, using the
61 APEI/GHES driver. By enabling this option, the error reports provided
62 by GHES are sent to userspace via the EDAC API.
64 When this option is enabled, it will disable the hardware-driven
65 mechanisms, if a GHES BIOS is detected, entering into the
66 "Firmware First" mode.
68 It should be noticed that keeping both GHES and a hardware-driven
69 error mechanism won't work well, as BIOS will race with OS, while
70 reading the error registers. So, if you want to not use "Firmware
71 first" GHES error mechanism, you should disable GHES either at
72 compilation time or by passing "ghes.disable=1" Kernel parameter
78 tristate "AMD64 (Opteron, Athlon64)"
79 depends on AMD_NB && EDAC_DECODE_MCE
81 Support for error detection and correction of DRAM ECC errors on
82 the AMD64 families (>= K8) of memory controllers.
84 When EDAC_DEBUG is enabled, hardware error injection facilities
85 through sysfs are available:
87 AMD CPUs up to and excluding family 0x17 provide for Memory
88 Error Injection into the ECC detection circuits. The amd64_edac
89 module allows the operator/user to inject Uncorrectable and
90 Correctable errors into DRAM.
92 When enabled, in each of the respective memory controller directories
93 (/sys/devices/system/edac/mc/mcX), there are 3 input files:
95 - inject_section (0..3, 16-byte section of 64-byte cacheline),
96 - inject_word (0..8, 16-bit word of 16-byte section),
97 - inject_ecc_vector (hex ecc vector: select bits of inject word)
99 In addition, there are two control files, inject_read and inject_write,
100 which trigger the DRAM ECC Read and Write respectively.
103 tristate "Amazon's Annapurna Lab Memory Controller"
104 depends on (ARCH_ALPINE || COMPILE_TEST)
106 Support for error detection and correction for Amazon's Annapurna
107 Labs Alpine chips which allow 1 bit correction and 2 bits detection.
110 tristate "AMD 76x (760, 762, 768)"
111 depends on PCI && X86_32
113 Support for error detection and correction on the AMD 76x
114 series of chipsets used with the Athlon processor.
117 tristate "Intel e7xxx (e7205, e7500, e7501, e7505)"
118 depends on PCI && X86_32
120 Support for error detection and correction on the Intel
121 E7205, E7500, E7501 and E7505 server chipsets.
124 tristate "Intel e752x (e7520, e7525, e7320) and 3100"
125 depends on PCI && X86
127 Support for error detection and correction on the Intel
128 E7520, E7525, E7320 server chipsets.
130 config EDAC_I82443BXGX
131 tristate "Intel 82443BX/GX (440BX/GX)"
132 depends on PCI && X86_32
135 Support for error detection and correction on the Intel
136 82443BX/GX memory controllers (440BX/GX chipsets).
139 tristate "Intel 82875p (D82875P, E7210)"
140 depends on PCI && X86_32
142 Support for error detection and correction on the Intel
143 DP82785P and E7210 server chipsets.
146 tristate "Intel 82975x (D82975x)"
147 depends on PCI && X86
149 Support for error detection and correction on the Intel
150 DP82975x server chipsets.
153 tristate "Intel 3000/3010"
154 depends on PCI && X86
156 Support for error detection and correction on the Intel
157 3000 and 3010 server chipsets.
160 tristate "Intel 3200"
161 depends on PCI && X86
163 Support for error detection and correction on the Intel
164 3200 and 3210 server chipsets.
167 tristate "Intel e312xx"
168 depends on PCI && X86
170 Support for error detection and correction on the Intel
171 E3-1200 based DRAM controllers.
175 depends on PCI && X86
177 Support for error detection and correction on the Intel
181 tristate "Intel 5400 (Seaburg) chipsets"
182 depends on PCI && X86
184 Support for error detection and correction the Intel
185 i5400 MCH chipset (Seaburg).
188 tristate "Intel i7 Core (Nehalem) processors"
189 depends on PCI && X86 && X86_MCE_INTEL
191 Support for error detection and correction the Intel
192 i7 Core (Nehalem) Integrated Memory Controller that exists on
193 newer processors like i7 Core, i7 Core Extreme, Xeon 35xx
194 and Xeon 55xx processors.
197 tristate "Intel 82860"
198 depends on PCI && X86_32
200 Support for error detection and correction on the Intel
204 tristate "Radisys 82600 embedded chipset"
205 depends on PCI && X86_32
207 Support for error detection and correction on the Radisys
208 82600 embedded chipset.
211 tristate "Intel Greencreek/Blackford chipset"
212 depends on X86 && PCI
214 Support for error detection and correction the Intel
215 Greekcreek/Blackford chipsets.
218 tristate "Intel San Clemente MCH"
219 depends on X86 && PCI
221 Support for error detection and correction the Intel
225 tristate "Intel Clarksboro MCH"
226 depends on X86 && PCI
228 Support for error detection and correction the Intel
229 Clarksboro MCH (Intel 7300 chipset).
232 tristate "Intel Sandy-Bridge/Ivy-Bridge/Haswell Integrated MC"
233 depends on PCI && X86_64 && X86_MCE_INTEL && PCI_MMCONFIG
235 Support for error detection and correction the Intel
236 Sandy Bridge, Ivy Bridge and Haswell Integrated Memory Controllers.
239 tristate "Intel Skylake server Integrated MC"
240 depends on PCI && X86_64 && X86_MCE_INTEL && PCI_MMCONFIG && ACPI
241 depends on ACPI_NFIT || !ACPI_NFIT # if ACPI_NFIT=m, EDAC_SKX can't be y
245 Support for error detection and correction the Intel
246 Skylake server Integrated Memory Controllers. If your
247 system has non-volatile DIMMs you should also manually
248 select CONFIG_ACPI_NFIT.
251 tristate "Intel 10nm server Integrated MC"
252 depends on PCI && X86_64 && X86_MCE_INTEL && PCI_MMCONFIG && ACPI
253 depends on ACPI_NFIT || !ACPI_NFIT # if ACPI_NFIT=m, EDAC_I10NM can't be y
257 Support for error detection and correction the Intel
258 10nm server Integrated Memory Controllers. If your
259 system has non-volatile DIMMs you should also manually
260 select CONFIG_ACPI_NFIT.
263 tristate "Intel Pondicherry2"
264 depends on PCI && X86_64 && X86_MCE_INTEL
266 Support for error detection and correction on the Intel
267 Pondicherry2 Integrated Memory Controller. This SoC IP is
268 first used on the Apollo Lake platform and Denverton
269 micro-server but may appear on others in the future.
272 tristate "Intel client SoC Integrated MC"
273 depends on PCI && X86_64 && PCI_MMCONFIG && ARCH_HAVE_NMI_SAFE_CMPXCHG
275 Support for error detection and correction on the Intel
276 client SoC Integrated Memory Controller using In-Band ECC IP.
277 This In-Band ECC is first used on the Elkhart Lake SoC but
278 may appear on others in the future.
281 bool "Freescale MPC83xx / MPC85xx"
282 depends on FSL_SOC && EDAC=y
284 Support for error detection and correction on the Freescale
285 MPC8349, MPC8560, MPC8540, MPC8548, T4240
287 config EDAC_LAYERSCAPE
288 tristate "Freescale Layerscape DDR"
289 depends on ARCH_LAYERSCAPE || SOC_LS1021A
291 Support for error detection and correction on Freescale memory
292 controllers on Layerscape SoCs.
295 tristate "PA Semi PWRficient"
296 depends on PPC_PASEMI && PCI
298 Support for error detection and correction on PA Semi
302 tristate "Cell Broadband Engine memory controller"
303 depends on PPC_CELL_COMMON
305 Support for error detection and correction on the
306 Cell Broadband Engine internal memory controller
307 on platform without a hypervisor
310 tristate "PPC4xx IBM DDR2 Memory Controller"
313 This enables support for EDAC on the ECC memory used
314 with the IBM DDR2 memory controller found in various
315 PowerPC 4xx embedded processors such as the 405EX[r],
316 440SP, 440SPe, 460EX, 460GT and 460SX.
319 tristate "AMD8131 HyperTransport PCI-X Tunnel"
320 depends on PCI && PPC_MAPLE
322 Support for error detection and correction on the
323 AMD8131 HyperTransport PCI-X Tunnel chip.
324 Note, add more Kconfig dependency if it's adopted
325 on some machine other than Maple.
328 tristate "AMD8111 HyperTransport I/O Hub"
329 depends on PCI && PPC_MAPLE
331 Support for error detection and correction on the
332 AMD8111 HyperTransport I/O Hub chip.
333 Note, add more Kconfig dependency if it's adopted
334 on some machine other than Maple.
337 tristate "IBM CPC925 Memory Controller (PPC970FX)"
340 Support for error detection and correction on the
341 IBM CPC925 Bridge and Memory Controller, which is
342 a companion chip to the PowerPC 970 family of
345 config EDAC_HIGHBANK_MC
346 tristate "Highbank Memory Controller"
347 depends on ARCH_HIGHBANK
349 Support for error detection and correction on the
350 Calxeda Highbank memory controller.
352 config EDAC_HIGHBANK_L2
353 tristate "Highbank L2 Cache"
354 depends on ARCH_HIGHBANK
356 Support for error detection and correction on the
357 Calxeda Highbank memory controller.
359 config EDAC_OCTEON_PC
360 tristate "Cavium Octeon Primary Caches"
361 depends on CPU_CAVIUM_OCTEON
363 Support for error detection and correction on the primary caches of
364 the cnMIPS cores of Cavium Octeon family SOCs.
366 config EDAC_OCTEON_L2C
367 tristate "Cavium Octeon Secondary Caches (L2C)"
368 depends on CAVIUM_OCTEON_SOC
370 Support for error detection and correction on the
371 Cavium Octeon family of SOCs.
373 config EDAC_OCTEON_LMC
374 tristate "Cavium Octeon DRAM Memory Controller (LMC)"
375 depends on CAVIUM_OCTEON_SOC
377 Support for error detection and correction on the
378 Cavium Octeon family of SOCs.
380 config EDAC_OCTEON_PCI
381 tristate "Cavium Octeon PCI Controller"
382 depends on PCI && CAVIUM_OCTEON_SOC
384 Support for error detection and correction on the
385 Cavium Octeon family of SOCs.
388 tristate "Cavium ThunderX EDAC"
392 Support for error detection and correction on the
393 Cavium ThunderX memory controllers (LMC), Cache
394 Coherent Processor Interconnect (CCPI) and L2 cache
395 blocks (TAD, CBC, MCI).
398 bool "Altera SOCFPGA ECC"
399 depends on EDAC=y && (ARCH_SOCFPGA || ARCH_STRATIX10)
401 Support for error detection and correction on the
402 Altera SOCs. This is the global enable for the
403 various Altera peripherals.
405 config EDAC_ALTERA_SDRAM
406 bool "Altera SDRAM ECC"
407 depends on EDAC_ALTERA=y
409 Support for error detection and correction on the
410 Altera SDRAM Memory for Altera SoCs. Note that the
411 preloader must initialize the SDRAM before loading
414 config EDAC_ALTERA_L2C
415 bool "Altera L2 Cache ECC"
416 depends on EDAC_ALTERA=y && CACHE_L2X0
418 Support for error detection and correction on the
419 Altera L2 cache Memory for Altera SoCs. This option
422 config EDAC_ALTERA_OCRAM
423 bool "Altera On-Chip RAM ECC"
424 depends on EDAC_ALTERA=y && SRAM && GENERIC_ALLOCATOR
426 Support for error detection and correction on the
427 Altera On-Chip RAM Memory for Altera SoCs.
429 config EDAC_ALTERA_ETHERNET
430 bool "Altera Ethernet FIFO ECC"
431 depends on EDAC_ALTERA=y
433 Support for error detection and correction on the
434 Altera Ethernet FIFO Memory for Altera SoCs.
436 config EDAC_ALTERA_NAND
437 bool "Altera NAND FIFO ECC"
438 depends on EDAC_ALTERA=y && MTD_NAND_DENALI
440 Support for error detection and correction on the
441 Altera NAND FIFO Memory for Altera SoCs.
443 config EDAC_ALTERA_DMA
444 bool "Altera DMA FIFO ECC"
445 depends on EDAC_ALTERA=y && PL330_DMA=y
447 Support for error detection and correction on the
448 Altera DMA FIFO Memory for Altera SoCs.
450 config EDAC_ALTERA_USB
451 bool "Altera USB FIFO ECC"
452 depends on EDAC_ALTERA=y && USB_DWC2
454 Support for error detection and correction on the
455 Altera USB FIFO Memory for Altera SoCs.
457 config EDAC_ALTERA_QSPI
458 bool "Altera QSPI FIFO ECC"
459 depends on EDAC_ALTERA=y && SPI_CADENCE_QUADSPI
461 Support for error detection and correction on the
462 Altera QSPI FIFO Memory for Altera SoCs.
464 config EDAC_ALTERA_SDMMC
465 bool "Altera SDMMC FIFO ECC"
466 depends on EDAC_ALTERA=y && MMC_DW
468 Support for error detection and correction on the
469 Altera SDMMC FIFO Memory for Altera SoCs.
472 bool "Sifive platform EDAC driver"
473 depends on EDAC=y && SIFIVE_L2
475 Support for error detection and correction on the SiFive SoCs.
477 config EDAC_ARMADA_XP
478 bool "Marvell Armada XP DDR and L2 Cache ECC"
479 depends on MACH_MVEBU_V7
481 Support for error correction and detection on the Marvell Aramada XP
482 DDR RAM and L2 cache controllers.
485 tristate "Synopsys DDR Memory Controller"
486 depends on ARCH_ZYNQ || ARCH_ZYNQMP
488 Support for error detection and correction on the Synopsys DDR
492 tristate "APM X-Gene SoC"
493 depends on (ARM64 || COMPILE_TEST)
495 Support for error detection and correction on the
496 APM X-Gene family of SOCs.
499 tristate "Texas Instruments DDR3 ECC Controller"
500 depends on ARCH_KEYSTONE || SOC_DRA7XX
502 Support for error detection and correction on the TI SoCs.
505 tristate "QCOM EDAC Controller"
506 depends on ARCH_QCOM && QCOM_LLCC
508 Support for error detection and correction on the
509 Qualcomm Technologies, Inc. SoCs.
511 This driver reports Single Bit Errors (SBEs) and Double Bit Errors (DBEs).
512 As of now, it supports error reporting for Last Level Cache Controller (LLCC)
513 of Tag RAM and Data RAM.
515 For debugging issues having to do with stability and overall system
516 health, you should probably say 'Y' here.
519 tristate "Aspeed AST BMC SoC"
520 depends on ARCH_ASPEED
522 Support for error detection and correction on the Aspeed AST BMC SoC.
524 First, ECC must be configured in the bootloader. Then, this driver
525 will expose error counters via the EDAC kernel framework.
527 config EDAC_BLUEFIELD
528 tristate "Mellanox BlueField Memory ECC"
529 depends on ARM64 && ((MELLANOX_PLATFORM && ACPI) || COMPILE_TEST)
531 Support for error detection and correction on the
532 Mellanox BlueField SoCs.
535 tristate "ARM DMC-520 ECC"
538 Support for error detection and correction on the
539 SoCs with ARM DMC-520 DRAM controller.