1 // SPDX-License-Identifier: GPL-2.0
4 * Comedi driver for Advantech PCI-1710 series boards
5 * Author: Michal Dobes <dobes@tesnet.cz>
7 * Thanks to ZhenGang Shang <ZhenGang.Shang@Advantech.com.cn>
8 * for testing and information.
13 * Description: Comedi driver for Advantech PCI-1710 series boards
14 * Devices: [Advantech] PCI-1710 (adv_pci1710), PCI-1710HG, PCI-1711,
16 * Author: Michal Dobes <dobes@tesnet.cz>
17 * Updated: Fri, 29 Oct 2015 17:19:35 -0700
20 * Configuration options: not applicable, uses PCI auto config
22 * This driver supports AI, AO, DI and DO subdevices.
23 * AI subdevice supports cmd and insn interface,
24 * other subdevices support only insn interface.
26 * The PCI-1710 and PCI-1710HG have the same PCI device ID, so the
27 * driver cannot distinguish between them, as would be normal for a
31 #include <linux/module.h>
32 #include <linux/interrupt.h>
34 #include "../comedi_pci.h"
36 #include "comedi_8254.h"
37 #include "amcc_s5933.h"
40 * PCI BAR2 Register map (dev->iobase)
42 #define PCI171X_AD_DATA_REG 0x00 /* R: A/D data */
43 #define PCI171X_SOFTTRG_REG 0x00 /* W: soft trigger for A/D */
44 #define PCI171X_RANGE_REG 0x02 /* W: A/D gain/range register */
45 #define PCI171X_RANGE_DIFF BIT(5)
46 #define PCI171X_RANGE_UNI BIT(4)
47 #define PCI171X_RANGE_GAIN(x) (((x) & 0x7) << 0)
48 #define PCI171X_MUX_REG 0x04 /* W: A/D multiplexor control */
49 #define PCI171X_MUX_CHANH(x) (((x) & 0xff) << 8)
50 #define PCI171X_MUX_CHANL(x) (((x) & 0xff) << 0)
51 #define PCI171X_MUX_CHAN(x) (PCI171X_MUX_CHANH(x) | PCI171X_MUX_CHANL(x))
52 #define PCI171X_STATUS_REG 0x06 /* R: status register */
53 #define PCI171X_STATUS_IRQ BIT(11) /* 1=IRQ occurred */
54 #define PCI171X_STATUS_FF BIT(10) /* 1=FIFO is full, fatal error */
55 #define PCI171X_STATUS_FH BIT(9) /* 1=FIFO is half full */
56 #define PCI171X_STATUS_FE BIT(8) /* 1=FIFO is empty */
57 #define PCI171X_CTRL_REG 0x06 /* W: control register */
58 #define PCI171X_CTRL_CNT0 BIT(6) /* 1=ext. clk, 0=int. 100kHz clk */
59 #define PCI171X_CTRL_ONEFH BIT(5) /* 1=on FIFO half full, 0=on sample */
60 #define PCI171X_CTRL_IRQEN BIT(4) /* 1=enable IRQ */
61 #define PCI171X_CTRL_GATE BIT(3) /* 1=enable ext. trigger GATE (8254?) */
62 #define PCI171X_CTRL_EXT BIT(2) /* 1=enable ext. trigger source */
63 #define PCI171X_CTRL_PACER BIT(1) /* 1=enable int. 8254 trigger source */
64 #define PCI171X_CTRL_SW BIT(0) /* 1=enable software trigger source */
65 #define PCI171X_CLRINT_REG 0x08 /* W: clear interrupts request */
66 #define PCI171X_CLRFIFO_REG 0x09 /* W: clear FIFO */
67 #define PCI171X_DA_REG(x) (0x0a + ((x) * 2)) /* W: D/A register */
68 #define PCI171X_DAREF_REG 0x0e /* W: D/A reference control */
69 #define PCI171X_DAREF(c, r) (((r) & 0x3) << ((c) * 2))
70 #define PCI171X_DAREF_MASK(c) PCI171X_DAREF((c), 0x3)
71 #define PCI171X_DI_REG 0x10 /* R: digital inputs */
72 #define PCI171X_DO_REG 0x10 /* W: digital outputs */
73 #define PCI171X_TIMER_BASE 0x18 /* R/W: 8254 timer */
75 static const struct comedi_lrange pci1710_ai_range = {
77 BIP_RANGE(5), /* gain 1 (0x00) */
78 BIP_RANGE(2.5), /* gain 2 (0x01) */
79 BIP_RANGE(1.25), /* gain 4 (0x02) */
80 BIP_RANGE(0.625), /* gain 8 (0x03) */
81 BIP_RANGE(10), /* gain 0.5 (0x04) */
82 UNI_RANGE(10), /* gain 1 (0x00 | UNI) */
83 UNI_RANGE(5), /* gain 2 (0x01 | UNI) */
84 UNI_RANGE(2.5), /* gain 4 (0x02 | UNI) */
85 UNI_RANGE(1.25) /* gain 8 (0x03 | UNI) */
89 static const struct comedi_lrange pci1710hg_ai_range = {
91 BIP_RANGE(5), /* gain 1 (0x00) */
92 BIP_RANGE(0.5), /* gain 10 (0x01) */
93 BIP_RANGE(0.05), /* gain 100 (0x02) */
94 BIP_RANGE(0.005), /* gain 1000 (0x03) */
95 BIP_RANGE(10), /* gain 0.5 (0x04) */
96 BIP_RANGE(1), /* gain 5 (0x05) */
97 BIP_RANGE(0.1), /* gain 50 (0x06) */
98 BIP_RANGE(0.01), /* gain 500 (0x07) */
99 UNI_RANGE(10), /* gain 1 (0x00 | UNI) */
100 UNI_RANGE(1), /* gain 10 (0x01 | UNI) */
101 UNI_RANGE(0.1), /* gain 100 (0x02 | UNI) */
102 UNI_RANGE(0.01) /* gain 1000 (0x03 | UNI) */
106 static const struct comedi_lrange pci1711_ai_range = {
108 BIP_RANGE(10), /* gain 1 (0x00) */
109 BIP_RANGE(5), /* gain 2 (0x01) */
110 BIP_RANGE(2.5), /* gain 4 (0x02) */
111 BIP_RANGE(1.25), /* gain 8 (0x03) */
112 BIP_RANGE(0.625) /* gain 16 (0x04) */
116 static const struct comedi_lrange pci171x_ao_range = {
118 UNI_RANGE(5), /* internal -5V ref */
119 UNI_RANGE(10), /* internal -10V ref */
120 RANGE_ext(0, 1) /* external -Vref (+/-10V max) */
124 enum pci1710_boardid {
134 const struct comedi_lrange *ai_range;
135 unsigned int is_pci1711:1;
136 unsigned int is_pci1713:1;
137 unsigned int has_ao:1;
140 static const struct boardtype boardtypes[] = {
143 .ai_range = &pci1710_ai_range,
146 [BOARD_PCI1710HG] = {
148 .ai_range = &pci1710hg_ai_range,
153 .ai_range = &pci1711_ai_range,
159 .ai_range = &pci1710_ai_range,
164 .ai_range = &pci1711_ai_range,
169 struct pci1710_private {
170 unsigned int max_samples;
171 unsigned int ctrl; /* control register value */
172 unsigned int ctrl_ext; /* used to switch from TRIG_EXT to TRIG_xxx */
173 unsigned int mux_scan; /* used to set the channel interval to scan */
175 unsigned int act_chanlist[32]; /* list of scanned channel */
176 unsigned char saved_seglen; /* len of the non-repeating chanlist */
177 unsigned char da_ranges; /* copy of D/A outpit range register */
178 unsigned char unipolar_gain; /* adjust for unipolar gain codes */
181 static int pci1710_ai_check_chanlist(struct comedi_device *dev,
182 struct comedi_subdevice *s,
183 struct comedi_cmd *cmd)
185 struct pci1710_private *devpriv = dev->private;
186 unsigned int chan0 = CR_CHAN(cmd->chanlist[0]);
187 unsigned int last_aref = CR_AREF(cmd->chanlist[0]);
188 unsigned int next_chan = (chan0 + 1) % s->n_chan;
189 unsigned int chansegment[32];
193 if (cmd->chanlist_len == 1) {
194 devpriv->saved_seglen = cmd->chanlist_len;
198 /* first channel is always ok */
199 chansegment[0] = cmd->chanlist[0];
201 for (i = 1; i < cmd->chanlist_len; i++) {
202 unsigned int chan = CR_CHAN(cmd->chanlist[i]);
203 unsigned int aref = CR_AREF(cmd->chanlist[i]);
205 if (cmd->chanlist[0] == cmd->chanlist[i])
206 break; /* we detected a loop, stop */
208 if (aref == AREF_DIFF && (chan & 1)) {
209 dev_err(dev->class_dev,
210 "Odd channel cannot be differential input!\n");
214 if (last_aref == AREF_DIFF)
215 next_chan = (next_chan + 1) % s->n_chan;
216 if (chan != next_chan) {
217 dev_err(dev->class_dev,
218 "channel list must be continuous! chanlist[%i]=%d but must be %d or %d!\n",
219 i, chan, next_chan, chan0);
223 /* next correct channel in list */
224 chansegment[i] = cmd->chanlist[i];
229 for (i = 0; i < cmd->chanlist_len; i++) {
230 if (cmd->chanlist[i] != chansegment[i % seglen]) {
231 dev_err(dev->class_dev,
232 "bad channel, reference or range number! chanlist[%i]=%d,%d,%d and not %d,%d,%d!\n",
233 i, CR_CHAN(chansegment[i]),
234 CR_RANGE(chansegment[i]),
235 CR_AREF(chansegment[i]),
236 CR_CHAN(cmd->chanlist[i % seglen]),
237 CR_RANGE(cmd->chanlist[i % seglen]),
238 CR_AREF(chansegment[i % seglen]));
242 devpriv->saved_seglen = seglen;
247 static void pci1710_ai_setup_chanlist(struct comedi_device *dev,
248 struct comedi_subdevice *s,
249 unsigned int *chanlist,
253 struct pci1710_private *devpriv = dev->private;
254 unsigned int first_chan = CR_CHAN(chanlist[0]);
255 unsigned int last_chan = CR_CHAN(chanlist[seglen - 1]);
258 for (i = 0; i < seglen; i++) { /* store range list to card */
259 unsigned int chan = CR_CHAN(chanlist[i]);
260 unsigned int range = CR_RANGE(chanlist[i]);
261 unsigned int aref = CR_AREF(chanlist[i]);
262 unsigned int rangeval = 0;
264 if (aref == AREF_DIFF)
265 rangeval |= PCI171X_RANGE_DIFF;
266 if (comedi_range_is_unipolar(s, range)) {
267 rangeval |= PCI171X_RANGE_UNI;
268 range -= devpriv->unipolar_gain;
270 rangeval |= PCI171X_RANGE_GAIN(range);
272 /* select channel and set range */
273 outw(PCI171X_MUX_CHAN(chan), dev->iobase + PCI171X_MUX_REG);
274 outw(rangeval, dev->iobase + PCI171X_RANGE_REG);
276 devpriv->act_chanlist[i] = chan;
278 for ( ; i < n_chan; i++) /* store remainder of channel list */
279 devpriv->act_chanlist[i] = CR_CHAN(chanlist[i]);
281 /* select channel interval to scan */
282 devpriv->mux_scan = PCI171X_MUX_CHANL(first_chan) |
283 PCI171X_MUX_CHANH(last_chan);
284 outw(devpriv->mux_scan, dev->iobase + PCI171X_MUX_REG);
287 static int pci1710_ai_eoc(struct comedi_device *dev,
288 struct comedi_subdevice *s,
289 struct comedi_insn *insn,
290 unsigned long context)
294 status = inw(dev->iobase + PCI171X_STATUS_REG);
295 if ((status & PCI171X_STATUS_FE) == 0)
300 static int pci1710_ai_read_sample(struct comedi_device *dev,
301 struct comedi_subdevice *s,
302 unsigned int cur_chan,
305 const struct boardtype *board = dev->board_ptr;
306 struct pci1710_private *devpriv = dev->private;
307 unsigned short sample;
310 sample = inw(dev->iobase + PCI171X_AD_DATA_REG);
311 if (!board->is_pci1713) {
313 * The upper 4 bits of the 16-bit sample are the channel number
314 * that the sample was acquired from. Verify that this channel
315 * number matches the expected channel number.
318 if (chan != devpriv->act_chanlist[cur_chan]) {
319 dev_err(dev->class_dev,
320 "A/D data dropout: received from channel %d, expected %d\n",
321 chan, devpriv->act_chanlist[cur_chan]);
325 *val = sample & s->maxdata;
329 static int pci1710_ai_insn_read(struct comedi_device *dev,
330 struct comedi_subdevice *s,
331 struct comedi_insn *insn,
334 struct pci1710_private *devpriv = dev->private;
338 /* enable software trigger */
339 devpriv->ctrl |= PCI171X_CTRL_SW;
340 outw(devpriv->ctrl, dev->iobase + PCI171X_CTRL_REG);
342 outb(0, dev->iobase + PCI171X_CLRFIFO_REG);
343 outb(0, dev->iobase + PCI171X_CLRINT_REG);
345 pci1710_ai_setup_chanlist(dev, s, &insn->chanspec, 1, 1);
347 for (i = 0; i < insn->n; i++) {
350 /* start conversion */
351 outw(0, dev->iobase + PCI171X_SOFTTRG_REG);
353 ret = comedi_timeout(dev, s, insn, pci1710_ai_eoc, 0);
357 ret = pci1710_ai_read_sample(dev, s, 0, &val);
364 /* disable software trigger */
365 devpriv->ctrl &= ~PCI171X_CTRL_SW;
366 outw(devpriv->ctrl, dev->iobase + PCI171X_CTRL_REG);
368 outb(0, dev->iobase + PCI171X_CLRFIFO_REG);
369 outb(0, dev->iobase + PCI171X_CLRINT_REG);
371 return ret ? ret : insn->n;
374 static int pci1710_ai_cancel(struct comedi_device *dev,
375 struct comedi_subdevice *s)
377 struct pci1710_private *devpriv = dev->private;
379 /* disable A/D triggers and interrupt sources */
380 devpriv->ctrl &= PCI171X_CTRL_CNT0; /* preserve counter 0 clk src */
381 outw(devpriv->ctrl, dev->iobase + PCI171X_CTRL_REG);
384 comedi_8254_pacer_enable(dev->pacer, 1, 2, false);
386 /* clear A/D FIFO and any pending interrutps */
387 outb(0, dev->iobase + PCI171X_CLRFIFO_REG);
388 outb(0, dev->iobase + PCI171X_CLRINT_REG);
393 static void pci1710_handle_every_sample(struct comedi_device *dev,
394 struct comedi_subdevice *s)
396 struct comedi_cmd *cmd = &s->async->cmd;
401 status = inw(dev->iobase + PCI171X_STATUS_REG);
402 if (status & PCI171X_STATUS_FE) {
403 dev_dbg(dev->class_dev, "A/D FIFO empty (%4x)\n", status);
404 s->async->events |= COMEDI_CB_ERROR;
407 if (status & PCI171X_STATUS_FF) {
408 dev_dbg(dev->class_dev,
409 "A/D FIFO Full status (Fatal Error!) (%4x)\n", status);
410 s->async->events |= COMEDI_CB_ERROR;
414 outb(0, dev->iobase + PCI171X_CLRINT_REG);
416 for (; !(inw(dev->iobase + PCI171X_STATUS_REG) & PCI171X_STATUS_FE);) {
417 ret = pci1710_ai_read_sample(dev, s, s->async->cur_chan, &val);
419 s->async->events |= COMEDI_CB_ERROR;
423 comedi_buf_write_samples(s, &val, 1);
425 if (cmd->stop_src == TRIG_COUNT &&
426 s->async->scans_done >= cmd->stop_arg) {
427 s->async->events |= COMEDI_CB_EOA;
432 outb(0, dev->iobase + PCI171X_CLRINT_REG);
435 static void pci1710_handle_fifo(struct comedi_device *dev,
436 struct comedi_subdevice *s)
438 struct pci1710_private *devpriv = dev->private;
439 struct comedi_async *async = s->async;
440 struct comedi_cmd *cmd = &async->cmd;
444 status = inw(dev->iobase + PCI171X_STATUS_REG);
445 if (!(status & PCI171X_STATUS_FH)) {
446 dev_dbg(dev->class_dev, "A/D FIFO not half full!\n");
447 async->events |= COMEDI_CB_ERROR;
450 if (status & PCI171X_STATUS_FF) {
451 dev_dbg(dev->class_dev,
452 "A/D FIFO Full status (Fatal Error!)\n");
453 async->events |= COMEDI_CB_ERROR;
457 for (i = 0; i < devpriv->max_samples; i++) {
461 ret = pci1710_ai_read_sample(dev, s, s->async->cur_chan, &val);
463 s->async->events |= COMEDI_CB_ERROR;
467 if (!comedi_buf_write_samples(s, &val, 1))
470 if (cmd->stop_src == TRIG_COUNT &&
471 async->scans_done >= cmd->stop_arg) {
472 async->events |= COMEDI_CB_EOA;
477 outb(0, dev->iobase + PCI171X_CLRINT_REG);
480 static irqreturn_t pci1710_irq_handler(int irq, void *d)
482 struct comedi_device *dev = d;
483 struct pci1710_private *devpriv = dev->private;
484 struct comedi_subdevice *s;
485 struct comedi_cmd *cmd;
487 if (!dev->attached) /* is device attached? */
488 return IRQ_NONE; /* no, exit */
490 s = dev->read_subdev;
491 cmd = &s->async->cmd;
493 /* is this interrupt from our board? */
494 if (!(inw(dev->iobase + PCI171X_STATUS_REG) & PCI171X_STATUS_IRQ))
495 return IRQ_NONE; /* no, exit */
497 if (devpriv->ai_et) { /* Switch from initial TRIG_EXT to TRIG_xxx. */
499 devpriv->ctrl &= PCI171X_CTRL_CNT0;
500 devpriv->ctrl |= PCI171X_CTRL_SW; /* set software trigger */
501 outw(devpriv->ctrl, dev->iobase + PCI171X_CTRL_REG);
502 devpriv->ctrl = devpriv->ctrl_ext;
503 outb(0, dev->iobase + PCI171X_CLRFIFO_REG);
504 outb(0, dev->iobase + PCI171X_CLRINT_REG);
505 /* no sample on this interrupt; reset the channel interval */
506 outw(devpriv->mux_scan, dev->iobase + PCI171X_MUX_REG);
507 outw(devpriv->ctrl, dev->iobase + PCI171X_CTRL_REG);
508 comedi_8254_pacer_enable(dev->pacer, 1, 2, true);
512 if (cmd->flags & CMDF_WAKE_EOS)
513 pci1710_handle_every_sample(dev, s);
515 pci1710_handle_fifo(dev, s);
517 comedi_handle_events(dev, s);
522 static int pci1710_ai_cmd(struct comedi_device *dev, struct comedi_subdevice *s)
524 struct pci1710_private *devpriv = dev->private;
525 struct comedi_cmd *cmd = &s->async->cmd;
527 pci1710_ai_setup_chanlist(dev, s, cmd->chanlist, cmd->chanlist_len,
528 devpriv->saved_seglen);
530 outb(0, dev->iobase + PCI171X_CLRFIFO_REG);
531 outb(0, dev->iobase + PCI171X_CLRINT_REG);
533 devpriv->ctrl &= PCI171X_CTRL_CNT0;
534 if ((cmd->flags & CMDF_WAKE_EOS) == 0)
535 devpriv->ctrl |= PCI171X_CTRL_ONEFH;
537 if (cmd->convert_src == TRIG_TIMER) {
538 comedi_8254_update_divisors(dev->pacer);
540 devpriv->ctrl |= PCI171X_CTRL_PACER | PCI171X_CTRL_IRQEN;
541 if (cmd->start_src == TRIG_EXT) {
542 devpriv->ctrl_ext = devpriv->ctrl;
543 devpriv->ctrl &= ~(PCI171X_CTRL_PACER |
546 devpriv->ctrl |= PCI171X_CTRL_EXT;
548 } else { /* TRIG_NOW */
551 outw(devpriv->ctrl, dev->iobase + PCI171X_CTRL_REG);
553 if (cmd->start_src == TRIG_NOW)
554 comedi_8254_pacer_enable(dev->pacer, 1, 2, true);
555 } else { /* TRIG_EXT */
556 devpriv->ctrl |= PCI171X_CTRL_EXT | PCI171X_CTRL_IRQEN;
557 outw(devpriv->ctrl, dev->iobase + PCI171X_CTRL_REG);
563 static int pci1710_ai_cmdtest(struct comedi_device *dev,
564 struct comedi_subdevice *s,
565 struct comedi_cmd *cmd)
569 /* Step 1 : check if triggers are trivially valid */
571 err |= comedi_check_trigger_src(&cmd->start_src, TRIG_NOW | TRIG_EXT);
572 err |= comedi_check_trigger_src(&cmd->scan_begin_src, TRIG_FOLLOW);
573 err |= comedi_check_trigger_src(&cmd->convert_src,
574 TRIG_TIMER | TRIG_EXT);
575 err |= comedi_check_trigger_src(&cmd->scan_end_src, TRIG_COUNT);
576 err |= comedi_check_trigger_src(&cmd->stop_src, TRIG_COUNT | TRIG_NONE);
581 /* step 2a: make sure trigger sources are unique */
583 err |= comedi_check_trigger_is_unique(cmd->start_src);
584 err |= comedi_check_trigger_is_unique(cmd->convert_src);
585 err |= comedi_check_trigger_is_unique(cmd->stop_src);
587 /* step 2b: and mutually compatible */
592 /* Step 3: check if arguments are trivially valid */
594 err |= comedi_check_trigger_arg_is(&cmd->start_arg, 0);
595 err |= comedi_check_trigger_arg_is(&cmd->scan_begin_arg, 0);
597 if (cmd->convert_src == TRIG_TIMER)
598 err |= comedi_check_trigger_arg_min(&cmd->convert_arg, 10000);
599 else /* TRIG_FOLLOW */
600 err |= comedi_check_trigger_arg_is(&cmd->convert_arg, 0);
602 err |= comedi_check_trigger_arg_is(&cmd->scan_end_arg,
605 if (cmd->stop_src == TRIG_COUNT)
606 err |= comedi_check_trigger_arg_min(&cmd->stop_arg, 1);
608 err |= comedi_check_trigger_arg_is(&cmd->stop_arg, 0);
613 /* step 4: fix up any arguments */
615 if (cmd->convert_src == TRIG_TIMER) {
616 unsigned int arg = cmd->convert_arg;
618 comedi_8254_cascade_ns_to_timer(dev->pacer, &arg, cmd->flags);
619 err |= comedi_check_trigger_arg_is(&cmd->convert_arg, arg);
625 /* Step 5: check channel list */
627 err |= pci1710_ai_check_chanlist(dev, s, cmd);
635 static int pci1710_ao_insn_write(struct comedi_device *dev,
636 struct comedi_subdevice *s,
637 struct comedi_insn *insn,
640 struct pci1710_private *devpriv = dev->private;
641 unsigned int chan = CR_CHAN(insn->chanspec);
642 unsigned int range = CR_RANGE(insn->chanspec);
643 unsigned int val = s->readback[chan];
646 devpriv->da_ranges &= ~PCI171X_DAREF_MASK(chan);
647 devpriv->da_ranges |= PCI171X_DAREF(chan, range);
648 outw(devpriv->da_ranges, dev->iobase + PCI171X_DAREF_REG);
650 for (i = 0; i < insn->n; i++) {
652 outw(val, dev->iobase + PCI171X_DA_REG(chan));
655 s->readback[chan] = val;
660 static int pci1710_di_insn_bits(struct comedi_device *dev,
661 struct comedi_subdevice *s,
662 struct comedi_insn *insn,
665 data[1] = inw(dev->iobase + PCI171X_DI_REG);
670 static int pci1710_do_insn_bits(struct comedi_device *dev,
671 struct comedi_subdevice *s,
672 struct comedi_insn *insn,
675 if (comedi_dio_update_state(s, data))
676 outw(s->state, dev->iobase + PCI171X_DO_REG);
683 static int pci1710_counter_insn_config(struct comedi_device *dev,
684 struct comedi_subdevice *s,
685 struct comedi_insn *insn,
688 struct pci1710_private *devpriv = dev->private;
691 case INSN_CONFIG_SET_CLOCK_SRC:
693 case 0: /* internal */
694 devpriv->ctrl_ext &= ~PCI171X_CTRL_CNT0;
696 case 1: /* external */
697 devpriv->ctrl_ext |= PCI171X_CTRL_CNT0;
702 outw(devpriv->ctrl_ext, dev->iobase + PCI171X_CTRL_REG);
704 case INSN_CONFIG_GET_CLOCK_SRC:
705 if (devpriv->ctrl_ext & PCI171X_CTRL_CNT0) {
710 data[2] = I8254_OSC_BASE_1MHZ;
720 static void pci1710_reset(struct comedi_device *dev)
722 const struct boardtype *board = dev->board_ptr;
725 * Disable A/D triggers and interrupt sources, set counter 0
726 * to use internal 1 MHz clock.
728 outw(0, dev->iobase + PCI171X_CTRL_REG);
730 /* clear A/D FIFO and any pending interrutps */
731 outb(0, dev->iobase + PCI171X_CLRFIFO_REG);
732 outb(0, dev->iobase + PCI171X_CLRINT_REG);
735 /* set DACs to 0..5V and outputs to 0V */
736 outb(0, dev->iobase + PCI171X_DAREF_REG);
737 outw(0, dev->iobase + PCI171X_DA_REG(0));
738 outw(0, dev->iobase + PCI171X_DA_REG(1));
741 /* set digital outputs to 0 */
742 outw(0, dev->iobase + PCI171X_DO_REG);
745 static int pci1710_auto_attach(struct comedi_device *dev,
746 unsigned long context)
748 struct pci_dev *pcidev = comedi_to_pci_dev(dev);
749 const struct boardtype *board = NULL;
750 struct pci1710_private *devpriv;
751 struct comedi_subdevice *s;
752 int ret, subdev, n_subdevices;
755 if (context < ARRAY_SIZE(boardtypes))
756 board = &boardtypes[context];
759 dev->board_ptr = board;
760 dev->board_name = board->name;
762 devpriv = comedi_alloc_devpriv(dev, sizeof(*devpriv));
766 ret = comedi_pci_enable(dev);
769 dev->iobase = pci_resource_start(pcidev, 2);
771 dev->pacer = comedi_8254_init(dev->iobase + PCI171X_TIMER_BASE,
772 I8254_OSC_BASE_10MHZ, I8254_IO16, 0);
776 n_subdevices = 1; /* all boards have analog inputs */
779 if (!board->is_pci1713) {
781 * All other boards have digital inputs and outputs as
782 * well as a user counter.
787 ret = comedi_alloc_subdevices(dev, n_subdevices);
794 ret = request_irq(pcidev->irq, pci1710_irq_handler,
795 IRQF_SHARED, dev->board_name, dev);
797 dev->irq = pcidev->irq;
802 /* Analog Input subdevice */
803 s = &dev->subdevices[subdev++];
804 s->type = COMEDI_SUBD_AI;
805 s->subdev_flags = SDF_READABLE | SDF_GROUND;
806 if (!board->is_pci1711)
807 s->subdev_flags |= SDF_DIFF;
808 s->n_chan = board->is_pci1713 ? 32 : 16;
810 s->range_table = board->ai_range;
811 s->insn_read = pci1710_ai_insn_read;
813 dev->read_subdev = s;
814 s->subdev_flags |= SDF_CMD_READ;
815 s->len_chanlist = s->n_chan;
816 s->do_cmdtest = pci1710_ai_cmdtest;
817 s->do_cmd = pci1710_ai_cmd;
818 s->cancel = pci1710_ai_cancel;
821 /* find the value needed to adjust for unipolar gain codes */
822 for (i = 0; i < s->range_table->length; i++) {
823 if (comedi_range_is_unipolar(s, i)) {
824 devpriv->unipolar_gain = i;
830 /* Analog Output subdevice */
831 s = &dev->subdevices[subdev++];
832 s->type = COMEDI_SUBD_AO;
833 s->subdev_flags = SDF_WRITABLE | SDF_GROUND;
836 s->range_table = &pci171x_ao_range;
837 s->insn_write = pci1710_ao_insn_write;
839 ret = comedi_alloc_subdev_readback(s);
844 if (!board->is_pci1713) {
845 /* Digital Input subdevice */
846 s = &dev->subdevices[subdev++];
847 s->type = COMEDI_SUBD_DI;
848 s->subdev_flags = SDF_READABLE;
851 s->range_table = &range_digital;
852 s->insn_bits = pci1710_di_insn_bits;
854 /* Digital Output subdevice */
855 s = &dev->subdevices[subdev++];
856 s->type = COMEDI_SUBD_DO;
857 s->subdev_flags = SDF_WRITABLE;
860 s->range_table = &range_digital;
861 s->insn_bits = pci1710_do_insn_bits;
863 /* Counter subdevice (8254) */
864 s = &dev->subdevices[subdev++];
865 comedi_8254_subdevice_init(s, dev->pacer);
867 dev->pacer->insn_config = pci1710_counter_insn_config;
869 /* counters 1 and 2 are used internally for the pacer */
870 comedi_8254_set_busy(dev->pacer, 1, true);
871 comedi_8254_set_busy(dev->pacer, 2, true);
874 /* max_samples is half the FIFO size (2 bytes/sample) */
875 devpriv->max_samples = (board->is_pci1711) ? 512 : 2048;
880 static struct comedi_driver adv_pci1710_driver = {
881 .driver_name = "adv_pci1710",
882 .module = THIS_MODULE,
883 .auto_attach = pci1710_auto_attach,
884 .detach = comedi_pci_detach,
887 static int adv_pci1710_pci_probe(struct pci_dev *dev,
888 const struct pci_device_id *id)
890 return comedi_pci_auto_config(dev, &adv_pci1710_driver,
894 static const struct pci_device_id adv_pci1710_pci_table[] = {
896 PCI_DEVICE_SUB(PCI_VENDOR_ID_ADVANTECH, 0x1710,
897 PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050),
898 .driver_data = BOARD_PCI1710,
900 PCI_DEVICE_SUB(PCI_VENDOR_ID_ADVANTECH, 0x1710,
901 PCI_VENDOR_ID_ADVANTECH, 0x0000),
902 .driver_data = BOARD_PCI1710,
904 PCI_DEVICE_SUB(PCI_VENDOR_ID_ADVANTECH, 0x1710,
905 PCI_VENDOR_ID_ADVANTECH, 0xb100),
906 .driver_data = BOARD_PCI1710,
908 PCI_DEVICE_SUB(PCI_VENDOR_ID_ADVANTECH, 0x1710,
909 PCI_VENDOR_ID_ADVANTECH, 0xb200),
910 .driver_data = BOARD_PCI1710,
912 PCI_DEVICE_SUB(PCI_VENDOR_ID_ADVANTECH, 0x1710,
913 PCI_VENDOR_ID_ADVANTECH, 0xc100),
914 .driver_data = BOARD_PCI1710,
916 PCI_DEVICE_SUB(PCI_VENDOR_ID_ADVANTECH, 0x1710,
917 PCI_VENDOR_ID_ADVANTECH, 0xc200),
918 .driver_data = BOARD_PCI1710,
920 PCI_DEVICE_SUB(PCI_VENDOR_ID_ADVANTECH, 0x1710, 0x1000, 0xd100),
921 .driver_data = BOARD_PCI1710,
923 PCI_DEVICE_SUB(PCI_VENDOR_ID_ADVANTECH, 0x1710,
924 PCI_VENDOR_ID_ADVANTECH, 0x0002),
925 .driver_data = BOARD_PCI1710HG,
927 PCI_DEVICE_SUB(PCI_VENDOR_ID_ADVANTECH, 0x1710,
928 PCI_VENDOR_ID_ADVANTECH, 0xb102),
929 .driver_data = BOARD_PCI1710HG,
931 PCI_DEVICE_SUB(PCI_VENDOR_ID_ADVANTECH, 0x1710,
932 PCI_VENDOR_ID_ADVANTECH, 0xb202),
933 .driver_data = BOARD_PCI1710HG,
935 PCI_DEVICE_SUB(PCI_VENDOR_ID_ADVANTECH, 0x1710,
936 PCI_VENDOR_ID_ADVANTECH, 0xc102),
937 .driver_data = BOARD_PCI1710HG,
939 PCI_DEVICE_SUB(PCI_VENDOR_ID_ADVANTECH, 0x1710,
940 PCI_VENDOR_ID_ADVANTECH, 0xc202),
941 .driver_data = BOARD_PCI1710HG,
943 PCI_DEVICE_SUB(PCI_VENDOR_ID_ADVANTECH, 0x1710, 0x1000, 0xd102),
944 .driver_data = BOARD_PCI1710HG,
946 { PCI_VDEVICE(ADVANTECH, 0x1711), BOARD_PCI1711 },
947 { PCI_VDEVICE(ADVANTECH, 0x1713), BOARD_PCI1713 },
948 { PCI_VDEVICE(ADVANTECH, 0x1731), BOARD_PCI1731 },
951 MODULE_DEVICE_TABLE(pci, adv_pci1710_pci_table);
953 static struct pci_driver adv_pci1710_pci_driver = {
954 .name = "adv_pci1710",
955 .id_table = adv_pci1710_pci_table,
956 .probe = adv_pci1710_pci_probe,
957 .remove = comedi_pci_auto_unconfig,
959 module_comedi_pci_driver(adv_pci1710_driver, adv_pci1710_pci_driver);
961 MODULE_AUTHOR("Comedi https://www.comedi.org");
962 MODULE_DESCRIPTION("Comedi: Advantech PCI-1710 Series Multifunction DAS Cards");
963 MODULE_LICENSE("GPL");